blob: b9bea77b3de872b0f23a2ed7bbf698dc3d2e4246 [file] [log] [blame]
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -03001/*
2 * GHES/EDAC Linux driver
3 *
4 * This file may be distributed under the terms of the GNU General Public
5 * License version 2.
6 *
Mauro Carvalho Chehab37e59f82014-02-07 08:03:07 -02007 * Copyright (c) 2013 by Mauro Carvalho Chehab
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -03008 *
9 * Red Hat Inc. http://www.redhat.com
10 */
11
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -030012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
13
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030014#include <acpi/ghes.h>
15#include <linux/edac.h>
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -030016#include <linux/dmi.h>
Mauro Carvalho Chehab78d88e82016-10-29 15:16:34 -020017#include "edac_module.h"
Mauro Carvalho Chehab8ae8f502013-02-19 21:35:41 -030018#include <ras/ras_event.h>
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030019
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030020struct ghes_edac_pvt {
21 struct list_head list;
22 struct ghes *ghes;
23 struct mem_ctl_info *mci;
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -030024
25 /* Buffers for the error handling routine */
Mauro Carvalho Chehab8ae8f502013-02-19 21:35:41 -030026 char detail_location[240];
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -030027 char other_detail[160];
28 char msg[80];
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030029};
30
Borislav Petkov0fe5f282017-08-16 10:33:44 +020031static atomic_t ghes_init = ATOMIC_INIT(0);
32static struct ghes_edac_pvt *ghes_pvt;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -030033
Borislav Petkov0fe5f282017-08-16 10:33:44 +020034/*
35 * Sync with other, potentially concurrent callers of
36 * ghes_edac_report_mem_error(). We don't know what the
37 * "inventive" firmware would do.
38 */
39static DEFINE_SPINLOCK(ghes_lock);
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -030040
Toshi Kani5deed6b2017-08-23 16:54:45 -060041/* "ghes_edac.force_load=1" skips the platform check */
42static bool __read_mostly force_load;
43module_param(force_load, bool, 0);
44
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -030045/* Memory Device - Type 17 of SMBIOS spec */
46struct memdev_dmi_entry {
47 u8 type;
48 u8 length;
49 u16 handle;
50 u16 phys_mem_array_handle;
51 u16 mem_err_info_handle;
52 u16 total_width;
53 u16 data_width;
54 u16 size;
55 u8 form_factor;
56 u8 device_set;
57 u8 device_locator;
58 u8 bank_locator;
59 u8 memory_type;
60 u16 type_detail;
61 u16 speed;
62 u8 manufacturer;
63 u8 serial_number;
64 u8 asset_tag;
65 u8 part_number;
66 u8 attributes;
67 u32 extended_size;
68 u16 conf_mem_clk_speed;
69} __attribute__((__packed__));
70
71struct ghes_edac_dimm_fill {
72 struct mem_ctl_info *mci;
73 unsigned count;
74};
75
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -030076static void ghes_edac_count_dimms(const struct dmi_header *dh, void *arg)
77{
78 int *num_dimm = arg;
79
80 if (dh->type == DMI_ENTRY_MEM_DEVICE)
81 (*num_dimm)++;
82}
83
84static void ghes_edac_dmidecode(const struct dmi_header *dh, void *arg)
85{
86 struct ghes_edac_dimm_fill *dimm_fill = arg;
87 struct mem_ctl_info *mci = dimm_fill->mci;
88
89 if (dh->type == DMI_ENTRY_MEM_DEVICE) {
90 struct memdev_dmi_entry *entry = (struct memdev_dmi_entry *)dh;
91 struct dimm_info *dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms,
92 mci->n_layers,
93 dimm_fill->count, 0, 0);
94
95 if (entry->size == 0xffff) {
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -030096 pr_info("Can't get DIMM%i size\n",
97 dimm_fill->count);
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -030098 dimm->nr_pages = MiB_TO_PAGES(32);/* Unknown */
99 } else if (entry->size == 0x7fff) {
100 dimm->nr_pages = MiB_TO_PAGES(entry->extended_size);
101 } else {
102 if (entry->size & 1 << 15)
103 dimm->nr_pages = MiB_TO_PAGES((entry->size &
104 0x7fff) << 10);
105 else
106 dimm->nr_pages = MiB_TO_PAGES(entry->size);
107 }
108
109 switch (entry->memory_type) {
110 case 0x12:
111 if (entry->type_detail & 1 << 13)
112 dimm->mtype = MEM_RDDR;
113 else
114 dimm->mtype = MEM_DDR;
115 break;
116 case 0x13:
117 if (entry->type_detail & 1 << 13)
118 dimm->mtype = MEM_RDDR2;
119 else
120 dimm->mtype = MEM_DDR2;
121 break;
122 case 0x14:
123 dimm->mtype = MEM_FB_DDR2;
124 break;
125 case 0x18:
126 if (entry->type_detail & 1 << 13)
127 dimm->mtype = MEM_RDDR3;
128 else
129 dimm->mtype = MEM_DDR3;
130 break;
131 default:
132 if (entry->type_detail & 1 << 6)
133 dimm->mtype = MEM_RMBS;
134 else if ((entry->type_detail & ((1 << 7) | (1 << 13)))
135 == ((1 << 7) | (1 << 13)))
136 dimm->mtype = MEM_RDR;
137 else if (entry->type_detail & 1 << 7)
138 dimm->mtype = MEM_SDR;
139 else if (entry->type_detail & 1 << 9)
140 dimm->mtype = MEM_EDO;
141 else
142 dimm->mtype = MEM_UNKNOWN;
143 }
144
145 /*
146 * Actually, we can only detect if the memory has bits for
147 * checksum or not
148 */
149 if (entry->total_width == entry->data_width)
150 dimm->edac_mode = EDAC_NONE;
151 else
152 dimm->edac_mode = EDAC_SECDED;
153
154 dimm->dtype = DEV_UNKNOWN;
155 dimm->grain = 128; /* Likely, worse case */
156
157 /*
158 * FIXME: It shouldn't be hard to also fill the DIMM labels
159 */
160
161 if (dimm->nr_pages) {
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300162 edac_dbg(1, "DIMM%i: %s size = %d MB%s\n",
Aravind Gopalakrishnan58a9c252015-09-16 15:53:29 -0500163 dimm_fill->count, edac_mem_types[dimm->mtype],
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300164 PAGES_TO_MiB(dimm->nr_pages),
165 (dimm->edac_mode != EDAC_NONE) ? "(ECC)" : "");
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300166 edac_dbg(2, "\ttype %d, detail 0x%02x, width %d(total %d)\n",
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300167 entry->memory_type, entry->type_detail,
168 entry->total_width, entry->data_width);
169 }
170
171 dimm_fill->count++;
172 }
173}
174
Alexandru Gagniuc305d0e02018-04-30 16:33:50 -0500175void ghes_edac_report_mem_error(int sev, struct cper_sec_mem_err *mem_err)
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300176{
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300177 enum hw_event_mc_err_type type;
178 struct edac_raw_error_desc *e;
179 struct mem_ctl_info *mci;
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200180 struct ghes_edac_pvt *pvt = ghes_pvt;
181 unsigned long flags;
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300182 char *p;
Mauro Carvalho Chehab8ae8f502013-02-19 21:35:41 -0300183 u8 grain_bits;
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300184
Borislav Petkovcc7f3f12018-04-23 14:16:46 +0200185 if (!pvt)
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300186 return;
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200187
188 /*
189 * We can do the locking below because GHES defers error processing
190 * from NMI to IRQ context. Whenever that changes, we'd at least
191 * know.
192 */
193 if (WARN_ON_ONCE(in_nmi()))
194 return;
195
196 spin_lock_irqsave(&ghes_lock, flags);
197
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300198 mci = pvt->mci;
199 e = &mci->error_desc;
200
201 /* Cleans the error report buffer */
202 memset(e, 0, sizeof (*e));
203 e->error_count = 1;
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300204 strcpy(e->label, "unknown label");
205 e->msg = pvt->msg;
206 e->other_detail = pvt->other_detail;
207 e->top_layer = -1;
208 e->mid_layer = -1;
209 e->low_layer = -1;
210 *pvt->other_detail = '\0';
211 *pvt->msg = '\0';
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300212
213 switch (sev) {
214 case GHES_SEV_CORRECTED:
215 type = HW_EVENT_ERR_CORRECTED;
216 break;
217 case GHES_SEV_RECOVERABLE:
218 type = HW_EVENT_ERR_UNCORRECTED;
219 break;
220 case GHES_SEV_PANIC:
221 type = HW_EVENT_ERR_FATAL;
222 break;
223 default:
224 case GHES_SEV_NO:
225 type = HW_EVENT_ERR_INFO;
226 }
227
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300228 edac_dbg(1, "error validation_bits: 0x%08llx\n",
229 (long long)mem_err->validation_bits);
230
231 /* Error type, mapped on e->msg */
232 if (mem_err->validation_bits & CPER_MEM_VALID_ERROR_TYPE) {
233 p = pvt->msg;
234 switch (mem_err->error_type) {
235 case 0:
236 p += sprintf(p, "Unknown");
237 break;
238 case 1:
239 p += sprintf(p, "No error");
240 break;
241 case 2:
242 p += sprintf(p, "Single-bit ECC");
243 break;
244 case 3:
245 p += sprintf(p, "Multi-bit ECC");
246 break;
247 case 4:
248 p += sprintf(p, "Single-symbol ChipKill ECC");
249 break;
250 case 5:
251 p += sprintf(p, "Multi-symbol ChipKill ECC");
252 break;
253 case 6:
254 p += sprintf(p, "Master abort");
255 break;
256 case 7:
257 p += sprintf(p, "Target abort");
258 break;
259 case 8:
260 p += sprintf(p, "Parity Error");
261 break;
262 case 9:
263 p += sprintf(p, "Watchdog timeout");
264 break;
265 case 10:
266 p += sprintf(p, "Invalid address");
267 break;
268 case 11:
269 p += sprintf(p, "Mirror Broken");
270 break;
271 case 12:
272 p += sprintf(p, "Memory Sparing");
273 break;
274 case 13:
275 p += sprintf(p, "Scrub corrected error");
276 break;
277 case 14:
278 p += sprintf(p, "Scrub uncorrected error");
279 break;
280 case 15:
281 p += sprintf(p, "Physical Memory Map-out event");
282 break;
283 default:
284 p += sprintf(p, "reserved error (%d)",
285 mem_err->error_type);
286 }
287 } else {
288 strcpy(pvt->msg, "unknown error");
289 }
290
291 /* Error address */
Chen, Gong147de142013-10-18 14:30:13 -0700292 if (mem_err->validation_bits & CPER_MEM_VALID_PA) {
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300293 e->page_frame_number = mem_err->physical_addr >> PAGE_SHIFT;
294 e->offset_in_page = mem_err->physical_addr & ~PAGE_MASK;
295 }
296
297 /* Error grain */
Chen, Gong147de142013-10-18 14:30:13 -0700298 if (mem_err->validation_bits & CPER_MEM_VALID_PA_MASK)
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300299 e->grain = ~(mem_err->physical_addr_mask & ~PAGE_MASK);
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300300
301 /* Memory error location, mapped on e->location */
302 p = e->location;
303 if (mem_err->validation_bits & CPER_MEM_VALID_NODE)
304 p += sprintf(p, "node:%d ", mem_err->node);
305 if (mem_err->validation_bits & CPER_MEM_VALID_CARD)
306 p += sprintf(p, "card:%d ", mem_err->card);
307 if (mem_err->validation_bits & CPER_MEM_VALID_MODULE)
308 p += sprintf(p, "module:%d ", mem_err->module);
Chen, Gong56507692013-10-18 14:30:38 -0700309 if (mem_err->validation_bits & CPER_MEM_VALID_RANK_NUMBER)
310 p += sprintf(p, "rank:%d ", mem_err->rank);
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300311 if (mem_err->validation_bits & CPER_MEM_VALID_BANK)
312 p += sprintf(p, "bank:%d ", mem_err->bank);
313 if (mem_err->validation_bits & CPER_MEM_VALID_ROW)
314 p += sprintf(p, "row:%d ", mem_err->row);
315 if (mem_err->validation_bits & CPER_MEM_VALID_COLUMN)
316 p += sprintf(p, "col:%d ", mem_err->column);
317 if (mem_err->validation_bits & CPER_MEM_VALID_BIT_POSITION)
318 p += sprintf(p, "bit_pos:%d ", mem_err->bit_pos);
Chen, Gong56507692013-10-18 14:30:38 -0700319 if (mem_err->validation_bits & CPER_MEM_VALID_MODULE_HANDLE) {
320 const char *bank = NULL, *device = NULL;
321 dmi_memdev_name(mem_err->mem_dev_handle, &bank, &device);
322 if (bank != NULL && device != NULL)
323 p += sprintf(p, "DIMM location:%s %s ", bank, device);
324 else
325 p += sprintf(p, "DIMM DMI handle: 0x%.4x ",
326 mem_err->mem_dev_handle);
327 }
Mauro Carvalho Chehab689c9cd2013-02-19 19:24:12 -0300328 if (p > e->location)
329 *(p - 1) = '\0';
330
331 /* All other fields are mapped on e->other_detail */
332 p = pvt->other_detail;
333 if (mem_err->validation_bits & CPER_MEM_VALID_ERROR_STATUS) {
334 u64 status = mem_err->error_status;
335
336 p += sprintf(p, "status(0x%016llx): ", (long long)status);
337 switch ((status >> 8) & 0xff) {
338 case 1:
339 p += sprintf(p, "Error detected internal to the component ");
340 break;
341 case 16:
342 p += sprintf(p, "Error detected in the bus ");
343 break;
344 case 4:
345 p += sprintf(p, "Storage error in DRAM memory ");
346 break;
347 case 5:
348 p += sprintf(p, "Storage error in TLB ");
349 break;
350 case 6:
351 p += sprintf(p, "Storage error in cache ");
352 break;
353 case 7:
354 p += sprintf(p, "Error in one or more functional units ");
355 break;
356 case 8:
357 p += sprintf(p, "component failed self test ");
358 break;
359 case 9:
360 p += sprintf(p, "Overflow or undervalue of internal queue ");
361 break;
362 case 17:
363 p += sprintf(p, "Virtual address not found on IO-TLB or IO-PDIR ");
364 break;
365 case 18:
366 p += sprintf(p, "Improper access error ");
367 break;
368 case 19:
369 p += sprintf(p, "Access to a memory address which is not mapped to any component ");
370 break;
371 case 20:
372 p += sprintf(p, "Loss of Lockstep ");
373 break;
374 case 21:
375 p += sprintf(p, "Response not associated with a request ");
376 break;
377 case 22:
378 p += sprintf(p, "Bus parity error - must also set the A, C, or D Bits ");
379 break;
380 case 23:
381 p += sprintf(p, "Detection of a PATH_ERROR ");
382 break;
383 case 25:
384 p += sprintf(p, "Bus operation timeout ");
385 break;
386 case 26:
387 p += sprintf(p, "A read was issued to data that has been poisoned ");
388 break;
389 default:
390 p += sprintf(p, "reserved ");
391 break;
392 }
393 }
394 if (mem_err->validation_bits & CPER_MEM_VALID_REQUESTOR_ID)
395 p += sprintf(p, "requestorID: 0x%016llx ",
396 (long long)mem_err->requestor_id);
397 if (mem_err->validation_bits & CPER_MEM_VALID_RESPONDER_ID)
398 p += sprintf(p, "responderID: 0x%016llx ",
399 (long long)mem_err->responder_id);
400 if (mem_err->validation_bits & CPER_MEM_VALID_TARGET_ID)
401 p += sprintf(p, "targetID: 0x%016llx ",
402 (long long)mem_err->responder_id);
403 if (p > pvt->other_detail)
404 *(p - 1) = '\0';
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300405
Mauro Carvalho Chehab8ae8f502013-02-19 21:35:41 -0300406 /* Generate the trace event */
407 grain_bits = fls_long(e->grain);
Dan Carpenter665aa8c2014-08-01 11:25:14 +0300408 snprintf(pvt->detail_location, sizeof(pvt->detail_location),
409 "APEI location: %s %s", e->location, e->other_detail);
Mauro Carvalho Chehab8ae8f502013-02-19 21:35:41 -0300410 trace_mc_event(type, e->msg, e->label, e->error_count,
411 mci->mc_idx, e->top_layer, e->mid_layer, e->low_layer,
Tan Xiaojun990995b2015-10-20 19:45:38 +0800412 (e->page_frame_number << PAGE_SHIFT) | e->offset_in_page,
Mauro Carvalho Chehab8ae8f502013-02-19 21:35:41 -0300413 grain_bits, e->syndrome, pvt->detail_location);
414
Mauro Carvalho Chehabf04c62a2013-02-15 06:36:27 -0300415 edac_raw_mc_handle_error(type, mci, e);
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200416 spin_unlock_irqrestore(&ghes_lock, flags);
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300417}
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300418
Toshi Kani5deed6b2017-08-23 16:54:45 -0600419/*
420 * Known systems that are safe to enable this module.
421 */
422static struct acpi_platform_list plat_list[] = {
423 {"HPE ", "Server ", 0, ACPI_SIG_FADT, all_versions},
424 { } /* End */
425};
426
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300427int ghes_edac_register(struct ghes *ghes, struct device *dev)
428{
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300429 bool fake = false;
430 int rc, num_dimm = 0;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300431 struct mem_ctl_info *mci;
432 struct edac_mc_layer layers[1];
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300433 struct ghes_edac_dimm_fill dimm_fill;
Toshi Kani5deed6b2017-08-23 16:54:45 -0600434 int idx;
435
436 /* Check if safe to enable on this system */
437 idx = acpi_match_platform_list(plat_list);
438 if (!force_load && idx < 0)
Borislav Petkovcc7f3f12018-04-23 14:16:46 +0200439 return -ENODEV;
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300440
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200441 /*
442 * We have only one logical memory controller to which all DIMMs belong.
443 */
444 if (atomic_inc_return(&ghes_init) > 1)
445 return 0;
446
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300447 /* Get the number of DIMMs */
448 dmi_walk(ghes_edac_count_dimms, &num_dimm);
449
450 /* Check if we've got a bogus BIOS */
451 if (num_dimm == 0) {
452 fake = true;
453 num_dimm = 1;
454 }
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300455
456 layers[0].type = EDAC_MC_LAYER_ALL_MEM;
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300457 layers[0].size = num_dimm;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300458 layers[0].is_virt_csrow = true;
459
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200460 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(struct ghes_edac_pvt));
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300461 if (!mci) {
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300462 pr_info("Can't allocate memory for EDAC data\n");
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300463 return -ENOMEM;
464 }
465
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200466 ghes_pvt = mci->pvt_info;
467 ghes_pvt->ghes = ghes;
468 ghes_pvt->mci = mci;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300469
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200470 mci->pdev = dev;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300471 mci->mtype_cap = MEM_FLAG_EMPTY;
472 mci->edac_ctl_cap = EDAC_FLAG_NONE;
473 mci->edac_cap = EDAC_FLAG_NONE;
474 mci->mod_name = "ghes_edac.c";
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300475 mci->ctl_name = "ghes_edac";
476 mci->dev_name = "ghes";
477
Toshi Kani5deed6b2017-08-23 16:54:45 -0600478 if (fake) {
479 pr_info("This system has a very crappy BIOS: It doesn't even list the DIMMS.\n");
480 pr_info("Its SMBIOS info is wrong. It is doubtful that the error report would\n");
481 pr_info("work on such system. Use this driver with caution\n");
482 } else if (idx < 0) {
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200483 pr_info("This EDAC driver relies on BIOS to enumerate memory and get error reports.\n");
484 pr_info("Unfortunately, not all BIOSes reflect the memory layout correctly.\n");
485 pr_info("So, the end result of using this driver varies from vendor to vendor.\n");
486 pr_info("If you find incorrect reports, please contact your hardware vendor\n");
487 pr_info("to correct its BIOS.\n");
488 pr_info("This system has %d DIMM sockets.\n", num_dimm);
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300489 }
490
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300491 if (!fake) {
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200492 dimm_fill.count = 0;
493 dimm_fill.mci = mci;
494 dmi_walk(ghes_edac_dmidecode, &dimm_fill);
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300495 } else {
496 struct dimm_info *dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms,
497 mci->n_layers, 0, 0, 0);
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300498
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300499 dimm->nr_pages = 1;
Mauro Carvalho Chehab32fa1f52013-02-14 09:11:08 -0300500 dimm->grain = 128;
501 dimm->mtype = MEM_UNKNOWN;
502 dimm->dtype = DEV_UNKNOWN;
503 dimm->edac_mode = EDAC_SECDED;
504 }
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300505
506 rc = edac_mc_add_mc(mci);
507 if (rc < 0) {
Mauro Carvalho Chehabd2a68562013-02-15 09:06:38 -0300508 pr_info("Can't register at EDAC core\n");
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300509 edac_mc_free(mci);
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300510 return -ENODEV;
511 }
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300512 return 0;
513}
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300514
515void ghes_edac_unregister(struct ghes *ghes)
516{
517 struct mem_ctl_info *mci;
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300518
Sughosh Ganua66bdf52018-04-26 15:46:49 +0530519 if (!ghes_pvt)
520 return;
521
Borislav Petkov0fe5f282017-08-16 10:33:44 +0200522 mci = ghes_pvt->mci;
523 edac_mc_del_mc(mci->pdev);
524 edac_mc_free(mci);
Mauro Carvalho Chehab77c5f5d2013-02-15 06:11:57 -0300525}