Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved. |
| 3 | * Author: Marc Zyngier <marc.zyngier@arm.com> |
| 4 | * |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 17 | */ |
| 18 | #ifndef __LINUX_IRQCHIP_ARM_GIC_V3_H |
| 19 | #define __LINUX_IRQCHIP_ARM_GIC_V3_H |
| 20 | |
Catalin Marinas | 72c5839 | 2014-07-24 14:14:42 +0100 | [diff] [blame] | 21 | #include <asm/sysreg.h> |
| 22 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 23 | /* |
| 24 | * Distributor registers. We assume we're running non-secure, with ARE |
| 25 | * being set. Secure-only and non-ARE registers are not described. |
| 26 | */ |
| 27 | #define GICD_CTLR 0x0000 |
| 28 | #define GICD_TYPER 0x0004 |
| 29 | #define GICD_IIDR 0x0008 |
| 30 | #define GICD_STATUSR 0x0010 |
| 31 | #define GICD_SETSPI_NSR 0x0040 |
| 32 | #define GICD_CLRSPI_NSR 0x0048 |
| 33 | #define GICD_SETSPI_SR 0x0050 |
| 34 | #define GICD_CLRSPI_SR 0x0058 |
| 35 | #define GICD_SEIR 0x0068 |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 36 | #define GICD_IGROUPR 0x0080 |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 37 | #define GICD_ISENABLER 0x0100 |
| 38 | #define GICD_ICENABLER 0x0180 |
| 39 | #define GICD_ISPENDR 0x0200 |
| 40 | #define GICD_ICPENDR 0x0280 |
| 41 | #define GICD_ISACTIVER 0x0300 |
| 42 | #define GICD_ICACTIVER 0x0380 |
| 43 | #define GICD_IPRIORITYR 0x0400 |
| 44 | #define GICD_ICFGR 0x0C00 |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 45 | #define GICD_IGRPMODR 0x0D00 |
| 46 | #define GICD_NSACR 0x0E00 |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 47 | #define GICD_IROUTER 0x6000 |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 48 | #define GICD_IDREGS 0xFFD0 |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 49 | #define GICD_PIDR2 0xFFE8 |
| 50 | |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 51 | /* |
| 52 | * Those registers are actually from GICv2, but the spec demands that they |
| 53 | * are implemented as RES0 if ARE is 1 (which we do in KVM's emulated GICv3). |
| 54 | */ |
| 55 | #define GICD_ITARGETSR 0x0800 |
| 56 | #define GICD_SGIR 0x0F00 |
| 57 | #define GICD_CPENDSGIR 0x0F10 |
| 58 | #define GICD_SPENDSGIR 0x0F20 |
| 59 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 60 | #define GICD_CTLR_RWP (1U << 31) |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 61 | #define GICD_CTLR_DS (1U << 6) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 62 | #define GICD_CTLR_ARE_NS (1U << 4) |
| 63 | #define GICD_CTLR_ENABLE_G1A (1U << 1) |
| 64 | #define GICD_CTLR_ENABLE_G1 (1U << 0) |
| 65 | |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 66 | /* |
| 67 | * In systems with a single security state (what we emulate in KVM) |
| 68 | * the meaning of the interrupt group enable bits is slightly different |
| 69 | */ |
| 70 | #define GICD_CTLR_ENABLE_SS_G1 (1U << 1) |
| 71 | #define GICD_CTLR_ENABLE_SS_G0 (1U << 0) |
| 72 | |
| 73 | #define GICD_TYPER_LPIS (1U << 17) |
| 74 | #define GICD_TYPER_MBIS (1U << 16) |
| 75 | |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 76 | #define GICD_TYPER_ID_BITS(typer) ((((typer) >> 19) & 0x1f) + 1) |
| 77 | #define GICD_TYPER_IRQS(typer) ((((typer) & 0x1f) + 1) * 32) |
| 78 | #define GICD_TYPER_LPIS (1U << 17) |
| 79 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 80 | #define GICD_IROUTER_SPI_MODE_ONE (0U << 31) |
| 81 | #define GICD_IROUTER_SPI_MODE_ANY (1U << 31) |
| 82 | |
| 83 | #define GIC_PIDR2_ARCH_MASK 0xf0 |
| 84 | #define GIC_PIDR2_ARCH_GICv3 0x30 |
| 85 | #define GIC_PIDR2_ARCH_GICv4 0x40 |
| 86 | |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 87 | #define GIC_V3_DIST_SIZE 0x10000 |
| 88 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 89 | /* |
| 90 | * Re-Distributor registers, offsets from RD_base |
| 91 | */ |
| 92 | #define GICR_CTLR GICD_CTLR |
| 93 | #define GICR_IIDR 0x0004 |
| 94 | #define GICR_TYPER 0x0008 |
| 95 | #define GICR_STATUSR GICD_STATUSR |
| 96 | #define GICR_WAKER 0x0014 |
| 97 | #define GICR_SETLPIR 0x0040 |
| 98 | #define GICR_CLRLPIR 0x0048 |
| 99 | #define GICR_SEIR GICD_SEIR |
| 100 | #define GICR_PROPBASER 0x0070 |
| 101 | #define GICR_PENDBASER 0x0078 |
| 102 | #define GICR_INVLPIR 0x00A0 |
| 103 | #define GICR_INVALLR 0x00B0 |
| 104 | #define GICR_SYNCR 0x00C0 |
| 105 | #define GICR_MOVLPIR 0x0100 |
| 106 | #define GICR_MOVALLR 0x0110 |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 107 | #define GICR_ISACTIVER GICD_ISACTIVER |
| 108 | #define GICR_ICACTIVER GICD_ICACTIVER |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 109 | #define GICR_IDREGS GICD_IDREGS |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 110 | #define GICR_PIDR2 GICD_PIDR2 |
| 111 | |
Marc Zyngier | cc2d321 | 2014-11-24 14:35:11 +0000 | [diff] [blame] | 112 | #define GICR_CTLR_ENABLE_LPIS (1UL << 0) |
| 113 | |
| 114 | #define GICR_TYPER_CPU_NUMBER(r) (((r) >> 8) & 0xffff) |
| 115 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 116 | #define GICR_WAKER_ProcessorSleep (1U << 1) |
| 117 | #define GICR_WAKER_ChildrenAsleep (1U << 2) |
| 118 | |
Marc Zyngier | cc2d321 | 2014-11-24 14:35:11 +0000 | [diff] [blame] | 119 | #define GICR_PROPBASER_NonShareable (0U << 10) |
| 120 | #define GICR_PROPBASER_InnerShareable (1U << 10) |
| 121 | #define GICR_PROPBASER_OuterShareable (2U << 10) |
| 122 | #define GICR_PROPBASER_SHAREABILITY_MASK (3UL << 10) |
| 123 | #define GICR_PROPBASER_nCnB (0U << 7) |
| 124 | #define GICR_PROPBASER_nC (1U << 7) |
| 125 | #define GICR_PROPBASER_RaWt (2U << 7) |
| 126 | #define GICR_PROPBASER_RaWb (3U << 7) |
| 127 | #define GICR_PROPBASER_WaWt (4U << 7) |
| 128 | #define GICR_PROPBASER_WaWb (5U << 7) |
| 129 | #define GICR_PROPBASER_RaWaWt (6U << 7) |
| 130 | #define GICR_PROPBASER_RaWaWb (7U << 7) |
Marc Zyngier | 241a386 | 2015-03-27 14:15:05 +0000 | [diff] [blame] | 131 | #define GICR_PROPBASER_CACHEABILITY_MASK (7U << 7) |
Marc Zyngier | cc2d321 | 2014-11-24 14:35:11 +0000 | [diff] [blame] | 132 | #define GICR_PROPBASER_IDBITS_MASK (0x1f) |
| 133 | |
Marc Zyngier | 4ad3e36 | 2015-03-27 14:15:04 +0000 | [diff] [blame] | 134 | #define GICR_PENDBASER_NonShareable (0U << 10) |
| 135 | #define GICR_PENDBASER_InnerShareable (1U << 10) |
| 136 | #define GICR_PENDBASER_OuterShareable (2U << 10) |
| 137 | #define GICR_PENDBASER_SHAREABILITY_MASK (3UL << 10) |
| 138 | #define GICR_PENDBASER_nCnB (0U << 7) |
| 139 | #define GICR_PENDBASER_nC (1U << 7) |
| 140 | #define GICR_PENDBASER_RaWt (2U << 7) |
| 141 | #define GICR_PENDBASER_RaWb (3U << 7) |
| 142 | #define GICR_PENDBASER_WaWt (4U << 7) |
| 143 | #define GICR_PENDBASER_WaWb (5U << 7) |
| 144 | #define GICR_PENDBASER_RaWaWt (6U << 7) |
| 145 | #define GICR_PENDBASER_RaWaWb (7U << 7) |
Marc Zyngier | 241a386 | 2015-03-27 14:15:05 +0000 | [diff] [blame] | 146 | #define GICR_PENDBASER_CACHEABILITY_MASK (7U << 7) |
Marc Zyngier | 4ad3e36 | 2015-03-27 14:15:04 +0000 | [diff] [blame] | 147 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 148 | /* |
| 149 | * Re-Distributor registers, offsets from SGI_base |
| 150 | */ |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 151 | #define GICR_IGROUPR0 GICD_IGROUPR |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 152 | #define GICR_ISENABLER0 GICD_ISENABLER |
| 153 | #define GICR_ICENABLER0 GICD_ICENABLER |
| 154 | #define GICR_ISPENDR0 GICD_ISPENDR |
| 155 | #define GICR_ICPENDR0 GICD_ICPENDR |
| 156 | #define GICR_ISACTIVER0 GICD_ISACTIVER |
| 157 | #define GICR_ICACTIVER0 GICD_ICACTIVER |
| 158 | #define GICR_IPRIORITYR0 GICD_IPRIORITYR |
| 159 | #define GICR_ICFGR0 GICD_ICFGR |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 160 | #define GICR_IGRPMODR0 GICD_IGRPMODR |
| 161 | #define GICR_NSACR GICD_NSACR |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 162 | |
Marc Zyngier | cc2d321 | 2014-11-24 14:35:11 +0000 | [diff] [blame] | 163 | #define GICR_TYPER_PLPIS (1U << 0) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 164 | #define GICR_TYPER_VLPIS (1U << 1) |
| 165 | #define GICR_TYPER_LAST (1U << 4) |
| 166 | |
Andre Przywara | a0675c2 | 2014-06-07 00:54:51 +0200 | [diff] [blame] | 167 | #define GIC_V3_REDIST_SIZE 0x20000 |
| 168 | |
Marc Zyngier | cc2d321 | 2014-11-24 14:35:11 +0000 | [diff] [blame] | 169 | #define LPI_PROP_GROUP1 (1 << 1) |
| 170 | #define LPI_PROP_ENABLED (1 << 0) |
| 171 | |
| 172 | /* |
| 173 | * ITS registers, offsets from ITS_base |
| 174 | */ |
| 175 | #define GITS_CTLR 0x0000 |
| 176 | #define GITS_IIDR 0x0004 |
| 177 | #define GITS_TYPER 0x0008 |
| 178 | #define GITS_CBASER 0x0080 |
| 179 | #define GITS_CWRITER 0x0088 |
| 180 | #define GITS_CREADR 0x0090 |
| 181 | #define GITS_BASER 0x0100 |
| 182 | #define GITS_PIDR2 GICR_PIDR2 |
| 183 | |
| 184 | #define GITS_TRANSLATER 0x10040 |
| 185 | |
Yun Wu | 7cb9911 | 2015-03-06 16:37:49 +0000 | [diff] [blame] | 186 | #define GITS_CTLR_ENABLE (1U << 0) |
| 187 | #define GITS_CTLR_QUIESCENT (1U << 31) |
| 188 | |
Marc Zyngier | f54b97e | 2015-03-06 16:37:41 +0000 | [diff] [blame] | 189 | #define GITS_TYPER_DEVBITS_SHIFT 13 |
| 190 | #define GITS_TYPER_DEVBITS(r) ((((r) >> GITS_TYPER_DEVBITS_SHIFT) & 0x1f) + 1) |
Marc Zyngier | cc2d321 | 2014-11-24 14:35:11 +0000 | [diff] [blame] | 191 | #define GITS_TYPER_PTA (1UL << 19) |
| 192 | |
| 193 | #define GITS_CBASER_VALID (1UL << 63) |
| 194 | #define GITS_CBASER_nCnB (0UL << 59) |
| 195 | #define GITS_CBASER_nC (1UL << 59) |
| 196 | #define GITS_CBASER_RaWt (2UL << 59) |
| 197 | #define GITS_CBASER_RaWb (3UL << 59) |
| 198 | #define GITS_CBASER_WaWt (4UL << 59) |
| 199 | #define GITS_CBASER_WaWb (5UL << 59) |
| 200 | #define GITS_CBASER_RaWaWt (6UL << 59) |
| 201 | #define GITS_CBASER_RaWaWb (7UL << 59) |
Marc Zyngier | 241a386 | 2015-03-27 14:15:05 +0000 | [diff] [blame] | 202 | #define GITS_CBASER_CACHEABILITY_MASK (7UL << 59) |
Marc Zyngier | cc2d321 | 2014-11-24 14:35:11 +0000 | [diff] [blame] | 203 | #define GITS_CBASER_NonShareable (0UL << 10) |
| 204 | #define GITS_CBASER_InnerShareable (1UL << 10) |
| 205 | #define GITS_CBASER_OuterShareable (2UL << 10) |
| 206 | #define GITS_CBASER_SHAREABILITY_MASK (3UL << 10) |
| 207 | |
| 208 | #define GITS_BASER_NR_REGS 8 |
| 209 | |
| 210 | #define GITS_BASER_VALID (1UL << 63) |
| 211 | #define GITS_BASER_nCnB (0UL << 59) |
| 212 | #define GITS_BASER_nC (1UL << 59) |
| 213 | #define GITS_BASER_RaWt (2UL << 59) |
| 214 | #define GITS_BASER_RaWb (3UL << 59) |
| 215 | #define GITS_BASER_WaWt (4UL << 59) |
| 216 | #define GITS_BASER_WaWb (5UL << 59) |
| 217 | #define GITS_BASER_RaWaWt (6UL << 59) |
| 218 | #define GITS_BASER_RaWaWb (7UL << 59) |
Marc Zyngier | 241a386 | 2015-03-27 14:15:05 +0000 | [diff] [blame] | 219 | #define GITS_BASER_CACHEABILITY_MASK (7UL << 59) |
Marc Zyngier | cc2d321 | 2014-11-24 14:35:11 +0000 | [diff] [blame] | 220 | #define GITS_BASER_TYPE_SHIFT (56) |
| 221 | #define GITS_BASER_TYPE(r) (((r) >> GITS_BASER_TYPE_SHIFT) & 7) |
| 222 | #define GITS_BASER_ENTRY_SIZE_SHIFT (48) |
| 223 | #define GITS_BASER_ENTRY_SIZE(r) ((((r) >> GITS_BASER_ENTRY_SIZE_SHIFT) & 0xff) + 1) |
| 224 | #define GITS_BASER_NonShareable (0UL << 10) |
| 225 | #define GITS_BASER_InnerShareable (1UL << 10) |
| 226 | #define GITS_BASER_OuterShareable (2UL << 10) |
| 227 | #define GITS_BASER_SHAREABILITY_SHIFT (10) |
| 228 | #define GITS_BASER_SHAREABILITY_MASK (3UL << GITS_BASER_SHAREABILITY_SHIFT) |
| 229 | #define GITS_BASER_PAGE_SIZE_SHIFT (8) |
| 230 | #define GITS_BASER_PAGE_SIZE_4K (0UL << GITS_BASER_PAGE_SIZE_SHIFT) |
| 231 | #define GITS_BASER_PAGE_SIZE_16K (1UL << GITS_BASER_PAGE_SIZE_SHIFT) |
| 232 | #define GITS_BASER_PAGE_SIZE_64K (2UL << GITS_BASER_PAGE_SIZE_SHIFT) |
| 233 | #define GITS_BASER_PAGE_SIZE_MASK (3UL << GITS_BASER_PAGE_SIZE_SHIFT) |
Robert Richter | 30f2136 | 2015-09-21 22:58:34 +0200 | [diff] [blame^] | 234 | #define GITS_BASER_PAGES_MAX 256 |
Marc Zyngier | cc2d321 | 2014-11-24 14:35:11 +0000 | [diff] [blame] | 235 | |
| 236 | #define GITS_BASER_TYPE_NONE 0 |
| 237 | #define GITS_BASER_TYPE_DEVICE 1 |
| 238 | #define GITS_BASER_TYPE_VCPU 2 |
| 239 | #define GITS_BASER_TYPE_CPU 3 |
| 240 | #define GITS_BASER_TYPE_COLLECTION 4 |
| 241 | #define GITS_BASER_TYPE_RESERVED5 5 |
| 242 | #define GITS_BASER_TYPE_RESERVED6 6 |
| 243 | #define GITS_BASER_TYPE_RESERVED7 7 |
| 244 | |
| 245 | /* |
| 246 | * ITS commands |
| 247 | */ |
| 248 | #define GITS_CMD_MAPD 0x08 |
| 249 | #define GITS_CMD_MAPC 0x09 |
| 250 | #define GITS_CMD_MAPVI 0x0a |
| 251 | #define GITS_CMD_MOVI 0x01 |
| 252 | #define GITS_CMD_DISCARD 0x0f |
| 253 | #define GITS_CMD_INV 0x0c |
| 254 | #define GITS_CMD_MOVALL 0x0e |
| 255 | #define GITS_CMD_INVALL 0x0d |
| 256 | #define GITS_CMD_INT 0x03 |
| 257 | #define GITS_CMD_CLEAR 0x04 |
| 258 | #define GITS_CMD_SYNC 0x05 |
| 259 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 260 | /* |
| 261 | * CPU interface registers |
| 262 | */ |
| 263 | #define ICC_CTLR_EL1_EOImode_drop_dir (0U << 1) |
| 264 | #define ICC_CTLR_EL1_EOImode_drop (1U << 1) |
| 265 | #define ICC_SRE_EL1_SRE (1U << 0) |
| 266 | |
| 267 | /* |
| 268 | * Hypervisor interface registers (SRE only) |
| 269 | */ |
| 270 | #define ICH_LR_VIRTUAL_ID_MASK ((1UL << 32) - 1) |
| 271 | |
| 272 | #define ICH_LR_EOI (1UL << 41) |
| 273 | #define ICH_LR_GROUP (1UL << 60) |
Marc Zyngier | fb182cf | 2015-06-08 15:37:26 +0100 | [diff] [blame] | 274 | #define ICH_LR_HW (1UL << 61) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 275 | #define ICH_LR_STATE (3UL << 62) |
| 276 | #define ICH_LR_PENDING_BIT (1UL << 62) |
| 277 | #define ICH_LR_ACTIVE_BIT (1UL << 63) |
Marc Zyngier | fb182cf | 2015-06-08 15:37:26 +0100 | [diff] [blame] | 278 | #define ICH_LR_PHYS_ID_SHIFT 32 |
| 279 | #define ICH_LR_PHYS_ID_MASK (0x3ffUL << ICH_LR_PHYS_ID_SHIFT) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 280 | |
| 281 | #define ICH_MISR_EOI (1 << 0) |
| 282 | #define ICH_MISR_U (1 << 1) |
| 283 | |
| 284 | #define ICH_HCR_EN (1 << 0) |
| 285 | #define ICH_HCR_UIE (1 << 1) |
| 286 | |
| 287 | #define ICH_VMCR_CTLR_SHIFT 0 |
| 288 | #define ICH_VMCR_CTLR_MASK (0x21f << ICH_VMCR_CTLR_SHIFT) |
| 289 | #define ICH_VMCR_BPR1_SHIFT 18 |
| 290 | #define ICH_VMCR_BPR1_MASK (7 << ICH_VMCR_BPR1_SHIFT) |
| 291 | #define ICH_VMCR_BPR0_SHIFT 21 |
| 292 | #define ICH_VMCR_BPR0_MASK (7 << ICH_VMCR_BPR0_SHIFT) |
| 293 | #define ICH_VMCR_PMR_SHIFT 24 |
| 294 | #define ICH_VMCR_PMR_MASK (0xffUL << ICH_VMCR_PMR_SHIFT) |
| 295 | |
Catalin Marinas | 72c5839 | 2014-07-24 14:14:42 +0100 | [diff] [blame] | 296 | #define ICC_EOIR1_EL1 sys_reg(3, 0, 12, 12, 1) |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 297 | #define ICC_DIR_EL1 sys_reg(3, 0, 12, 11, 1) |
Catalin Marinas | 72c5839 | 2014-07-24 14:14:42 +0100 | [diff] [blame] | 298 | #define ICC_IAR1_EL1 sys_reg(3, 0, 12, 12, 0) |
| 299 | #define ICC_SGI1R_EL1 sys_reg(3, 0, 12, 11, 5) |
| 300 | #define ICC_PMR_EL1 sys_reg(3, 0, 4, 6, 0) |
| 301 | #define ICC_CTLR_EL1 sys_reg(3, 0, 12, 12, 4) |
| 302 | #define ICC_SRE_EL1 sys_reg(3, 0, 12, 12, 5) |
| 303 | #define ICC_GRPEN1_EL1 sys_reg(3, 0, 12, 12, 7) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 304 | |
| 305 | #define ICC_IAR1_EL1_SPURIOUS 0x3ff |
| 306 | |
Catalin Marinas | 72c5839 | 2014-07-24 14:14:42 +0100 | [diff] [blame] | 307 | #define ICC_SRE_EL2 sys_reg(3, 4, 12, 9, 5) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 308 | |
| 309 | #define ICC_SRE_EL2_SRE (1 << 0) |
| 310 | #define ICC_SRE_EL2_ENABLE (1 << 3) |
| 311 | |
Andre Przywara | 7e58027 | 2014-11-12 13:46:06 +0000 | [diff] [blame] | 312 | #define ICC_SGI1R_TARGET_LIST_SHIFT 0 |
| 313 | #define ICC_SGI1R_TARGET_LIST_MASK (0xffff << ICC_SGI1R_TARGET_LIST_SHIFT) |
| 314 | #define ICC_SGI1R_AFFINITY_1_SHIFT 16 |
| 315 | #define ICC_SGI1R_AFFINITY_1_MASK (0xff << ICC_SGI1R_AFFINITY_1_SHIFT) |
| 316 | #define ICC_SGI1R_SGI_ID_SHIFT 24 |
| 317 | #define ICC_SGI1R_SGI_ID_MASK (0xff << ICC_SGI1R_SGI_ID_SHIFT) |
| 318 | #define ICC_SGI1R_AFFINITY_2_SHIFT 32 |
| 319 | #define ICC_SGI1R_AFFINITY_2_MASK (0xffULL << ICC_SGI1R_AFFINITY_1_SHIFT) |
| 320 | #define ICC_SGI1R_IRQ_ROUTING_MODE_BIT 40 |
| 321 | #define ICC_SGI1R_AFFINITY_3_SHIFT 48 |
| 322 | #define ICC_SGI1R_AFFINITY_3_MASK (0xffULL << ICC_SGI1R_AFFINITY_1_SHIFT) |
| 323 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 324 | /* |
| 325 | * System register definitions |
| 326 | */ |
Catalin Marinas | 72c5839 | 2014-07-24 14:14:42 +0100 | [diff] [blame] | 327 | #define ICH_VSEIR_EL2 sys_reg(3, 4, 12, 9, 4) |
| 328 | #define ICH_HCR_EL2 sys_reg(3, 4, 12, 11, 0) |
| 329 | #define ICH_VTR_EL2 sys_reg(3, 4, 12, 11, 1) |
| 330 | #define ICH_MISR_EL2 sys_reg(3, 4, 12, 11, 2) |
| 331 | #define ICH_EISR_EL2 sys_reg(3, 4, 12, 11, 3) |
| 332 | #define ICH_ELSR_EL2 sys_reg(3, 4, 12, 11, 5) |
| 333 | #define ICH_VMCR_EL2 sys_reg(3, 4, 12, 11, 7) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 334 | |
Catalin Marinas | 72c5839 | 2014-07-24 14:14:42 +0100 | [diff] [blame] | 335 | #define __LR0_EL2(x) sys_reg(3, 4, 12, 12, x) |
| 336 | #define __LR8_EL2(x) sys_reg(3, 4, 12, 13, x) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 337 | |
| 338 | #define ICH_LR0_EL2 __LR0_EL2(0) |
| 339 | #define ICH_LR1_EL2 __LR0_EL2(1) |
| 340 | #define ICH_LR2_EL2 __LR0_EL2(2) |
| 341 | #define ICH_LR3_EL2 __LR0_EL2(3) |
| 342 | #define ICH_LR4_EL2 __LR0_EL2(4) |
| 343 | #define ICH_LR5_EL2 __LR0_EL2(5) |
| 344 | #define ICH_LR6_EL2 __LR0_EL2(6) |
| 345 | #define ICH_LR7_EL2 __LR0_EL2(7) |
| 346 | #define ICH_LR8_EL2 __LR8_EL2(0) |
| 347 | #define ICH_LR9_EL2 __LR8_EL2(1) |
| 348 | #define ICH_LR10_EL2 __LR8_EL2(2) |
| 349 | #define ICH_LR11_EL2 __LR8_EL2(3) |
| 350 | #define ICH_LR12_EL2 __LR8_EL2(4) |
| 351 | #define ICH_LR13_EL2 __LR8_EL2(5) |
| 352 | #define ICH_LR14_EL2 __LR8_EL2(6) |
| 353 | #define ICH_LR15_EL2 __LR8_EL2(7) |
| 354 | |
Catalin Marinas | 72c5839 | 2014-07-24 14:14:42 +0100 | [diff] [blame] | 355 | #define __AP0Rx_EL2(x) sys_reg(3, 4, 12, 8, x) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 356 | #define ICH_AP0R0_EL2 __AP0Rx_EL2(0) |
| 357 | #define ICH_AP0R1_EL2 __AP0Rx_EL2(1) |
| 358 | #define ICH_AP0R2_EL2 __AP0Rx_EL2(2) |
| 359 | #define ICH_AP0R3_EL2 __AP0Rx_EL2(3) |
| 360 | |
Catalin Marinas | 72c5839 | 2014-07-24 14:14:42 +0100 | [diff] [blame] | 361 | #define __AP1Rx_EL2(x) sys_reg(3, 4, 12, 9, x) |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 362 | #define ICH_AP1R0_EL2 __AP1Rx_EL2(0) |
| 363 | #define ICH_AP1R1_EL2 __AP1Rx_EL2(1) |
| 364 | #define ICH_AP1R2_EL2 __AP1Rx_EL2(2) |
| 365 | #define ICH_AP1R3_EL2 __AP1Rx_EL2(3) |
| 366 | |
| 367 | #ifndef __ASSEMBLY__ |
| 368 | |
| 369 | #include <linux/stringify.h> |
Marc Zyngier | f130420 | 2015-07-28 14:46:18 +0100 | [diff] [blame] | 370 | #include <asm/msi.h> |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 371 | |
Marc Zyngier | b48ac83 | 2014-11-24 14:35:16 +0000 | [diff] [blame] | 372 | /* |
| 373 | * We need a value to serve as a irq-type for LPIs. Choose one that will |
| 374 | * hopefully pique the interest of the reviewer. |
| 375 | */ |
| 376 | #define GIC_IRQ_TYPE_LPI 0xa110c8ed |
| 377 | |
Marc Zyngier | f5c1434 | 2014-11-24 14:35:10 +0000 | [diff] [blame] | 378 | struct rdists { |
| 379 | struct { |
| 380 | void __iomem *rd_base; |
| 381 | struct page *pend_page; |
| 382 | phys_addr_t phys_base; |
| 383 | } __percpu *rdist; |
| 384 | struct page *prop_page; |
| 385 | int id_bits; |
| 386 | u64 flags; |
| 387 | }; |
| 388 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 389 | static inline void gic_write_eoir(u64 irq) |
| 390 | { |
Catalin Marinas | 72c5839 | 2014-07-24 14:14:42 +0100 | [diff] [blame] | 391 | asm volatile("msr_s " __stringify(ICC_EOIR1_EL1) ", %0" : : "r" (irq)); |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 392 | isb(); |
| 393 | } |
| 394 | |
Marc Zyngier | 0b6a3da | 2015-08-26 17:00:42 +0100 | [diff] [blame] | 395 | static inline void gic_write_dir(u64 irq) |
| 396 | { |
| 397 | asm volatile("msr_s " __stringify(ICC_DIR_EL1) ", %0" : : "r" (irq)); |
| 398 | isb(); |
| 399 | } |
| 400 | |
Marc Zyngier | da33f31 | 2014-11-24 14:35:18 +0000 | [diff] [blame] | 401 | struct irq_domain; |
| 402 | int its_cpu_init(void); |
| 403 | int its_init(struct device_node *node, struct rdists *rdists, |
| 404 | struct irq_domain *domain); |
| 405 | |
Marc Zyngier | 021f653 | 2014-06-30 16:01:31 +0100 | [diff] [blame] | 406 | #endif |
| 407 | |
| 408 | #endif |