blob: 464cffde58fe9ecb5c6b26af3f4409b9d34506f3 [file] [log] [blame]
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05301/*
2 * linux/arch/arm/mach-omap2/cpuidle34xx.c
3 *
4 * OMAP3 CPU IDLE Routines
5 *
6 * Copyright (C) 2008 Texas Instruments, Inc.
7 * Rajendra Nayak <rnayak@ti.com>
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Karthik Dasu <karthik-dp@ti.com>
11 *
12 * Copyright (C) 2006 Nokia Corporation
13 * Tony Lindgren <tony@atomide.com>
14 *
15 * Copyright (C) 2005 Texas Instruments, Inc.
16 * Richard Woodruff <r-woodruff2@ti.com>
17 *
18 * Based on pm.c for omap2
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License version 2 as
22 * published by the Free Software Foundation.
23 */
24
Tero Kristocf228542009-03-20 15:21:02 +020025#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053026#include <linux/cpuidle.h>
Kevin Hilman5698eb42011-11-07 15:58:40 -080027#include <linux/export.h>
Santosh Shilimkarff819da2011-09-03 22:38:27 +053028#include <linux/cpu_pm.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053029
30#include <plat/prcm.h>
Rajendra Nayak20b01662008-10-08 17:31:22 +053031#include <plat/irqs.h>
Paul Walmsley72e06d02010-12-21 21:05:16 -070032#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070033#include "clockdomain.h"
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053034
Kevin Hilmanc98e2232008-10-28 17:30:07 -070035#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060036#include "control.h"
Santosh Shilimkarba8bb182011-12-05 09:46:24 +010037#include "common.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070038
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053039#ifdef CONFIG_CPU_IDLE
40
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080041/*
42 * The latencies/thresholds for various C states have
43 * to be configured from the respective board files.
44 * These are some default values (which might not provide
45 * the best power savings) used on boards which do not
46 * pass these details from the board file.
47 */
48static struct cpuidle_params cpuidle_params_table[] = {
49 /* C1 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020050 {2 + 2, 5, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080051 /* C2 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020052 {10 + 10, 30, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080053 /* C3 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020054 {50 + 50, 300, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080055 /* C4 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020056 {1500 + 1800, 4000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080057 /* C5 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020058 {2500 + 7500, 12000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080059 /* C6 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020060 {3000 + 8500, 15000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080061 /* C7 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020062 {10000 + 30000, 300000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080063};
Jean Pihetbadc3032011-05-09 12:02:14 +020064#define OMAP3_NUM_STATES ARRAY_SIZE(cpuidle_params_table)
65
66/* Mach specific information to be recorded in the C-state driver_data */
67struct omap3_idle_statedata {
68 u32 mpu_state;
69 u32 core_state;
70 u8 valid;
71};
72struct omap3_idle_statedata omap3_idle_data[OMAP3_NUM_STATES];
73
74struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080075
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020076static int _cpuidle_allow_idle(struct powerdomain *pwrdm,
77 struct clockdomain *clkdm)
78{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070079 clkdm_allow_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020080 return 0;
81}
82
83static int _cpuidle_deny_idle(struct powerdomain *pwrdm,
84 struct clockdomain *clkdm)
85{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070086 clkdm_deny_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020087 return 0;
88}
89
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053090/**
91 * omap3_enter_idle - Programs OMAP3 to enter the specified state
92 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +053093 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +053094 * @index: the index of state to be entered
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053095 *
96 * Called from the CPUidle framework to program the device to the
97 * specified target state selected by the governor.
98 */
99static int omap3_enter_idle(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530100 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530101 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530102{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530103 struct omap3_idle_statedata *cx =
Deepthi Dharwar42027352011-10-28 16:20:33 +0530104 cpuidle_get_statedata(&dev->states_usage[index]);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530105 struct timespec ts_preidle, ts_postidle, ts_idle;
Kevin Hilmanc98e2232008-10-28 17:30:07 -0700106 u32 mpu_state = cx->mpu_state, core_state = cx->core_state;
Deepthi Dharware978aa72011-10-28 16:20:09 +0530107 int idle_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530108
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530109 /* Used to keep track of the total time in idle */
110 getnstimeofday(&ts_preidle);
111
112 local_irq_disable();
113 local_fiq_disable();
114
Jouni Hogander71391782008-10-28 10:59:05 +0200115 pwrdm_set_next_pwrst(mpu_pd, mpu_state);
116 pwrdm_set_next_pwrst(core_pd, core_state);
Rajendra Nayak20b01662008-10-08 17:31:22 +0530117
Tero Kristocf228542009-03-20 15:21:02 +0200118 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +0530119 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530120
Jean Pihetbadc3032011-05-09 12:02:14 +0200121 /* Deny idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530122 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200123 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_deny_idle);
124 pwrdm_for_each_clkdm(core_pd, _cpuidle_deny_idle);
125 }
126
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530127 /*
128 * Call idle CPU PM enter notifier chain so that
129 * VFP context is saved.
130 */
131 if (mpu_state == PWRDM_POWER_OFF)
132 cpu_pm_enter();
133
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530134 /* Execute ARM wfi */
135 omap_sram_idle();
136
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530137 /*
138 * Call idle CPU PM enter notifier chain to restore
139 * VFP context.
140 */
141 if (pwrdm_read_prev_pwrst(mpu_pd) == PWRDM_POWER_OFF)
142 cpu_pm_exit();
143
Jean Pihetbadc3032011-05-09 12:02:14 +0200144 /* Re-allow idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530145 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200146 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_allow_idle);
147 pwrdm_for_each_clkdm(core_pd, _cpuidle_allow_idle);
148 }
149
Rajendra Nayak20b01662008-10-08 17:31:22 +0530150return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530151 getnstimeofday(&ts_postidle);
152 ts_idle = timespec_sub(ts_postidle, ts_preidle);
153
154 local_irq_enable();
155 local_fiq_enable();
156
Deepthi Dharware978aa72011-10-28 16:20:09 +0530157 idle_time = ts_idle.tv_nsec / NSEC_PER_USEC + ts_idle.tv_sec * \
158 USEC_PER_SEC;
159
160 /* Update cpuidle counters */
161 dev->last_residency = idle_time;
162
163 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530164}
165
166/**
Jean Pihet04908912011-05-09 12:02:16 +0200167 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530168 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530169 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530170 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530171 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530172 * If the state corresponding to index is valid, index is returned back
173 * to the caller. Else, this function searches for a lower c-state which is
174 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200175 *
176 * A state is valid if the 'valid' field is enabled and
177 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530178 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530179static int next_valid_state(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530180 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530181 int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530182{
Deepthi Dharwar42027352011-10-28 16:20:33 +0530183 struct cpuidle_state_usage *curr_usage = &dev->states_usage[index];
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530184 struct cpuidle_state *curr = &drv->states[index];
Deepthi Dharwar42027352011-10-28 16:20:33 +0530185 struct omap3_idle_statedata *cx = cpuidle_get_statedata(curr_usage);
Jean Pihet04908912011-05-09 12:02:16 +0200186 u32 mpu_deepest_state = PWRDM_POWER_RET;
187 u32 core_deepest_state = PWRDM_POWER_RET;
Deepthi Dharware978aa72011-10-28 16:20:09 +0530188 int next_index = -1;
Jean Pihet04908912011-05-09 12:02:16 +0200189
190 if (enable_off_mode) {
191 mpu_deepest_state = PWRDM_POWER_OFF;
192 /*
193 * Erratum i583: valable for ES rev < Es1.2 on 3630.
194 * CORE OFF mode is not supported in a stable form, restrict
195 * instead the CORE state to RET.
196 */
197 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
198 core_deepest_state = PWRDM_POWER_OFF;
199 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530200
201 /* Check if current state is valid */
Jean Pihet04908912011-05-09 12:02:16 +0200202 if ((cx->valid) &&
203 (cx->mpu_state >= mpu_deepest_state) &&
204 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530205 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530206 } else {
Jean Pihetbadc3032011-05-09 12:02:14 +0200207 int idx = OMAP3_NUM_STATES - 1;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530208
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200209 /* Reach the current state starting at highest C-state */
Jean Pihetbadc3032011-05-09 12:02:14 +0200210 for (; idx >= 0; idx--) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530211 if (&drv->states[idx] == curr) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530212 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530213 break;
214 }
215 }
216
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200217 /* Should never hit this condition */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530218 WARN_ON(next_index == -1);
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530219
220 /*
221 * Drop to next valid state.
222 * Start search from the next (lower) state.
223 */
224 idx--;
Jean Pihetbadc3032011-05-09 12:02:14 +0200225 for (; idx >= 0; idx--) {
Deepthi Dharwar42027352011-10-28 16:20:33 +0530226 cx = cpuidle_get_statedata(&dev->states_usage[idx]);
Jean Pihet04908912011-05-09 12:02:16 +0200227 if ((cx->valid) &&
228 (cx->mpu_state >= mpu_deepest_state) &&
229 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530230 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530231 break;
232 }
233 }
234 /*
Jean Pihetbadc3032011-05-09 12:02:14 +0200235 * C1 is always valid.
Deepthi Dharware978aa72011-10-28 16:20:09 +0530236 * So, no need to check for 'next_index == -1' outside
237 * this loop.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530238 */
239 }
240
Deepthi Dharware978aa72011-10-28 16:20:09 +0530241 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530242}
243
244/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530245 * omap3_enter_idle_bm - Checks for any bus activity
246 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530247 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530248 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530249 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200250 * This function checks for any pending activity and then programs
251 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530252 */
253static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530254 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530255 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530256{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530257 int new_state_idx;
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200258 u32 core_next_state, per_next_state = 0, per_saved_state = 0, cam_state;
Jean Pihetbadc3032011-05-09 12:02:14 +0200259 struct omap3_idle_statedata *cx;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700260 int ret;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700261
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700262 /*
263 * Prevent idle completely if CAM is active.
264 * CAM does not have wakeup capability in OMAP3.
265 */
266 cam_state = pwrdm_read_pwrst(cam_pd);
267 if (cam_state == PWRDM_POWER_ON) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530268 new_state_idx = drv->safe_state_index;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700269 goto select_state;
270 }
271
272 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200273 * FIXME: we currently manage device-specific idle states
274 * for PER and CORE in combination with CPU-specific
275 * idle states. This is wrong, and device-specific
276 * idle management needs to be separated out into
277 * its own code.
278 */
279
280 /*
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700281 * Prevent PER off if CORE is not in retention or off as this
282 * would disable PER wakeups completely.
283 */
Deepthi Dharwar42027352011-10-28 16:20:33 +0530284 cx = cpuidle_get_statedata(&dev->states_usage[index]);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200285 core_next_state = cx->core_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700286 per_next_state = per_saved_state = pwrdm_read_next_pwrst(per_pd);
287 if ((per_next_state == PWRDM_POWER_OFF) &&
Kevin Hilman65707fb2010-10-01 08:35:47 -0700288 (core_next_state > PWRDM_POWER_RET))
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700289 per_next_state = PWRDM_POWER_RET;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700290
291 /* Are we changing PER target state? */
292 if (per_next_state != per_saved_state)
293 pwrdm_set_next_pwrst(per_pd, per_next_state);
294
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530295 new_state_idx = next_valid_state(dev, drv, index);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200296
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700297select_state:
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530298 ret = omap3_enter_idle(dev, drv, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700299
300 /* Restore original PER state if it was modified */
301 if (per_next_state != per_saved_state)
302 pwrdm_set_next_pwrst(per_pd, per_saved_state);
303
304 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530305}
306
307DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
308
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800309void omap3_pm_init_cpuidle(struct cpuidle_params *cpuidle_board_params)
310{
311 int i;
312
313 if (!cpuidle_board_params)
314 return;
315
Jean Pihetbadc3032011-05-09 12:02:14 +0200316 for (i = 0; i < OMAP3_NUM_STATES; i++) {
317 cpuidle_params_table[i].valid = cpuidle_board_params[i].valid;
Jean Pihet866ba0e2011-05-09 12:02:13 +0200318 cpuidle_params_table[i].exit_latency =
319 cpuidle_board_params[i].exit_latency;
320 cpuidle_params_table[i].target_residency =
321 cpuidle_board_params[i].target_residency;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800322 }
323 return;
324}
325
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530326struct cpuidle_driver omap3_idle_driver = {
327 .name = "omap3_idle",
328 .owner = THIS_MODULE,
329};
330
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530331/* Helper to fill the C-state common data*/
332static inline void _fill_cstate(struct cpuidle_driver *drv,
Jean Pihetbadc3032011-05-09 12:02:14 +0200333 int idx, const char *descr)
334{
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530335 struct cpuidle_state *state = &drv->states[idx];
Jean Pihetbadc3032011-05-09 12:02:14 +0200336
337 state->exit_latency = cpuidle_params_table[idx].exit_latency;
338 state->target_residency = cpuidle_params_table[idx].target_residency;
339 state->flags = CPUIDLE_FLAG_TIME_VALID;
340 state->enter = omap3_enter_idle_bm;
Jean Pihetbadc3032011-05-09 12:02:14 +0200341 sprintf(state->name, "C%d", idx + 1);
342 strncpy(state->desc, descr, CPUIDLE_DESC_LEN);
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530343
344}
345
346/* Helper to register the driver_data */
347static inline struct omap3_idle_statedata *_fill_cstate_usage(
348 struct cpuidle_device *dev,
349 int idx)
350{
351 struct omap3_idle_statedata *cx = &omap3_idle_data[idx];
352 struct cpuidle_state_usage *state_usage = &dev->states_usage[idx];
353
354 cx->valid = cpuidle_params_table[idx].valid;
Deepthi Dharwar42027352011-10-28 16:20:33 +0530355 cpuidle_set_statedata(state_usage, cx);
Jean Pihetbadc3032011-05-09 12:02:14 +0200356
357 return cx;
358}
359
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530360/**
361 * omap3_idle_init - Init routine for OMAP3 idle
362 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200363 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530364 * framework with the valid set of states.
365 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300366int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530367{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530368 struct cpuidle_device *dev;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530369 struct cpuidle_driver *drv = &omap3_idle_driver;
Jean Pihetbadc3032011-05-09 12:02:14 +0200370 struct omap3_idle_statedata *cx;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530371
372 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530373 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700374 per_pd = pwrdm_lookup("per_pwrdm");
375 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530376
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530377
378 drv->safe_state_index = -1;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530379 dev = &per_cpu(omap3_idle_dev, smp_processor_id());
380
Jean Pihetbadc3032011-05-09 12:02:14 +0200381 /* C1 . MPU WFI + Core active */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530382 _fill_cstate(drv, 0, "MPU ON + CORE ON");
383 (&drv->states[0])->enter = omap3_enter_idle;
384 drv->safe_state_index = 0;
385 cx = _fill_cstate_usage(dev, 0);
Jean Pihetbadc3032011-05-09 12:02:14 +0200386 cx->valid = 1; /* C1 is always valid */
387 cx->mpu_state = PWRDM_POWER_ON;
388 cx->core_state = PWRDM_POWER_ON;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530389
Jean Pihetbadc3032011-05-09 12:02:14 +0200390 /* C2 . MPU WFI + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530391 _fill_cstate(drv, 1, "MPU ON + CORE ON");
392 cx = _fill_cstate_usage(dev, 1);
Jean Pihetbadc3032011-05-09 12:02:14 +0200393 cx->mpu_state = PWRDM_POWER_ON;
394 cx->core_state = PWRDM_POWER_ON;
395
396 /* C3 . MPU CSWR + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530397 _fill_cstate(drv, 2, "MPU RET + CORE ON");
398 cx = _fill_cstate_usage(dev, 2);
Jean Pihetbadc3032011-05-09 12:02:14 +0200399 cx->mpu_state = PWRDM_POWER_RET;
400 cx->core_state = PWRDM_POWER_ON;
401
402 /* C4 . MPU OFF + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530403 _fill_cstate(drv, 3, "MPU OFF + CORE ON");
404 cx = _fill_cstate_usage(dev, 3);
Jean Pihetbadc3032011-05-09 12:02:14 +0200405 cx->mpu_state = PWRDM_POWER_OFF;
406 cx->core_state = PWRDM_POWER_ON;
407
408 /* C5 . MPU RET + Core RET */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530409 _fill_cstate(drv, 4, "MPU RET + CORE RET");
410 cx = _fill_cstate_usage(dev, 4);
Jean Pihetbadc3032011-05-09 12:02:14 +0200411 cx->mpu_state = PWRDM_POWER_RET;
412 cx->core_state = PWRDM_POWER_RET;
413
414 /* C6 . MPU OFF + Core RET */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530415 _fill_cstate(drv, 5, "MPU OFF + CORE RET");
416 cx = _fill_cstate_usage(dev, 5);
Jean Pihetbadc3032011-05-09 12:02:14 +0200417 cx->mpu_state = PWRDM_POWER_OFF;
418 cx->core_state = PWRDM_POWER_RET;
419
420 /* C7 . MPU OFF + Core OFF */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530421 _fill_cstate(drv, 6, "MPU OFF + CORE OFF");
422 cx = _fill_cstate_usage(dev, 6);
Jean Pihetbadc3032011-05-09 12:02:14 +0200423 /*
424 * Erratum i583: implementation for ES rev < Es1.2 on 3630. We cannot
425 * enable OFF mode in a stable form for previous revisions.
426 * We disable C7 state as a result.
427 */
428 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583)) {
429 cx->valid = 0;
430 pr_warn("%s: core off state C7 disabled due to i583\n",
431 __func__);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530432 }
Jean Pihetbadc3032011-05-09 12:02:14 +0200433 cx->mpu_state = PWRDM_POWER_OFF;
434 cx->core_state = PWRDM_POWER_OFF;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530435
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530436 drv->state_count = OMAP3_NUM_STATES;
437 cpuidle_register_driver(&omap3_idle_driver);
438
Jean Pihetbadc3032011-05-09 12:02:14 +0200439 dev->state_count = OMAP3_NUM_STATES;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530440 if (cpuidle_register_device(dev)) {
441 printk(KERN_ERR "%s: CPUidle register device failed\n",
442 __func__);
443 return -EIO;
444 }
445
446 return 0;
447}
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300448#else
449int __init omap3_idle_init(void)
450{
451 return 0;
452}
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530453#endif /* CONFIG_CPU_IDLE */