blob: 84b01dec277dfee6f35c286c43448ed258a48199 [file] [log] [blame]
Rich Felker981b58f2016-08-04 04:30:37 +00001/*
2 * J-Core SoC AIC driver
3 *
4 * Copyright (C) 2015-2016 Smart Energy Instruments, Inc.
5 *
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file "COPYING" in the main directory of this archive
8 * for more details.
9 */
10
11#include <linux/irq.h>
12#include <linux/io.h>
13#include <linux/irqchip.h>
14#include <linux/irqdomain.h>
15#include <linux/cpu.h>
16#include <linux/of.h>
17#include <linux/of_address.h>
18#include <linux/of_irq.h>
19
20#define JCORE_AIC_MAX_HWIRQ 127
21#define JCORE_AIC1_MIN_HWIRQ 16
22#define JCORE_AIC2_MIN_HWIRQ 64
23
24#define JCORE_AIC1_INTPRI_REG 8
25
26static struct irq_chip jcore_aic;
27
28static int jcore_aic_irqdomain_map(struct irq_domain *d, unsigned int irq,
29 irq_hw_number_t hwirq)
30{
31 struct irq_chip *aic = d->host_data;
32
33 irq_set_chip_and_handler(irq, aic, handle_simple_irq);
34
35 return 0;
36}
37
38static const struct irq_domain_ops jcore_aic_irqdomain_ops = {
39 .map = jcore_aic_irqdomain_map,
40 .xlate = irq_domain_xlate_onecell,
41};
42
43static void noop(struct irq_data *data)
44{
45}
46
Wei Yongjun21118df2016-08-20 15:26:28 +000047static int __init aic_irq_of_init(struct device_node *node,
48 struct device_node *parent)
Rich Felker981b58f2016-08-04 04:30:37 +000049{
50 unsigned min_irq = JCORE_AIC2_MIN_HWIRQ;
51 unsigned dom_sz = JCORE_AIC_MAX_HWIRQ+1;
52 struct irq_domain *domain;
53
54 pr_info("Initializing J-Core AIC\n");
55
56 /* AIC1 needs priority initialization to receive interrupts. */
57 if (of_device_is_compatible(node, "jcore,aic1")) {
58 unsigned cpu;
59
60 for_each_present_cpu(cpu) {
61 void __iomem *base = of_iomap(node, cpu);
62
63 if (!base) {
64 pr_err("Unable to map AIC for cpu %u\n", cpu);
65 return -ENOMEM;
66 }
67 __raw_writel(0xffffffff, base + JCORE_AIC1_INTPRI_REG);
68 iounmap(base);
69 }
70 min_irq = JCORE_AIC1_MIN_HWIRQ;
71 }
72
73 /*
74 * The irq chip framework requires either mask/unmask or enable/disable
75 * function pointers to be provided, but the hardware does not have any
76 * such mechanism; the only interrupt masking is at the cpu level and
77 * it affects all interrupts. We provide dummy mask/unmask. The hardware
78 * handles all interrupt control and clears pending status when the cpu
79 * accepts the interrupt.
80 */
81 jcore_aic.irq_mask = noop;
82 jcore_aic.irq_unmask = noop;
83 jcore_aic.name = "AIC";
84
85 domain = irq_domain_add_linear(node, dom_sz, &jcore_aic_irqdomain_ops,
86 &jcore_aic);
87 if (!domain)
88 return -ENOMEM;
89 irq_create_strict_mappings(domain, min_irq, min_irq, dom_sz - min_irq);
90
91 return 0;
92}
93
94IRQCHIP_DECLARE(jcore_aic2, "jcore,aic2", aic_irq_of_init);
95IRQCHIP_DECLARE(jcore_aic1, "jcore,aic1", aic_irq_of_init);