Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Low-Level PCI Access for i386 machines. |
| 3 | * |
| 4 | * (c) 1999 Martin Mares <mj@ucw.cz> |
| 5 | */ |
| 6 | |
| 7 | #undef DEBUG |
| 8 | |
| 9 | #ifdef DEBUG |
| 10 | #define DBG(x...) printk(x) |
| 11 | #else |
| 12 | #define DBG(x...) |
| 13 | #endif |
| 14 | |
| 15 | #define PCI_PROBE_BIOS 0x0001 |
| 16 | #define PCI_PROBE_CONF1 0x0002 |
| 17 | #define PCI_PROBE_CONF2 0x0004 |
| 18 | #define PCI_PROBE_MMCONF 0x0008 |
Linus Torvalds | 79e453d | 2006-09-19 08:15:22 -0700 | [diff] [blame] | 19 | #define PCI_PROBE_MASK 0x000f |
Andi Kleen | 0637a70 | 2006-09-26 10:52:41 +0200 | [diff] [blame] | 20 | #define PCI_PROBE_NOEARLY 0x0010 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | |
| 22 | #define PCI_NO_SORT 0x0100 |
| 23 | #define PCI_BIOS_SORT 0x0200 |
| 24 | #define PCI_NO_CHECKS 0x0400 |
| 25 | #define PCI_USE_PIRQ_MASK 0x0800 |
| 26 | #define PCI_ASSIGN_ROMS 0x1000 |
| 27 | #define PCI_BIOS_IRQ_SCAN 0x2000 |
| 28 | #define PCI_ASSIGN_ALL_BUSSES 0x4000 |
Gary Hade | 036fff4 | 2007-10-03 15:56:14 -0700 | [diff] [blame] | 29 | #define PCI_CAN_SKIP_ISA_ALIGN 0x8000 |
Gary Hade | 62f420f | 2007-10-03 15:56:51 -0700 | [diff] [blame] | 30 | #define PCI_USE__CRS 0x10000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 | |
| 32 | extern unsigned int pci_probe; |
jayalk@intworks.biz | 120bb42 | 2005-03-21 20:20:42 -0800 | [diff] [blame] | 33 | extern unsigned long pirq_table_addr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | |
Matt Domsch | 6b4b78f | 2006-09-29 15:23:23 -0500 | [diff] [blame] | 35 | enum pci_bf_sort_state { |
| 36 | pci_bf_sort_default, |
| 37 | pci_force_nobf, |
| 38 | pci_force_bf, |
| 39 | pci_dmi_bf, |
| 40 | }; |
| 41 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | /* pci-i386.c */ |
| 43 | |
| 44 | extern unsigned int pcibios_max_latency; |
| 45 | |
| 46 | void pcibios_resource_survey(void); |
| 47 | int pcibios_enable_resources(struct pci_dev *, int); |
| 48 | |
| 49 | /* pci-pc.c */ |
| 50 | |
| 51 | extern int pcibios_last_bus; |
| 52 | extern struct pci_bus *pci_root_bus; |
| 53 | extern struct pci_ops pci_root_ops; |
| 54 | |
| 55 | /* pci-irq.c */ |
| 56 | |
| 57 | struct irq_info { |
| 58 | u8 bus, devfn; /* Bus, device and function */ |
| 59 | struct { |
| 60 | u8 link; /* IRQ line ID, chipset dependent, 0=not routed */ |
| 61 | u16 bitmap; /* Available IRQs */ |
| 62 | } __attribute__((packed)) irq[4]; |
| 63 | u8 slot; /* Slot number, 0=onboard */ |
| 64 | u8 rfu; |
| 65 | } __attribute__((packed)); |
| 66 | |
| 67 | struct irq_routing_table { |
| 68 | u32 signature; /* PIRQ_SIGNATURE should be here */ |
| 69 | u16 version; /* PIRQ_VERSION */ |
| 70 | u16 size; /* Table size in bytes */ |
| 71 | u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */ |
| 72 | u16 exclusive_irqs; /* IRQs devoted exclusively to PCI usage */ |
| 73 | u16 rtr_vendor, rtr_device; /* Vendor and device ID of interrupt router */ |
| 74 | u32 miniport_data; /* Crap */ |
| 75 | u8 rfu[11]; |
| 76 | u8 checksum; /* Modulo 256 checksum must give zero */ |
| 77 | struct irq_info slots[0]; |
| 78 | } __attribute__((packed)); |
| 79 | |
| 80 | extern unsigned int pcibios_irq_mask; |
| 81 | |
| 82 | extern int pcibios_scanned; |
| 83 | extern spinlock_t pci_config_lock; |
| 84 | |
| 85 | extern int (*pcibios_enable_irq)(struct pci_dev *dev); |
David Shaohua Li | 87bec66 | 2005-07-27 23:02:00 -0400 | [diff] [blame] | 86 | extern void (*pcibios_disable_irq)(struct pci_dev *dev); |
Andi Kleen | 928cf8c | 2005-12-12 22:17:10 -0800 | [diff] [blame] | 87 | |
| 88 | extern int pci_conf1_write(unsigned int seg, unsigned int bus, |
| 89 | unsigned int devfn, int reg, int len, u32 value); |
| 90 | extern int pci_conf1_read(unsigned int seg, unsigned int bus, |
| 91 | unsigned int devfn, int reg, int len, u32 *value); |
| 92 | |
Andi Kleen | 5e544d6 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 93 | extern int pci_direct_probe(void); |
| 94 | extern void pci_direct_init(int type); |
Andi Kleen | 92c05fc | 2006-03-23 14:35:12 -0800 | [diff] [blame] | 95 | extern void pci_pcbios_init(void); |
Andi Kleen | 5e544d6 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 96 | extern void pci_mmcfg_init(int type); |
Adrian Bunk | 6e23389 | 2006-06-28 18:54:33 +0200 | [diff] [blame] | 97 | extern void pcibios_sort(void); |
Andi Kleen | 5e544d6 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 98 | |
Olivier Galibert | b786739 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 99 | /* pci-mmconfig.c */ |
| 100 | |
OGAWA Hirofumi | 429d512 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 101 | /* Verify the first 16 busses. We assume that systems with more busses |
| 102 | get MCFG right. */ |
Olivier Galibert | b786739 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 103 | #define PCI_MMCFG_MAX_CHECK_BUS 16 |
| 104 | extern DECLARE_BITMAP(pci_mmcfg_fallback_slots, 32*PCI_MMCFG_MAX_CHECK_BUS); |
| 105 | |
OGAWA Hirofumi | 56829d1 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 106 | extern int __init pci_mmcfg_arch_reachable(unsigned int seg, unsigned int bus, |
| 107 | unsigned int devfn); |
OGAWA Hirofumi | 429d512 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 108 | extern int __init pci_mmcfg_arch_init(void); |
dean gaudet | 3320ad9 | 2007-08-10 22:30:59 +0200 | [diff] [blame] | 109 | |
| 110 | /* |
| 111 | * AMD Fam10h CPUs are buggy, and cannot access MMIO config space |
| 112 | * on their northbrige except through the * %eax register. As such, you MUST |
| 113 | * NOT use normal IOMEM accesses, you need to only use the magic mmio-config |
| 114 | * accessor functions. |
| 115 | * In fact just use pci_config_*, nothing else please. |
| 116 | */ |
| 117 | static inline unsigned char mmio_config_readb(void __iomem *pos) |
| 118 | { |
| 119 | u8 val; |
| 120 | asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos)); |
| 121 | return val; |
| 122 | } |
| 123 | |
| 124 | static inline unsigned short mmio_config_readw(void __iomem *pos) |
| 125 | { |
| 126 | u16 val; |
| 127 | asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos)); |
| 128 | return val; |
| 129 | } |
| 130 | |
| 131 | static inline unsigned int mmio_config_readl(void __iomem *pos) |
| 132 | { |
| 133 | u32 val; |
| 134 | asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos)); |
| 135 | return val; |
| 136 | } |
| 137 | |
| 138 | static inline void mmio_config_writeb(void __iomem *pos, u8 val) |
| 139 | { |
| 140 | asm volatile("movb %%al,(%1)" :: "a" (val), "r" (pos) : "memory"); |
| 141 | } |
| 142 | |
| 143 | static inline void mmio_config_writew(void __iomem *pos, u16 val) |
| 144 | { |
| 145 | asm volatile("movw %%ax,(%1)" :: "a" (val), "r" (pos) : "memory"); |
| 146 | } |
| 147 | |
| 148 | static inline void mmio_config_writel(void __iomem *pos, u32 val) |
| 149 | { |
| 150 | asm volatile("movl %%eax,(%1)" :: "a" (val), "r" (pos) : "memory"); |
| 151 | } |