blob: 8fcef7e0d3ba1c37d3de8944ad206d1a831dab26 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04006 * Copyright (c) 2015 CMC Electronics, Inc.
7 * Added support for VLAN Table Unit operations
8 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02009 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Vivien Didelote57e5e72016-08-15 17:19:00 -0400225static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
226 int reg, u16 *val)
227{
228 int addr = phy; /* PHY devices addresses start at 0x0 */
229
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400230 if (!chip->info->ops->phy_read)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400231 return -EOPNOTSUPP;
232
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400233 return chip->info->ops->phy_read(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400234}
235
236static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
237 int reg, u16 val)
238{
239 int addr = phy; /* PHY devices addresses start at 0x0 */
240
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400241 if (!chip->info->ops->phy_write)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400242 return -EOPNOTSUPP;
243
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400244 return chip->info->ops->phy_write(chip, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400245}
246
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400247static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
248{
249 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
250 return -EOPNOTSUPP;
251
252 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
253}
254
255static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
256{
257 int err;
258
259 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
260 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
261 if (unlikely(err)) {
262 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
263 phy, err);
264 }
265}
266
267static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
268 u8 page, int reg, u16 *val)
269{
270 int err;
271
272 /* There is no paging for registers 22 */
273 if (reg == PHY_PAGE)
274 return -EINVAL;
275
276 err = mv88e6xxx_phy_page_get(chip, phy, page);
277 if (!err) {
278 err = mv88e6xxx_phy_read(chip, phy, reg, val);
279 mv88e6xxx_phy_page_put(chip, phy);
280 }
281
282 return err;
283}
284
285static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
286 u8 page, int reg, u16 val)
287{
288 int err;
289
290 /* There is no paging for registers 22 */
291 if (reg == PHY_PAGE)
292 return -EINVAL;
293
294 err = mv88e6xxx_phy_page_get(chip, phy, page);
295 if (!err) {
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
297 mv88e6xxx_phy_page_put(chip, phy);
298 }
299
300 return err;
301}
302
303static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
304{
305 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
306 reg, val);
307}
308
309static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
310{
311 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
312 reg, val);
313}
314
Andrew Lunndc30c352016-10-16 19:56:49 +0200315static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
316{
317 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
318 unsigned int n = d->hwirq;
319
320 chip->g1_irq.masked |= (1 << n);
321}
322
323static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
324{
325 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
326 unsigned int n = d->hwirq;
327
328 chip->g1_irq.masked &= ~(1 << n);
329}
330
331static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
332{
333 struct mv88e6xxx_chip *chip = dev_id;
334 unsigned int nhandled = 0;
335 unsigned int sub_irq;
336 unsigned int n;
337 u16 reg;
338 int err;
339
340 mutex_lock(&chip->reg_lock);
341 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
342 mutex_unlock(&chip->reg_lock);
343
344 if (err)
345 goto out;
346
347 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
348 if (reg & (1 << n)) {
349 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
350 handle_nested_irq(sub_irq);
351 ++nhandled;
352 }
353 }
354out:
355 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
356}
357
358static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
359{
360 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
361
362 mutex_lock(&chip->reg_lock);
363}
364
365static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
366{
367 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
368 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
369 u16 reg;
370 int err;
371
372 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
373 if (err)
374 goto out;
375
376 reg &= ~mask;
377 reg |= (~chip->g1_irq.masked & mask);
378
379 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
380 if (err)
381 goto out;
382
383out:
384 mutex_unlock(&chip->reg_lock);
385}
386
387static struct irq_chip mv88e6xxx_g1_irq_chip = {
388 .name = "mv88e6xxx-g1",
389 .irq_mask = mv88e6xxx_g1_irq_mask,
390 .irq_unmask = mv88e6xxx_g1_irq_unmask,
391 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
392 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
393};
394
395static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
396 unsigned int irq,
397 irq_hw_number_t hwirq)
398{
399 struct mv88e6xxx_chip *chip = d->host_data;
400
401 irq_set_chip_data(irq, d->host_data);
402 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
403 irq_set_noprobe(irq);
404
405 return 0;
406}
407
408static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
409 .map = mv88e6xxx_g1_irq_domain_map,
410 .xlate = irq_domain_xlate_twocell,
411};
412
413static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
414{
415 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100416 u16 mask;
417
418 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
419 mask |= GENMASK(chip->g1_irq.nirqs, 0);
420 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
421
422 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200423
424 for (irq = 0; irq < 16; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100425 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200426 irq_dispose_mapping(virq);
427 }
428
Andrew Lunna3db3d32016-11-20 20:14:14 +0100429 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200430}
431
432static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
433{
434 int err, irq;
435 u16 reg;
436
437 chip->g1_irq.nirqs = chip->info->g1_irqs;
438 chip->g1_irq.domain = irq_domain_add_simple(
439 NULL, chip->g1_irq.nirqs, 0,
440 &mv88e6xxx_g1_irq_domain_ops, chip);
441 if (!chip->g1_irq.domain)
442 return -ENOMEM;
443
444 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
445 irq_create_mapping(chip->g1_irq.domain, irq);
446
447 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
448 chip->g1_irq.masked = ~0;
449
450 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
451 if (err)
452 goto out;
453
454 reg &= ~GENMASK(chip->g1_irq.nirqs, 0);
455
456 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
457 if (err)
458 goto out;
459
460 /* Reading the interrupt status clears (most of) them */
461 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
462 if (err)
463 goto out;
464
465 err = request_threaded_irq(chip->irq, NULL,
466 mv88e6xxx_g1_irq_thread_fn,
467 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
468 dev_name(chip->dev), chip);
469 if (err)
470 goto out;
471
472 return 0;
473
474out:
475 mv88e6xxx_g1_irq_free(chip);
476
477 return err;
478}
479
Vivien Didelotec561272016-09-02 14:45:33 -0400480int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400481{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200482 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400483
Andrew Lunn6441e6692016-08-19 00:01:55 +0200484 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400485 u16 val;
486 int err;
487
488 err = mv88e6xxx_read(chip, addr, reg, &val);
489 if (err)
490 return err;
491
492 if (!(val & mask))
493 return 0;
494
495 usleep_range(1000, 2000);
496 }
497
Andrew Lunn30853552016-08-19 00:01:57 +0200498 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400499 return -ETIMEDOUT;
500}
501
Vivien Didelotf22ab642016-07-18 20:45:31 -0400502/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400503int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400504{
505 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200506 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400507
508 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200509 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
510 if (err)
511 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400512
513 /* Set the Update bit to trigger a write operation */
514 val = BIT(15) | update;
515
516 return mv88e6xxx_write(chip, addr, reg, val);
517}
518
Vivien Didelota935c052016-09-29 12:21:53 -0400519static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000520{
Vivien Didelot914b32f2016-06-20 13:14:11 -0400521 u16 val;
Vivien Didelota935c052016-09-29 12:21:53 -0400522 int i, err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000523
Vivien Didelota935c052016-09-29 12:21:53 -0400524 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400525 if (err)
526 return err;
Vivien Didelot3996a4f2015-10-30 18:56:45 -0400527
Vivien Didelota935c052016-09-29 12:21:53 -0400528 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
529 val & ~GLOBAL_CONTROL_PPU_ENABLE);
530 if (err)
531 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000532
Andrew Lunn6441e6692016-08-19 00:01:55 +0200533 for (i = 0; i < 16; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400534 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
535 if (err)
536 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200537
Barry Grussling19b2f972013-01-08 16:05:54 +0000538 usleep_range(1000, 2000);
Vivien Didelota935c052016-09-29 12:21:53 -0400539 if ((val & GLOBAL_STATUS_PPU_MASK) != GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000540 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000541 }
542
543 return -ETIMEDOUT;
544}
545
Vivien Didelotfad09c72016-06-21 12:28:20 -0400546static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000547{
Vivien Didelota935c052016-09-29 12:21:53 -0400548 u16 val;
549 int i, err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000550
Vivien Didelota935c052016-09-29 12:21:53 -0400551 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
552 if (err)
553 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200554
Vivien Didelota935c052016-09-29 12:21:53 -0400555 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
556 val | GLOBAL_CONTROL_PPU_ENABLE);
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200557 if (err)
558 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000559
Andrew Lunn6441e6692016-08-19 00:01:55 +0200560 for (i = 0; i < 16; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400561 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
562 if (err)
563 return err;
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200564
Barry Grussling19b2f972013-01-08 16:05:54 +0000565 usleep_range(1000, 2000);
Vivien Didelota935c052016-09-29 12:21:53 -0400566 if ((val & GLOBAL_STATUS_PPU_MASK) == GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000567 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000568 }
569
570 return -ETIMEDOUT;
571}
572
573static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
574{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400575 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000576
Vivien Didelotfad09c72016-06-21 12:28:20 -0400577 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200578
Vivien Didelotfad09c72016-06-21 12:28:20 -0400579 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200580
Vivien Didelotfad09c72016-06-21 12:28:20 -0400581 if (mutex_trylock(&chip->ppu_mutex)) {
582 if (mv88e6xxx_ppu_enable(chip) == 0)
583 chip->ppu_disabled = 0;
584 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000585 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200586
Vivien Didelotfad09c72016-06-21 12:28:20 -0400587 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000588}
589
590static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
591{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400592 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000593
Vivien Didelotfad09c72016-06-21 12:28:20 -0400594 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000595}
596
Vivien Didelotfad09c72016-06-21 12:28:20 -0400597static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000598{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000599 int ret;
600
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000602
Barry Grussling3675c8d2013-01-08 16:05:53 +0000603 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000604 * we can access the PHY registers. If it was already
605 * disabled, cancel the timer that is going to re-enable
606 * it.
607 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400608 if (!chip->ppu_disabled) {
609 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000610 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400611 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000612 return ret;
613 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400614 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000615 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400616 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000617 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000618 }
619
620 return ret;
621}
622
Vivien Didelotfad09c72016-06-21 12:28:20 -0400623static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000624{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000625 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400626 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
627 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000628}
629
Vivien Didelotfad09c72016-06-21 12:28:20 -0400630static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000631{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400632 mutex_init(&chip->ppu_mutex);
633 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000634 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
635 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000636}
637
Andrew Lunn930188c2016-08-22 16:01:03 +0200638static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
639{
640 del_timer_sync(&chip->ppu_timer);
641}
642
Vivien Didelote57e5e72016-08-15 17:19:00 -0400643static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
644 int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000645{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400646 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000647
Vivien Didelote57e5e72016-08-15 17:19:00 -0400648 err = mv88e6xxx_ppu_access_get(chip);
649 if (!err) {
650 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400651 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000652 }
653
Vivien Didelote57e5e72016-08-15 17:19:00 -0400654 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000655}
656
Vivien Didelote57e5e72016-08-15 17:19:00 -0400657static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
658 int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000659{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400660 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000661
Vivien Didelote57e5e72016-08-15 17:19:00 -0400662 err = mv88e6xxx_ppu_access_get(chip);
663 if (!err) {
664 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400665 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000666 }
667
Vivien Didelote57e5e72016-08-15 17:19:00 -0400668 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000669}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000670
Vivien Didelotfad09c72016-06-21 12:28:20 -0400671static bool mv88e6xxx_6065_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200672{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400673 return chip->info->family == MV88E6XXX_FAMILY_6065;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200674}
675
Vivien Didelotfad09c72016-06-21 12:28:20 -0400676static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200677{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400678 return chip->info->family == MV88E6XXX_FAMILY_6095;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200679}
680
Vivien Didelotfad09c72016-06-21 12:28:20 -0400681static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200682{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400683 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200684}
685
Vivien Didelotfad09c72016-06-21 12:28:20 -0400686static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200687{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400688 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200689}
690
Vivien Didelotfad09c72016-06-21 12:28:20 -0400691static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200692{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400693 return chip->info->family == MV88E6XXX_FAMILY_6185;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200694}
695
Vivien Didelotfad09c72016-06-21 12:28:20 -0400696static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700697{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400698 return chip->info->family == MV88E6XXX_FAMILY_6320;
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700699}
700
Vivien Didelotfad09c72016-06-21 12:28:20 -0400701static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200702{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400703 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200704}
705
Vivien Didelotfad09c72016-06-21 12:28:20 -0400706static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200707{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400708 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200709}
710
Vivien Didelotd78343d2016-11-04 03:23:36 +0100711static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
712 int link, int speed, int duplex,
713 phy_interface_t mode)
714{
715 int err;
716
717 if (!chip->info->ops->port_set_link)
718 return 0;
719
720 /* Port's MAC control must not be changed unless the link is down */
721 err = chip->info->ops->port_set_link(chip, port, 0);
722 if (err)
723 return err;
724
725 if (chip->info->ops->port_set_speed) {
726 err = chip->info->ops->port_set_speed(chip, port, speed);
727 if (err && err != -EOPNOTSUPP)
728 goto restore_link;
729 }
730
731 if (chip->info->ops->port_set_duplex) {
732 err = chip->info->ops->port_set_duplex(chip, port, duplex);
733 if (err && err != -EOPNOTSUPP)
734 goto restore_link;
735 }
736
737 if (chip->info->ops->port_set_rgmii_delay) {
738 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
739 if (err && err != -EOPNOTSUPP)
740 goto restore_link;
741 }
742
743 err = 0;
744restore_link:
745 if (chip->info->ops->port_set_link(chip, port, link))
746 netdev_err(chip->ds->ports[port].netdev,
747 "failed to restore MAC's link\n");
748
749 return err;
750}
751
Andrew Lunndea87022015-08-31 15:56:47 +0200752/* We expect the switch to perform auto negotiation if there is a real
753 * phy. However, in the case of a fixed link phy, we force the port
754 * settings from the fixed link settings.
755 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
757 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200760 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200761
762 if (!phy_is_pseudo_fixed_link(phydev))
763 return;
764
Vivien Didelotfad09c72016-06-21 12:28:20 -0400765 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100766 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
767 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400768 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100769
770 if (err && err != -EOPNOTSUPP)
771 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200772}
773
Vivien Didelotfad09c72016-06-21 12:28:20 -0400774static int _mv88e6xxx_stats_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000775{
Vivien Didelota935c052016-09-29 12:21:53 -0400776 u16 val;
777 int i, err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000778
779 for (i = 0; i < 10; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -0400780 err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_OP, &val);
781 if ((val & GLOBAL_STATS_OP_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000782 return 0;
783 }
784
785 return -ETIMEDOUT;
786}
787
Vivien Didelotfad09c72016-06-21 12:28:20 -0400788static int _mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000789{
Vivien Didelota935c052016-09-29 12:21:53 -0400790 int err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000791
Vivien Didelotfad09c72016-06-21 12:28:20 -0400792 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200793 port = (port + 1) << 5;
794
Barry Grussling3675c8d2013-01-08 16:05:53 +0000795 /* Snapshot the hardware statistics counters for this port. */
Vivien Didelota935c052016-09-29 12:21:53 -0400796 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
797 GLOBAL_STATS_OP_CAPTURE_PORT |
798 GLOBAL_STATS_OP_HIST_RX_TX | port);
799 if (err)
800 return err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000801
Barry Grussling3675c8d2013-01-08 16:05:53 +0000802 /* Wait for the snapshotting to complete. */
Vivien Didelota935c052016-09-29 12:21:53 -0400803 return _mv88e6xxx_stats_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000804}
805
Vivien Didelotfad09c72016-06-21 12:28:20 -0400806static void _mv88e6xxx_stats_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -0400807 int stat, u32 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000808{
Vivien Didelota935c052016-09-29 12:21:53 -0400809 u32 value;
810 u16 reg;
811 int err;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000812
813 *val = 0;
814
Vivien Didelota935c052016-09-29 12:21:53 -0400815 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
816 GLOBAL_STATS_OP_READ_CAPTURED |
817 GLOBAL_STATS_OP_HIST_RX_TX | stat);
818 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000819 return;
820
Vivien Didelota935c052016-09-29 12:21:53 -0400821 err = _mv88e6xxx_stats_wait(chip);
822 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000823 return;
824
Vivien Didelota935c052016-09-29 12:21:53 -0400825 err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_32, &reg);
826 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000827 return;
828
Vivien Didelota935c052016-09-29 12:21:53 -0400829 value = reg << 16;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000830
Vivien Didelota935c052016-09-29 12:21:53 -0400831 err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_01, &reg);
832 if (err)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000833 return;
834
Vivien Didelota935c052016-09-29 12:21:53 -0400835 *val = value | reg;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000836}
837
Andrew Lunne413e7e2015-04-02 04:06:38 +0200838static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100839 { "in_good_octets", 8, 0x00, BANK0, },
840 { "in_bad_octets", 4, 0x02, BANK0, },
841 { "in_unicast", 4, 0x04, BANK0, },
842 { "in_broadcasts", 4, 0x06, BANK0, },
843 { "in_multicasts", 4, 0x07, BANK0, },
844 { "in_pause", 4, 0x16, BANK0, },
845 { "in_undersize", 4, 0x18, BANK0, },
846 { "in_fragments", 4, 0x19, BANK0, },
847 { "in_oversize", 4, 0x1a, BANK0, },
848 { "in_jabber", 4, 0x1b, BANK0, },
849 { "in_rx_error", 4, 0x1c, BANK0, },
850 { "in_fcs_error", 4, 0x1d, BANK0, },
851 { "out_octets", 8, 0x0e, BANK0, },
852 { "out_unicast", 4, 0x10, BANK0, },
853 { "out_broadcasts", 4, 0x13, BANK0, },
854 { "out_multicasts", 4, 0x12, BANK0, },
855 { "out_pause", 4, 0x15, BANK0, },
856 { "excessive", 4, 0x11, BANK0, },
857 { "collisions", 4, 0x1e, BANK0, },
858 { "deferred", 4, 0x05, BANK0, },
859 { "single", 4, 0x14, BANK0, },
860 { "multiple", 4, 0x17, BANK0, },
861 { "out_fcs_error", 4, 0x03, BANK0, },
862 { "late", 4, 0x1f, BANK0, },
863 { "hist_64bytes", 4, 0x08, BANK0, },
864 { "hist_65_127bytes", 4, 0x09, BANK0, },
865 { "hist_128_255bytes", 4, 0x0a, BANK0, },
866 { "hist_256_511bytes", 4, 0x0b, BANK0, },
867 { "hist_512_1023bytes", 4, 0x0c, BANK0, },
868 { "hist_1024_max_bytes", 4, 0x0d, BANK0, },
869 { "sw_in_discards", 4, 0x10, PORT, },
870 { "sw_in_filtered", 2, 0x12, PORT, },
871 { "sw_out_filtered", 2, 0x13, PORT, },
872 { "in_discards", 4, 0x00 | GLOBAL_STATS_OP_BANK_1, BANK1, },
873 { "in_filtered", 4, 0x01 | GLOBAL_STATS_OP_BANK_1, BANK1, },
874 { "in_accepted", 4, 0x02 | GLOBAL_STATS_OP_BANK_1, BANK1, },
875 { "in_bad_accepted", 4, 0x03 | GLOBAL_STATS_OP_BANK_1, BANK1, },
876 { "in_good_avb_class_a", 4, 0x04 | GLOBAL_STATS_OP_BANK_1, BANK1, },
877 { "in_good_avb_class_b", 4, 0x05 | GLOBAL_STATS_OP_BANK_1, BANK1, },
878 { "in_bad_avb_class_a", 4, 0x06 | GLOBAL_STATS_OP_BANK_1, BANK1, },
879 { "in_bad_avb_class_b", 4, 0x07 | GLOBAL_STATS_OP_BANK_1, BANK1, },
880 { "tcam_counter_0", 4, 0x08 | GLOBAL_STATS_OP_BANK_1, BANK1, },
881 { "tcam_counter_1", 4, 0x09 | GLOBAL_STATS_OP_BANK_1, BANK1, },
882 { "tcam_counter_2", 4, 0x0a | GLOBAL_STATS_OP_BANK_1, BANK1, },
883 { "tcam_counter_3", 4, 0x0b | GLOBAL_STATS_OP_BANK_1, BANK1, },
884 { "in_da_unknown", 4, 0x0e | GLOBAL_STATS_OP_BANK_1, BANK1, },
885 { "in_management", 4, 0x0f | GLOBAL_STATS_OP_BANK_1, BANK1, },
886 { "out_queue_0", 4, 0x10 | GLOBAL_STATS_OP_BANK_1, BANK1, },
887 { "out_queue_1", 4, 0x11 | GLOBAL_STATS_OP_BANK_1, BANK1, },
888 { "out_queue_2", 4, 0x12 | GLOBAL_STATS_OP_BANK_1, BANK1, },
889 { "out_queue_3", 4, 0x13 | GLOBAL_STATS_OP_BANK_1, BANK1, },
890 { "out_queue_4", 4, 0x14 | GLOBAL_STATS_OP_BANK_1, BANK1, },
891 { "out_queue_5", 4, 0x15 | GLOBAL_STATS_OP_BANK_1, BANK1, },
892 { "out_queue_6", 4, 0x16 | GLOBAL_STATS_OP_BANK_1, BANK1, },
893 { "out_queue_7", 4, 0x17 | GLOBAL_STATS_OP_BANK_1, BANK1, },
894 { "out_cut_through", 4, 0x18 | GLOBAL_STATS_OP_BANK_1, BANK1, },
895 { "out_octets_a", 4, 0x1a | GLOBAL_STATS_OP_BANK_1, BANK1, },
896 { "out_octets_b", 4, 0x1b | GLOBAL_STATS_OP_BANK_1, BANK1, },
897 { "out_management", 4, 0x1f | GLOBAL_STATS_OP_BANK_1, BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200898};
899
Vivien Didelotfad09c72016-06-21 12:28:20 -0400900static bool mv88e6xxx_has_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100901 struct mv88e6xxx_hw_stat *stat)
Andrew Lunne413e7e2015-04-02 04:06:38 +0200902{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100903 switch (stat->type) {
904 case BANK0:
Andrew Lunne413e7e2015-04-02 04:06:38 +0200905 return true;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100906 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400907 return mv88e6xxx_6320_family(chip);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100908 case PORT:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400909 return mv88e6xxx_6095_family(chip) ||
910 mv88e6xxx_6185_family(chip) ||
911 mv88e6xxx_6097_family(chip) ||
912 mv88e6xxx_6165_family(chip) ||
913 mv88e6xxx_6351_family(chip) ||
914 mv88e6xxx_6352_family(chip);
Andrew Lunne413e7e2015-04-02 04:06:38 +0200915 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100916 return false;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000917}
918
Vivien Didelotfad09c72016-06-21 12:28:20 -0400919static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100920 struct mv88e6xxx_hw_stat *s,
Andrew Lunn80c46272015-06-20 18:42:30 +0200921 int port)
922{
Andrew Lunn80c46272015-06-20 18:42:30 +0200923 u32 low;
924 u32 high = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200925 int err;
926 u16 reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200927 u64 value;
928
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100929 switch (s->type) {
930 case PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200931 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
932 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200933 return UINT64_MAX;
934
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200935 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200936 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200937 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
938 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200939 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200940 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200941 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100942 break;
943 case BANK0:
944 case BANK1:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400945 _mv88e6xxx_stats_read(chip, s->reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200946 if (s->sizeof_stat == 8)
Vivien Didelotfad09c72016-06-21 12:28:20 -0400947 _mv88e6xxx_stats_read(chip, s->reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200948 }
949 value = (((u64)high) << 16) | low;
950 return value;
951}
952
Vivien Didelotf81ec902016-05-09 13:22:58 -0400953static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
954 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100955{
Vivien Didelot04bed142016-08-31 18:06:13 -0400956 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100957 struct mv88e6xxx_hw_stat *stat;
958 int i, j;
959
960 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
961 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400962 if (mv88e6xxx_has_stat(chip, stat)) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100963 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
964 ETH_GSTRING_LEN);
965 j++;
966 }
967 }
968}
969
Vivien Didelotf81ec902016-05-09 13:22:58 -0400970static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100971{
Vivien Didelot04bed142016-08-31 18:06:13 -0400972 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100973 struct mv88e6xxx_hw_stat *stat;
974 int i, j;
975
976 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
977 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -0400978 if (mv88e6xxx_has_stat(chip, stat))
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100979 j++;
980 }
981 return j;
982}
983
Vivien Didelotf81ec902016-05-09 13:22:58 -0400984static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
985 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000986{
Vivien Didelot04bed142016-08-31 18:06:13 -0400987 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100988 struct mv88e6xxx_hw_stat *stat;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000989 int ret;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100990 int i, j;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000991
Vivien Didelotfad09c72016-06-21 12:28:20 -0400992 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000993
Vivien Didelotfad09c72016-06-21 12:28:20 -0400994 ret = _mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000995 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400996 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000997 return;
998 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100999 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
1000 stat = &mv88e6xxx_hw_stats[i];
Vivien Didelotfad09c72016-06-21 12:28:20 -04001001 if (mv88e6xxx_has_stat(chip, stat)) {
1002 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port);
Andrew Lunnf5e2ed02015-12-23 13:23:17 +01001003 j++;
1004 }
1005 }
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001006
Vivien Didelotfad09c72016-06-21 12:28:20 -04001007 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001008}
Ben Hutchings98e67302011-11-25 14:36:19 +00001009
Vivien Didelotf81ec902016-05-09 13:22:58 -04001010static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001011{
1012 return 32 * sizeof(u16);
1013}
1014
Vivien Didelotf81ec902016-05-09 13:22:58 -04001015static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1016 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001017{
Vivien Didelot04bed142016-08-31 18:06:13 -04001018 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001019 int err;
1020 u16 reg;
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001021 u16 *p = _p;
1022 int i;
1023
1024 regs->version = 0;
1025
1026 memset(p, 0xff, 32 * sizeof(u16));
1027
Vivien Didelotfad09c72016-06-21 12:28:20 -04001028 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001029
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001030 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001031
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001032 err = mv88e6xxx_port_read(chip, port, i, &reg);
1033 if (!err)
1034 p[i] = reg;
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001035 }
Vivien Didelot23062512016-05-09 13:22:45 -04001036
Vivien Didelotfad09c72016-06-21 12:28:20 -04001037 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f32014-10-29 10:45:05 -07001038}
1039
Vivien Didelotfad09c72016-06-21 12:28:20 -04001040static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001041{
Vivien Didelota935c052016-09-29 12:21:53 -04001042 return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001043}
1044
Vivien Didelotf81ec902016-05-09 13:22:58 -04001045static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1046 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001047{
Vivien Didelot04bed142016-08-31 18:06:13 -04001048 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001049 u16 reg;
1050 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001051
Vivien Didelotfad09c72016-06-21 12:28:20 -04001052 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001053 return -EOPNOTSUPP;
1054
Vivien Didelotfad09c72016-06-21 12:28:20 -04001055 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001056
Vivien Didelot9c938292016-08-15 17:19:02 -04001057 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1058 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001059 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001060
1061 e->eee_enabled = !!(reg & 0x0200);
1062 e->tx_lpi_enabled = !!(reg & 0x0100);
1063
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001064 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001065 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001066 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001067
Andrew Lunncca8b132015-04-02 04:06:39 +02001068 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001069out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001070 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001071
1072 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001073}
1074
Vivien Didelotf81ec902016-05-09 13:22:58 -04001075static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1076 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001077{
Vivien Didelot04bed142016-08-31 18:06:13 -04001078 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001079 u16 reg;
1080 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001081
Vivien Didelotfad09c72016-06-21 12:28:20 -04001082 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001083 return -EOPNOTSUPP;
1084
Vivien Didelotfad09c72016-06-21 12:28:20 -04001085 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001086
Vivien Didelot9c938292016-08-15 17:19:02 -04001087 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1088 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001089 goto out;
1090
Vivien Didelot9c938292016-08-15 17:19:02 -04001091 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001092 if (e->eee_enabled)
1093 reg |= 0x0200;
1094 if (e->tx_lpi_enabled)
1095 reg |= 0x0100;
1096
Vivien Didelot9c938292016-08-15 17:19:02 -04001097 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001098out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001099 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001100
Vivien Didelot9c938292016-08-15 17:19:02 -04001101 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001102}
1103
Vivien Didelotfad09c72016-06-21 12:28:20 -04001104static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001105{
Vivien Didelota935c052016-09-29 12:21:53 -04001106 u16 val;
1107 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001108
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001109 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001110 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
1111 if (err)
1112 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001113 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001114 /* ATU DBNum[7:4] are located in ATU Control 15:12 */
Vivien Didelota935c052016-09-29 12:21:53 -04001115 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
1116 if (err)
1117 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001118
Vivien Didelota935c052016-09-29 12:21:53 -04001119 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
1120 (val & 0xfff) | ((fid << 8) & 0xf000));
1121 if (err)
1122 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001123
1124 /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
1125 cmd |= fid & 0xf;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001126 }
1127
Vivien Didelota935c052016-09-29 12:21:53 -04001128 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
1129 if (err)
1130 return err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001131
Vivien Didelotfad09c72016-06-21 12:28:20 -04001132 return _mv88e6xxx_atu_wait(chip);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001133}
1134
Vivien Didelotfad09c72016-06-21 12:28:20 -04001135static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelot37705b72015-09-04 14:34:11 -04001136 struct mv88e6xxx_atu_entry *entry)
1137{
1138 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
1139
1140 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1141 unsigned int mask, shift;
1142
1143 if (entry->trunk) {
1144 data |= GLOBAL_ATU_DATA_TRUNK;
1145 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1146 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1147 } else {
1148 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1149 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1150 }
1151
1152 data |= (entry->portv_trunkid << shift) & mask;
1153 }
1154
Vivien Didelota935c052016-09-29 12:21:53 -04001155 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
Vivien Didelot37705b72015-09-04 14:34:11 -04001156}
1157
Vivien Didelotfad09c72016-06-21 12:28:20 -04001158static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001159 struct mv88e6xxx_atu_entry *entry,
1160 bool static_too)
1161{
1162 int op;
1163 int err;
1164
Vivien Didelotfad09c72016-06-21 12:28:20 -04001165 err = _mv88e6xxx_atu_wait(chip);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001166 if (err)
1167 return err;
1168
Vivien Didelotfad09c72016-06-21 12:28:20 -04001169 err = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001170 if (err)
1171 return err;
1172
1173 if (entry->fid) {
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001174 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1175 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1176 } else {
1177 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1178 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1179 }
1180
Vivien Didelotfad09c72016-06-21 12:28:20 -04001181 return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001182}
1183
Vivien Didelotfad09c72016-06-21 12:28:20 -04001184static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001185 u16 fid, bool static_too)
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001186{
1187 struct mv88e6xxx_atu_entry entry = {
1188 .fid = fid,
1189 .state = 0, /* EntryState bits must be 0 */
1190 };
1191
Vivien Didelotfad09c72016-06-21 12:28:20 -04001192 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001193}
1194
Vivien Didelotfad09c72016-06-21 12:28:20 -04001195static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001196 int from_port, int to_port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001197{
1198 struct mv88e6xxx_atu_entry entry = {
1199 .trunk = false,
1200 .fid = fid,
1201 };
1202
1203 /* EntryState bits must be 0xF */
1204 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1205
1206 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1207 entry.portv_trunkid = (to_port & 0x0f) << 4;
1208 entry.portv_trunkid |= from_port & 0x0f;
1209
Vivien Didelotfad09c72016-06-21 12:28:20 -04001210 return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001211}
1212
Vivien Didelotfad09c72016-06-21 12:28:20 -04001213static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
Andrew Lunn158bc062016-04-28 21:24:06 -04001214 int port, bool static_too)
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001215{
1216 /* Destination port 0xF means remove the entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001217 return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001218}
1219
Vivien Didelotfad09c72016-06-21 12:28:20 -04001220static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001221{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001222 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001223 struct dsa_switch *ds = chip->ds;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001224 u16 output_ports = 0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001225 int i;
1226
1227 /* allow CPU port or DSA link(s) to send frames to every port */
1228 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001229 output_ports = ~0;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001230 } else {
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001231 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001232 /* allow sending frames to every group member */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001233 if (bridge && chip->ports[i].bridge_dev == bridge)
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001234 output_ports |= BIT(i);
1235
1236 /* allow sending frames to CPU port and DSA link(s) */
1237 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1238 output_ports |= BIT(i);
1239 }
1240 }
1241
1242 /* prevent frames from going back out of the port they came in on */
1243 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001244
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001245 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001246}
1247
Vivien Didelotf81ec902016-05-09 13:22:58 -04001248static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1249 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001250{
Vivien Didelot04bed142016-08-31 18:06:13 -04001251 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001252 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001253 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001254
1255 switch (state) {
1256 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001257 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001258 break;
1259 case BR_STATE_BLOCKING:
1260 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001261 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001262 break;
1263 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001264 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001265 break;
1266 case BR_STATE_FORWARDING:
1267 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001268 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001269 break;
1270 }
1271
Vivien Didelotfad09c72016-06-21 12:28:20 -04001272 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001273 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001274 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001275
1276 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001277 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001278}
1279
Vivien Didelot749efcb2016-09-22 16:49:24 -04001280static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1281{
1282 struct mv88e6xxx_chip *chip = ds->priv;
1283 int err;
1284
1285 mutex_lock(&chip->reg_lock);
1286 err = _mv88e6xxx_atu_remove(chip, 0, port, false);
1287 mutex_unlock(&chip->reg_lock);
1288
1289 if (err)
1290 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1291}
1292
Vivien Didelotfad09c72016-06-21 12:28:20 -04001293static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001294{
Vivien Didelota935c052016-09-29 12:21:53 -04001295 return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001296}
1297
Vivien Didelotfad09c72016-06-21 12:28:20 -04001298static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001299{
Vivien Didelota935c052016-09-29 12:21:53 -04001300 int err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001301
Vivien Didelota935c052016-09-29 12:21:53 -04001302 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
1303 if (err)
1304 return err;
Vivien Didelot6b17e862015-08-13 12:52:18 -04001305
Vivien Didelotfad09c72016-06-21 12:28:20 -04001306 return _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001307}
1308
Vivien Didelotfad09c72016-06-21 12:28:20 -04001309static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
Vivien Didelot6b17e862015-08-13 12:52:18 -04001310{
1311 int ret;
1312
Vivien Didelotfad09c72016-06-21 12:28:20 -04001313 ret = _mv88e6xxx_vtu_wait(chip);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001314 if (ret < 0)
1315 return ret;
1316
Vivien Didelotfad09c72016-06-21 12:28:20 -04001317 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
Vivien Didelot6b17e862015-08-13 12:52:18 -04001318}
1319
Vivien Didelotfad09c72016-06-21 12:28:20 -04001320static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001321 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001322 unsigned int nibble_offset)
1323{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001324 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001325 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001326
1327 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001328 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001329
Vivien Didelota935c052016-09-29 12:21:53 -04001330 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1331 if (err)
1332 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001333 }
1334
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001335 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001336 unsigned int shift = (i % 4) * 4 + nibble_offset;
1337 u16 reg = regs[i / 4];
1338
1339 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1340 }
1341
1342 return 0;
1343}
1344
Vivien Didelotfad09c72016-06-21 12:28:20 -04001345static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001346 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001347{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001348 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001349}
1350
Vivien Didelotfad09c72016-06-21 12:28:20 -04001351static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001352 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001353{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001354 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001355}
1356
Vivien Didelotfad09c72016-06-21 12:28:20 -04001357static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001358 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001359 unsigned int nibble_offset)
1360{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001361 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001362 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001363
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001364 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001365 unsigned int shift = (i % 4) * 4 + nibble_offset;
1366 u8 data = entry->data[i];
1367
1368 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1369 }
1370
1371 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001372 u16 reg = regs[i];
1373
1374 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1375 if (err)
1376 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001377 }
1378
1379 return 0;
1380}
1381
Vivien Didelotfad09c72016-06-21 12:28:20 -04001382static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001383 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001384{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001385 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001386}
1387
Vivien Didelotfad09c72016-06-21 12:28:20 -04001388static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001389 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001390{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001391 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001392}
1393
Vivien Didelotfad09c72016-06-21 12:28:20 -04001394static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001395{
Vivien Didelota935c052016-09-29 12:21:53 -04001396 return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
1397 vid & GLOBAL_VTU_VID_MASK);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001398}
1399
Vivien Didelotfad09c72016-06-21 12:28:20 -04001400static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001401 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001402{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001403 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001404 u16 val;
1405 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001406
Vivien Didelota935c052016-09-29 12:21:53 -04001407 err = _mv88e6xxx_vtu_wait(chip);
1408 if (err)
1409 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001410
Vivien Didelota935c052016-09-29 12:21:53 -04001411 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
1412 if (err)
1413 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001414
Vivien Didelota935c052016-09-29 12:21:53 -04001415 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1416 if (err)
1417 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001418
Vivien Didelota935c052016-09-29 12:21:53 -04001419 next.vid = val & GLOBAL_VTU_VID_MASK;
1420 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelotb8fee952015-08-13 12:52:19 -04001421
1422 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001423 err = mv88e6xxx_vtu_data_read(chip, &next);
1424 if (err)
1425 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001426
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001427 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001428 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
1429 if (err)
1430 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001431
Vivien Didelota935c052016-09-29 12:21:53 -04001432 next.fid = val & GLOBAL_VTU_FID_MASK;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001433 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001434 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1435 * VTU DBNum[3:0] are located in VTU Operation 3:0
1436 */
Vivien Didelota935c052016-09-29 12:21:53 -04001437 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1438 if (err)
1439 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001440
Vivien Didelota935c052016-09-29 12:21:53 -04001441 next.fid = (val & 0xf00) >> 4;
1442 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001443 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001444
Vivien Didelotfad09c72016-06-21 12:28:20 -04001445 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelota935c052016-09-29 12:21:53 -04001446 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1447 if (err)
1448 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001449
Vivien Didelota935c052016-09-29 12:21:53 -04001450 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001451 }
1452 }
1453
1454 *entry = next;
1455 return 0;
1456}
1457
Vivien Didelotf81ec902016-05-09 13:22:58 -04001458static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1459 struct switchdev_obj_port_vlan *vlan,
1460 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001461{
Vivien Didelot04bed142016-08-31 18:06:13 -04001462 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001463 struct mv88e6xxx_vtu_entry next;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001464 u16 pvid;
1465 int err;
1466
Vivien Didelotfad09c72016-06-21 12:28:20 -04001467 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001468 return -EOPNOTSUPP;
1469
Vivien Didelotfad09c72016-06-21 12:28:20 -04001470 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001471
Vivien Didelot77064f32016-11-04 03:23:30 +01001472 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001473 if (err)
1474 goto unlock;
1475
Vivien Didelotfad09c72016-06-21 12:28:20 -04001476 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001477 if (err)
1478 goto unlock;
1479
1480 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001481 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001482 if (err)
1483 break;
1484
1485 if (!next.valid)
1486 break;
1487
1488 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1489 continue;
1490
1491 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001492 vlan->vid_begin = next.vid;
1493 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001494 vlan->flags = 0;
1495
1496 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1497 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1498
1499 if (next.vid == pvid)
1500 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1501
1502 err = cb(&vlan->obj);
1503 if (err)
1504 break;
1505 } while (next.vid < GLOBAL_VTU_VID_MASK);
1506
1507unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001508 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001509
1510 return err;
1511}
1512
Vivien Didelotfad09c72016-06-21 12:28:20 -04001513static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001514 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001515{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001516 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001517 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001518 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001519
Vivien Didelota935c052016-09-29 12:21:53 -04001520 err = _mv88e6xxx_vtu_wait(chip);
1521 if (err)
1522 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001523
1524 if (!entry->valid)
1525 goto loadpurge;
1526
1527 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001528 err = mv88e6xxx_vtu_data_write(chip, entry);
1529 if (err)
1530 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001531
Vivien Didelotfad09c72016-06-21 12:28:20 -04001532 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001533 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001534 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1535 if (err)
1536 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001537 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001538
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001539 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001540 reg = entry->fid & GLOBAL_VTU_FID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001541 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
1542 if (err)
1543 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001544 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001545 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1546 * VTU DBNum[3:0] are located in VTU Operation 3:0
1547 */
1548 op |= (entry->fid & 0xf0) << 8;
1549 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001550 }
1551
1552 reg = GLOBAL_VTU_VID_VALID;
1553loadpurge:
1554 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001555 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1556 if (err)
1557 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001558
Vivien Didelotfad09c72016-06-21 12:28:20 -04001559 return _mv88e6xxx_vtu_cmd(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001560}
1561
Vivien Didelotfad09c72016-06-21 12:28:20 -04001562static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001563 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001564{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001565 struct mv88e6xxx_vtu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001566 u16 val;
1567 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001568
Vivien Didelota935c052016-09-29 12:21:53 -04001569 err = _mv88e6xxx_vtu_wait(chip);
1570 if (err)
1571 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001572
Vivien Didelota935c052016-09-29 12:21:53 -04001573 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
1574 sid & GLOBAL_VTU_SID_MASK);
1575 if (err)
1576 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001577
Vivien Didelota935c052016-09-29 12:21:53 -04001578 err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
1579 if (err)
1580 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001581
Vivien Didelota935c052016-09-29 12:21:53 -04001582 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
1583 if (err)
1584 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001585
Vivien Didelota935c052016-09-29 12:21:53 -04001586 next.sid = val & GLOBAL_VTU_SID_MASK;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001587
Vivien Didelota935c052016-09-29 12:21:53 -04001588 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
1589 if (err)
1590 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001591
Vivien Didelota935c052016-09-29 12:21:53 -04001592 next.valid = !!(val & GLOBAL_VTU_VID_VALID);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001593
1594 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001595 err = mv88e6xxx_stu_data_read(chip, &next);
1596 if (err)
1597 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001598 }
1599
1600 *entry = next;
1601 return 0;
1602}
1603
Vivien Didelotfad09c72016-06-21 12:28:20 -04001604static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001605 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001606{
1607 u16 reg = 0;
Vivien Didelota935c052016-09-29 12:21:53 -04001608 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001609
Vivien Didelota935c052016-09-29 12:21:53 -04001610 err = _mv88e6xxx_vtu_wait(chip);
1611 if (err)
1612 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001613
1614 if (!entry->valid)
1615 goto loadpurge;
1616
1617 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001618 err = mv88e6xxx_stu_data_write(chip, entry);
1619 if (err)
1620 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001621
1622 reg = GLOBAL_VTU_VID_VALID;
1623loadpurge:
Vivien Didelota935c052016-09-29 12:21:53 -04001624 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
1625 if (err)
1626 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001627
1628 reg = entry->sid & GLOBAL_VTU_SID_MASK;
Vivien Didelota935c052016-09-29 12:21:53 -04001629 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
1630 if (err)
1631 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001632
Vivien Didelotfad09c72016-06-21 12:28:20 -04001633 return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001634}
1635
Vivien Didelotfad09c72016-06-21 12:28:20 -04001636static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001637{
1638 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001639 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001640 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001641
1642 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1643
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001644 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001645 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001646 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001647 if (err)
1648 return err;
1649
1650 set_bit(*fid, fid_bitmap);
1651 }
1652
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001653 /* Set every FID bit used by the VLAN entries */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001654 err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001655 if (err)
1656 return err;
1657
1658 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001659 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001660 if (err)
1661 return err;
1662
1663 if (!vlan.valid)
1664 break;
1665
1666 set_bit(vlan.fid, fid_bitmap);
1667 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
1668
1669 /* The reset value 0x000 is used to indicate that multiple address
1670 * databases are not needed. Return the next positive available.
1671 */
1672 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001673 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001674 return -ENOSPC;
1675
1676 /* Clear the database */
Vivien Didelotfad09c72016-06-21 12:28:20 -04001677 return _mv88e6xxx_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001678}
1679
Vivien Didelotfad09c72016-06-21 12:28:20 -04001680static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001681 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001682{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001683 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001684 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001685 .valid = true,
1686 .vid = vid,
1687 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001688 int i, err;
1689
Vivien Didelotfad09c72016-06-21 12:28:20 -04001690 err = _mv88e6xxx_fid_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001691 if (err)
1692 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001693
Vivien Didelot3d131f02015-11-03 10:52:52 -05001694 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001695 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001696 vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
1697 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1698 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001699
Vivien Didelotfad09c72016-06-21 12:28:20 -04001700 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1701 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001702 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001703
1704 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1705 * implemented, only one STU entry is needed to cover all VTU
1706 * entries. Thus, validate the SID 0.
1707 */
1708 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001709 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001710 if (err)
1711 return err;
1712
1713 if (vstp.sid != vlan.sid || !vstp.valid) {
1714 memset(&vstp, 0, sizeof(vstp));
1715 vstp.valid = true;
1716 vstp.sid = vlan.sid;
1717
Vivien Didelotfad09c72016-06-21 12:28:20 -04001718 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001719 if (err)
1720 return err;
1721 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001722 }
1723
1724 *entry = vlan;
1725 return 0;
1726}
1727
Vivien Didelotfad09c72016-06-21 12:28:20 -04001728static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001729 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001730{
1731 int err;
1732
1733 if (!vid)
1734 return -EINVAL;
1735
Vivien Didelotfad09c72016-06-21 12:28:20 -04001736 err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001737 if (err)
1738 return err;
1739
Vivien Didelotfad09c72016-06-21 12:28:20 -04001740 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001741 if (err)
1742 return err;
1743
1744 if (entry->vid != vid || !entry->valid) {
1745 if (!creat)
1746 return -EOPNOTSUPP;
1747 /* -ENOENT would've been more appropriate, but switchdev expects
1748 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1749 */
1750
Vivien Didelotfad09c72016-06-21 12:28:20 -04001751 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001752 }
1753
1754 return err;
1755}
1756
Vivien Didelotda9c3592016-02-12 12:09:40 -05001757static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1758 u16 vid_begin, u16 vid_end)
1759{
Vivien Didelot04bed142016-08-31 18:06:13 -04001760 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001761 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001762 int i, err;
1763
1764 if (!vid_begin)
1765 return -EOPNOTSUPP;
1766
Vivien Didelotfad09c72016-06-21 12:28:20 -04001767 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001768
Vivien Didelotfad09c72016-06-21 12:28:20 -04001769 err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001770 if (err)
1771 goto unlock;
1772
1773 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001774 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001775 if (err)
1776 goto unlock;
1777
1778 if (!vlan.valid)
1779 break;
1780
1781 if (vlan.vid > vid_end)
1782 break;
1783
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001784 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001785 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1786 continue;
1787
1788 if (vlan.data[i] ==
1789 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1790 continue;
1791
Vivien Didelotfad09c72016-06-21 12:28:20 -04001792 if (chip->ports[i].bridge_dev ==
1793 chip->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001794 break; /* same bridge, check next VLAN */
1795
Andrew Lunnc8b09802016-06-04 21:16:57 +02001796 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001797 "hardware VLAN %d already used by %s\n",
1798 vlan.vid,
Vivien Didelotfad09c72016-06-21 12:28:20 -04001799 netdev_name(chip->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001800 err = -EOPNOTSUPP;
1801 goto unlock;
1802 }
1803 } while (vlan.vid < vid_end);
1804
1805unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001806 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001807
1808 return err;
1809}
1810
Vivien Didelotf81ec902016-05-09 13:22:58 -04001811static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1812 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001813{
Vivien Didelot04bed142016-08-31 18:06:13 -04001814 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001815 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001816 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001817 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001818
Vivien Didelotfad09c72016-06-21 12:28:20 -04001819 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001820 return -EOPNOTSUPP;
1821
Vivien Didelotfad09c72016-06-21 12:28:20 -04001822 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001823 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001824 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001825
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001826 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001827}
1828
Vivien Didelot57d32312016-06-20 13:13:58 -04001829static int
1830mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1831 const struct switchdev_obj_port_vlan *vlan,
1832 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001833{
Vivien Didelot04bed142016-08-31 18:06:13 -04001834 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001835 int err;
1836
Vivien Didelotfad09c72016-06-21 12:28:20 -04001837 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001838 return -EOPNOTSUPP;
1839
Vivien Didelotda9c3592016-02-12 12:09:40 -05001840 /* If the requested port doesn't belong to the same bridge as the VLAN
1841 * members, do not support it (yet) and fallback to software VLAN.
1842 */
1843 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1844 vlan->vid_end);
1845 if (err)
1846 return err;
1847
Vivien Didelot76e398a2015-11-01 12:33:55 -05001848 /* We don't need any dynamic resource from the kernel (yet),
1849 * so skip the prepare phase.
1850 */
1851 return 0;
1852}
1853
Vivien Didelotfad09c72016-06-21 12:28:20 -04001854static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001855 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001856{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001857 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001858 int err;
1859
Vivien Didelotfad09c72016-06-21 12:28:20 -04001860 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001861 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001862 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001863
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001864 vlan.data[port] = untagged ?
1865 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1866 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1867
Vivien Didelotfad09c72016-06-21 12:28:20 -04001868 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001869}
1870
Vivien Didelotf81ec902016-05-09 13:22:58 -04001871static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1872 const struct switchdev_obj_port_vlan *vlan,
1873 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001874{
Vivien Didelot04bed142016-08-31 18:06:13 -04001875 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001876 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1877 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1878 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001879
Vivien Didelotfad09c72016-06-21 12:28:20 -04001880 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001881 return;
1882
Vivien Didelotfad09c72016-06-21 12:28:20 -04001883 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001884
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001885 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001886 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001887 netdev_err(ds->ports[port].netdev,
1888 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001889 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001890
Vivien Didelot77064f32016-11-04 03:23:30 +01001891 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001892 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001893 vlan->vid_end);
1894
Vivien Didelotfad09c72016-06-21 12:28:20 -04001895 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001896}
1897
Vivien Didelotfad09c72016-06-21 12:28:20 -04001898static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001899 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001900{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001901 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001902 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001903 int i, err;
1904
Vivien Didelotfad09c72016-06-21 12:28:20 -04001905 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001906 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001907 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001908
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001909 /* Tell switchdev if this VLAN is handled in software */
1910 if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001911 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001912
1913 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1914
1915 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001916 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001917 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001918 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001919 continue;
1920
1921 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001922 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001923 break;
1924 }
1925 }
1926
Vivien Didelotfad09c72016-06-21 12:28:20 -04001927 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001928 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001929 return err;
1930
Vivien Didelotfad09c72016-06-21 12:28:20 -04001931 return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001932}
1933
Vivien Didelotf81ec902016-05-09 13:22:58 -04001934static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1935 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001936{
Vivien Didelot04bed142016-08-31 18:06:13 -04001937 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001938 u16 pvid, vid;
1939 int err = 0;
1940
Vivien Didelotfad09c72016-06-21 12:28:20 -04001941 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
Vivien Didelot54d77b52016-05-09 13:22:47 -04001942 return -EOPNOTSUPP;
1943
Vivien Didelotfad09c72016-06-21 12:28:20 -04001944 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001945
Vivien Didelot77064f32016-11-04 03:23:30 +01001946 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001947 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001948 goto unlock;
1949
Vivien Didelot76e398a2015-11-01 12:33:55 -05001950 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001951 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001952 if (err)
1953 goto unlock;
1954
1955 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001956 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001957 if (err)
1958 goto unlock;
1959 }
1960 }
1961
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001962unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001963 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001964
1965 return err;
1966}
1967
Vivien Didelotfad09c72016-06-21 12:28:20 -04001968static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
Vivien Didelotc5723ac2015-08-10 09:09:48 -04001969 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001970{
Vivien Didelota935c052016-09-29 12:21:53 -04001971 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001972
1973 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04001974 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
1975 (addr[i * 2] << 8) | addr[i * 2 + 1]);
1976 if (err)
1977 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001978 }
1979
1980 return 0;
1981}
1982
Vivien Didelotfad09c72016-06-21 12:28:20 -04001983static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001984 unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001985{
Vivien Didelota935c052016-09-29 12:21:53 -04001986 u16 val;
1987 int i, err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001988
1989 for (i = 0; i < 3; i++) {
Vivien Didelota935c052016-09-29 12:21:53 -04001990 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
1991 if (err)
1992 return err;
1993
1994 addr[i * 2] = val >> 8;
1995 addr[i * 2 + 1] = val & 0xff;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001996 }
1997
1998 return 0;
1999}
2000
Vivien Didelotfad09c72016-06-21 12:28:20 -04002001static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
Vivien Didelotfd231c82015-08-10 09:09:50 -04002002 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002003{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002004 int ret;
2005
Vivien Didelotfad09c72016-06-21 12:28:20 -04002006 ret = _mv88e6xxx_atu_wait(chip);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002007 if (ret < 0)
2008 return ret;
2009
Vivien Didelotfad09c72016-06-21 12:28:20 -04002010 ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002011 if (ret < 0)
2012 return ret;
2013
Vivien Didelotfad09c72016-06-21 12:28:20 -04002014 ret = _mv88e6xxx_atu_data_write(chip, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002015 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002016 return ret;
2017
Vivien Didelotfad09c72016-06-21 12:28:20 -04002018 return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04002019}
David S. Millercdf09692015-08-11 12:00:37 -07002020
Vivien Didelot88472932016-09-19 19:56:11 -04002021static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2022 struct mv88e6xxx_atu_entry *entry);
2023
2024static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
2025 const u8 *addr, struct mv88e6xxx_atu_entry *entry)
2026{
2027 struct mv88e6xxx_atu_entry next;
2028 int err;
2029
2030 eth_broadcast_addr(next.mac);
2031
2032 err = _mv88e6xxx_atu_mac_write(chip, next.mac);
2033 if (err)
2034 return err;
2035
2036 do {
2037 err = _mv88e6xxx_atu_getnext(chip, fid, &next);
2038 if (err)
2039 return err;
2040
2041 if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2042 break;
2043
2044 if (ether_addr_equal(next.mac, addr)) {
2045 *entry = next;
2046 return 0;
2047 }
2048 } while (!is_broadcast_ether_addr(next.mac));
2049
2050 memset(entry, 0, sizeof(*entry));
2051 entry->fid = fid;
2052 ether_addr_copy(entry->mac, addr);
2053
2054 return 0;
2055}
2056
Vivien Didelot83dabd12016-08-31 11:50:04 -04002057static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
2058 const unsigned char *addr, u16 vid,
2059 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04002060{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002061 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04002062 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002063 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002064
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002065 /* Null VLAN ID corresponds to the port private database */
2066 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002067 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002068 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04002069 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05002070 if (err)
2071 return err;
2072
Vivien Didelot88472932016-09-19 19:56:11 -04002073 err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
2074 if (err)
2075 return err;
2076
2077 /* Purge the ATU entry only if no port is using it anymore */
2078 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
2079 entry.portv_trunkid &= ~BIT(port);
2080 if (!entry.portv_trunkid)
2081 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
2082 } else {
2083 entry.portv_trunkid |= BIT(port);
2084 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04002085 }
2086
Vivien Didelotfad09c72016-06-21 12:28:20 -04002087 return _mv88e6xxx_atu_load(chip, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002088}
2089
Vivien Didelotf81ec902016-05-09 13:22:58 -04002090static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
2091 const struct switchdev_obj_port_fdb *fdb,
2092 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04002093{
2094 /* We don't need any dynamic resource from the kernel (yet),
2095 * so skip the prepare phase.
2096 */
2097 return 0;
2098}
2099
Vivien Didelotf81ec902016-05-09 13:22:58 -04002100static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
2101 const struct switchdev_obj_port_fdb *fdb,
2102 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002103{
Vivien Didelot04bed142016-08-31 18:06:13 -04002104 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04002105
Vivien Didelotfad09c72016-06-21 12:28:20 -04002106 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002107 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2108 GLOBAL_ATU_DATA_STATE_UC_STATIC))
2109 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002110 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002111}
2112
Vivien Didelotf81ec902016-05-09 13:22:58 -04002113static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
2114 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07002115{
Vivien Didelot04bed142016-08-31 18:06:13 -04002116 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04002117 int err;
David S. Millercdf09692015-08-11 12:00:37 -07002118
Vivien Didelotfad09c72016-06-21 12:28:20 -04002119 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002120 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
2121 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002122 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07002123
Vivien Didelot83dabd12016-08-31 11:50:04 -04002124 return err;
David S. Millercdf09692015-08-11 12:00:37 -07002125}
2126
Vivien Didelotfad09c72016-06-21 12:28:20 -04002127static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
Vivien Didelot1d194042015-08-10 09:09:51 -04002128 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07002129{
Vivien Didelot1d194042015-08-10 09:09:51 -04002130 struct mv88e6xxx_atu_entry next = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04002131 u16 val;
2132 int err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002133
2134 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002135
Vivien Didelota935c052016-09-29 12:21:53 -04002136 err = _mv88e6xxx_atu_wait(chip);
2137 if (err)
2138 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002139
Vivien Didelota935c052016-09-29 12:21:53 -04002140 err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
2141 if (err)
2142 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002143
Vivien Didelota935c052016-09-29 12:21:53 -04002144 err = _mv88e6xxx_atu_mac_read(chip, next.mac);
2145 if (err)
2146 return err;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002147
Vivien Didelota935c052016-09-29 12:21:53 -04002148 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
2149 if (err)
2150 return err;
Vivien Didelot1d194042015-08-10 09:09:51 -04002151
Vivien Didelota935c052016-09-29 12:21:53 -04002152 next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
Vivien Didelot1d194042015-08-10 09:09:51 -04002153 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
2154 unsigned int mask, shift;
2155
Vivien Didelota935c052016-09-29 12:21:53 -04002156 if (val & GLOBAL_ATU_DATA_TRUNK) {
Vivien Didelot1d194042015-08-10 09:09:51 -04002157 next.trunk = true;
2158 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
2159 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
2160 } else {
2161 next.trunk = false;
2162 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
2163 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
2164 }
2165
Vivien Didelota935c052016-09-29 12:21:53 -04002166 next.portv_trunkid = (val & mask) >> shift;
Vivien Didelot1d194042015-08-10 09:09:51 -04002167 }
2168
2169 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07002170 return 0;
2171}
2172
Vivien Didelot83dabd12016-08-31 11:50:04 -04002173static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
2174 u16 fid, u16 vid, int port,
2175 struct switchdev_obj *obj,
2176 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002177{
2178 struct mv88e6xxx_atu_entry addr = {
2179 .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
2180 };
2181 int err;
2182
Vivien Didelotfad09c72016-06-21 12:28:20 -04002183 err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002184 if (err)
2185 return err;
2186
2187 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002188 err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002189 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04002190 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002191
2192 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
2193 break;
2194
Vivien Didelot83dabd12016-08-31 11:50:04 -04002195 if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
2196 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002197
Vivien Didelot83dabd12016-08-31 11:50:04 -04002198 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
2199 struct switchdev_obj_port_fdb *fdb;
2200
2201 if (!is_unicast_ether_addr(addr.mac))
2202 continue;
2203
2204 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002205 fdb->vid = vid;
2206 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002207 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2208 fdb->ndm_state = NUD_NOARP;
2209 else
2210 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002211 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2212 struct switchdev_obj_port_mdb *mdb;
2213
2214 if (!is_multicast_ether_addr(addr.mac))
2215 continue;
2216
2217 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2218 mdb->vid = vid;
2219 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002220 } else {
2221 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002222 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002223
2224 err = cb(obj);
2225 if (err)
2226 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002227 } while (!is_broadcast_ether_addr(addr.mac));
2228
2229 return err;
2230}
2231
Vivien Didelot83dabd12016-08-31 11:50:04 -04002232static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2233 struct switchdev_obj *obj,
2234 int (*cb)(struct switchdev_obj *obj))
2235{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002236 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot83dabd12016-08-31 11:50:04 -04002237 .vid = GLOBAL_VTU_VID_MASK, /* all ones */
2238 };
2239 u16 fid;
2240 int err;
2241
2242 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002243 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002244 if (err)
2245 return err;
2246
2247 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2248 if (err)
2249 return err;
2250
2251 /* Dump VLANs' Filtering Information Databases */
2252 err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2253 if (err)
2254 return err;
2255
2256 do {
2257 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2258 if (err)
2259 return err;
2260
2261 if (!vlan.valid)
2262 break;
2263
2264 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2265 obj, cb);
2266 if (err)
2267 return err;
2268 } while (vlan.vid < GLOBAL_VTU_VID_MASK);
2269
2270 return err;
2271}
2272
Vivien Didelotf81ec902016-05-09 13:22:58 -04002273static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2274 struct switchdev_obj_port_fdb *fdb,
2275 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002276{
Vivien Didelot04bed142016-08-31 18:06:13 -04002277 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002278 int err;
2279
Vivien Didelotfad09c72016-06-21 12:28:20 -04002280 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002281 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002282 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002283
2284 return err;
2285}
2286
Vivien Didelotf81ec902016-05-09 13:22:58 -04002287static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2288 struct net_device *bridge)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002289{
Vivien Didelot04bed142016-08-31 18:06:13 -04002290 struct mv88e6xxx_chip *chip = ds->priv;
Colin Ian King1d9619d2016-04-25 23:11:22 +01002291 int i, err = 0;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002292
Vivien Didelotfad09c72016-06-21 12:28:20 -04002293 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002294
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002295 /* Assign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002296 chip->ports[port].bridge_dev = bridge;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002297
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002298 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002299 if (chip->ports[i].bridge_dev == bridge) {
2300 err = _mv88e6xxx_port_based_vlan_map(chip, i);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002301 if (err)
2302 break;
2303 }
2304 }
2305
Vivien Didelotfad09c72016-06-21 12:28:20 -04002306 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002307
Vivien Didelot466dfa02016-02-26 13:16:05 -05002308 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002309}
2310
Vivien Didelotf81ec902016-05-09 13:22:58 -04002311static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002312{
Vivien Didelot04bed142016-08-31 18:06:13 -04002313 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002314 struct net_device *bridge = chip->ports[port].bridge_dev;
Vivien Didelot16bfa702016-03-13 16:21:33 -04002315 int i;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002316
Vivien Didelotfad09c72016-06-21 12:28:20 -04002317 mutex_lock(&chip->reg_lock);
Vivien Didelot466dfa02016-02-26 13:16:05 -05002318
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002319 /* Unassign the bridge and remap each port's VLANTable */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002320 chip->ports[port].bridge_dev = NULL;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002321
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002322 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002323 if (i == port || chip->ports[i].bridge_dev == bridge)
2324 if (_mv88e6xxx_port_based_vlan_map(chip, i))
Andrew Lunnc8b09802016-06-04 21:16:57 +02002325 netdev_warn(ds->ports[i].netdev,
2326 "failed to remap\n");
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002327
Vivien Didelotfad09c72016-06-21 12:28:20 -04002328 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002329}
2330
Vivien Didelotfad09c72016-06-21 12:28:20 -04002331static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002332{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002333 bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
Vivien Didelot552238b2016-05-09 13:22:49 -04002334 u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002335 struct gpio_desc *gpiod = chip->reset;
Vivien Didelot552238b2016-05-09 13:22:49 -04002336 unsigned long timeout;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002337 u16 reg;
Vivien Didelota935c052016-09-29 12:21:53 -04002338 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002339 int i;
2340
2341 /* Set all ports to the disabled state. */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002342 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelote28def332016-11-04 03:23:27 +01002343 err = mv88e6xxx_port_set_state(chip, i,
2344 PORT_CONTROL_STATE_DISABLED);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002345 if (err)
2346 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002347 }
2348
2349 /* Wait for transmit queues to drain. */
2350 usleep_range(2000, 4000);
2351
2352 /* If there is a gpio connected to the reset pin, toggle it */
2353 if (gpiod) {
2354 gpiod_set_value_cansleep(gpiod, 1);
2355 usleep_range(10000, 20000);
2356 gpiod_set_value_cansleep(gpiod, 0);
2357 usleep_range(10000, 20000);
2358 }
2359
2360 /* Reset the switch. Keep the PPU active if requested. The PPU
2361 * needs to be active to support indirect phy register access
2362 * through global registers 0x18 and 0x19.
2363 */
2364 if (ppu_active)
Vivien Didelota935c052016-09-29 12:21:53 -04002365 err = mv88e6xxx_g1_write(chip, 0x04, 0xc000);
Vivien Didelot552238b2016-05-09 13:22:49 -04002366 else
Vivien Didelota935c052016-09-29 12:21:53 -04002367 err = mv88e6xxx_g1_write(chip, 0x04, 0xc400);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002368 if (err)
2369 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002370
2371 /* Wait up to one second for reset to complete. */
2372 timeout = jiffies + 1 * HZ;
2373 while (time_before(jiffies, timeout)) {
Vivien Didelota935c052016-09-29 12:21:53 -04002374 err = mv88e6xxx_g1_read(chip, 0x00, &reg);
2375 if (err)
2376 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002377
Vivien Didelota935c052016-09-29 12:21:53 -04002378 if ((reg & is_reset) == is_reset)
Vivien Didelot552238b2016-05-09 13:22:49 -04002379 break;
2380 usleep_range(1000, 2000);
2381 }
2382 if (time_after(jiffies, timeout))
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002383 err = -ETIMEDOUT;
Vivien Didelot552238b2016-05-09 13:22:49 -04002384 else
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002385 err = 0;
Vivien Didelot552238b2016-05-09 13:22:49 -04002386
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002387 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002388}
2389
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002390static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002391{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002392 u16 val;
2393 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002394
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002395 /* Clear Power Down bit */
2396 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2397 if (err)
2398 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002399
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002400 if (val & BMCR_PDOWN) {
2401 val &= ~BMCR_PDOWN;
2402 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002403 }
2404
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002405 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002406}
2407
Vivien Didelotfad09c72016-06-21 12:28:20 -04002408static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002409{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002410 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002411 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002412 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002413
Vivien Didelotd78343d2016-11-04 03:23:36 +01002414 /* MAC Forcing register: don't force link, speed, duplex or flow control
2415 * state to any particular values on physical ports, but force the CPU
2416 * port and all DSA ports to their maximum bandwidth and full duplex.
2417 */
2418 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2419 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2420 SPEED_MAX, DUPLEX_FULL,
2421 PHY_INTERFACE_MODE_NA);
2422 else
2423 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2424 SPEED_UNFORCED, DUPLEX_UNFORCED,
2425 PHY_INTERFACE_MODE_NA);
2426 if (err)
2427 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002428
2429 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2430 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2431 * tunneling, determine priority by looking at 802.1p and IP
2432 * priority fields (IP prio has precedence), and set STP state
2433 * to Forwarding.
2434 *
2435 * If this is the CPU link, use DSA or EDSA tagging depending
2436 * on which tagging mode was configured.
2437 *
2438 * If this is a link to another switch, use DSA tagging mode.
2439 *
2440 * If this is the upstream port for this switch, enable
2441 * forwarding of unknown unicasts and multicasts.
2442 */
2443 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002444 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2445 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2446 mv88e6xxx_6095_family(chip) || mv88e6xxx_6065_family(chip) ||
2447 mv88e6xxx_6185_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002448 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2449 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2450 PORT_CONTROL_STATE_FORWARDING;
2451 if (dsa_is_cpu_port(ds, port)) {
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002452 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
Andrew Lunn5377b802016-06-04 21:17:02 +02002453 reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA |
Andrew Lunnc047a1f2015-09-29 01:50:56 +02002454 PORT_CONTROL_FORWARD_UNKNOWN_MC;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002455 else
2456 reg |= PORT_CONTROL_DSA_TAG;
Jamie Lentinf027e0c2016-08-22 16:01:04 +02002457 reg |= PORT_CONTROL_EGRESS_ADD_TAG |
2458 PORT_CONTROL_FORWARD_UNKNOWN;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002459 }
Andrew Lunn6083ce72015-08-17 23:52:52 +02002460 if (dsa_is_dsa_port(ds, port)) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002461 if (mv88e6xxx_6095_family(chip) ||
2462 mv88e6xxx_6185_family(chip))
Andrew Lunn6083ce72015-08-17 23:52:52 +02002463 reg |= PORT_CONTROL_DSA_TAG;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002464 if (mv88e6xxx_6352_family(chip) ||
2465 mv88e6xxx_6351_family(chip) ||
2466 mv88e6xxx_6165_family(chip) ||
2467 mv88e6xxx_6097_family(chip) ||
2468 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002469 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002470 }
2471
Andrew Lunn54d792f2015-05-06 01:09:47 +02002472 if (port == dsa_upstream_port(ds))
2473 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
2474 PORT_CONTROL_FORWARD_UNKNOWN_MC;
2475 }
2476 if (reg) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002477 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2478 if (err)
2479 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002480 }
2481
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002482 /* If this port is connected to a SerDes, make sure the SerDes is not
2483 * powered down.
2484 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002485 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002486 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2487 if (err)
2488 return err;
2489 reg &= PORT_STATUS_CMODE_MASK;
2490 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2491 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2492 (reg == PORT_STATUS_CMODE_SGMII)) {
2493 err = mv88e6xxx_serdes_power_on(chip);
2494 if (err < 0)
2495 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002496 }
2497 }
2498
Vivien Didelot8efdda42015-08-13 12:52:23 -04002499 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002500 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002501 * untagged frames on this port, do a destination address lookup on all
2502 * received packets as usual, disable ARP mirroring and don't send a
2503 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002504 */
2505 reg = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002506 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2507 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2508 mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
2509 mv88e6xxx_6185_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002510 reg = PORT_CONTROL_2_MAP_DA;
2511
Vivien Didelotfad09c72016-06-21 12:28:20 -04002512 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2513 mv88e6xxx_6165_family(chip) || mv88e6xxx_6320_family(chip))
Andrew Lunn54d792f2015-05-06 01:09:47 +02002514 reg |= PORT_CONTROL_2_JUMBO_10240;
2515
Vivien Didelotfad09c72016-06-21 12:28:20 -04002516 if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002517 /* Set the upstream port this port should use */
2518 reg |= dsa_upstream_port(ds);
2519 /* enable forwarding of unknown multicast addresses to
2520 * the upstream port
2521 */
2522 if (port == dsa_upstream_port(ds))
2523 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
2524 }
2525
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002526 reg |= PORT_CONTROL_2_8021Q_DISABLED;
Vivien Didelot8efdda42015-08-13 12:52:23 -04002527
Andrew Lunn54d792f2015-05-06 01:09:47 +02002528 if (reg) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002529 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
2530 if (err)
2531 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002532 }
2533
2534 /* Port Association Vector: when learning source addresses
2535 * of packets, add the address to the address database using
2536 * a port bitmap that has only the bit for this port set and
2537 * the other bits clear.
2538 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002539 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002540 /* Disable learning for CPU port */
2541 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002542 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002543
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002544 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2545 if (err)
2546 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002547
2548 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002549 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2550 if (err)
2551 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002552
Vivien Didelotfad09c72016-06-21 12:28:20 -04002553 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2554 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2555 mv88e6xxx_6320_family(chip)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002556 /* Do not limit the period of time that this port can
2557 * be paused for by the remote end or the period of
2558 * time that this port can pause the remote end.
2559 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002560 err = mv88e6xxx_port_write(chip, port, PORT_PAUSE_CTRL, 0x0000);
2561 if (err)
2562 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002563
2564 /* Port ATU control: disable limiting the number of
2565 * address database entries that this port is allowed
2566 * to use.
2567 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002568 err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
2569 0x0000);
Andrew Lunn54d792f2015-05-06 01:09:47 +02002570 /* Priority Override: disable DA, SA and VTU priority
2571 * override.
2572 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002573 err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
2574 0x0000);
2575 if (err)
2576 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002577
2578 /* Port Ethertype: use the Ethertype DSA Ethertype
2579 * value.
2580 */
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002581 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002582 err = mv88e6xxx_port_write(chip, port, PORT_ETH_TYPE,
2583 ETH_P_EDSA);
2584 if (err)
2585 return err;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002586 }
2587
Andrew Lunn54d792f2015-05-06 01:09:47 +02002588 /* Tag Remap: use an identity 802.1p prio -> switch
2589 * prio mapping.
2590 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002591 err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_0123,
2592 0x3210);
2593 if (err)
2594 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002595
2596 /* Tag Remap 2: use an identity 802.1p prio -> switch
2597 * prio mapping.
2598 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002599 err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_4567,
2600 0x7654);
2601 if (err)
2602 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002603 }
2604
Jamie Lentin1bc261f2016-08-22 22:47:08 +01002605 /* Rate Control: disable ingress rate limiting. */
Vivien Didelotfad09c72016-06-21 12:28:20 -04002606 if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
2607 mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
Vivien Didelotfad09c72016-06-21 12:28:20 -04002608 mv88e6xxx_6320_family(chip)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002609 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
2610 0x0001);
2611 if (err)
2612 return err;
Jamie Lentin1bc261f2016-08-22 22:47:08 +01002613 } else if (mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002614 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
2615 0x0000);
2616 if (err)
2617 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002618 }
2619
Guenter Roeck366f0a02015-03-26 18:36:30 -07002620 /* Port Control 1: disable trunking, disable sending
2621 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002622 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002623 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
2624 if (err)
2625 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002626
Vivien Didelot207afda2016-04-14 14:42:09 -04002627 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002628 * database, and allow bidirectional communication between the
2629 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002630 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002631 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002632 if (err)
2633 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002634
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002635 err = _mv88e6xxx_port_based_vlan_map(chip, port);
2636 if (err)
2637 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002638
2639 /* Default VLAN ID and priority: don't set a default VLAN
2640 * ID, and set the default packet priority to zero.
2641 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002642 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002643}
2644
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002645static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002646{
2647 int err;
2648
Vivien Didelota935c052016-09-29 12:21:53 -04002649 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002650 if (err)
2651 return err;
2652
Vivien Didelota935c052016-09-29 12:21:53 -04002653 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002654 if (err)
2655 return err;
2656
Vivien Didelota935c052016-09-29 12:21:53 -04002657 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2658 if (err)
2659 return err;
2660
2661 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002662}
2663
Vivien Didelotacddbd22016-07-18 20:45:39 -04002664static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
2665 unsigned int msecs)
2666{
2667 const unsigned int coeff = chip->info->age_time_coeff;
2668 const unsigned int min = 0x01 * coeff;
2669 const unsigned int max = 0xff * coeff;
2670 u8 age_time;
2671 u16 val;
2672 int err;
2673
2674 if (msecs < min || msecs > max)
2675 return -ERANGE;
2676
2677 /* Round to nearest multiple of coeff */
2678 age_time = (msecs + coeff / 2) / coeff;
2679
Vivien Didelota935c052016-09-29 12:21:53 -04002680 err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002681 if (err)
2682 return err;
2683
2684 /* AgeTime is 11:4 bits */
2685 val &= ~0xff0;
2686 val |= age_time << 4;
2687
Vivien Didelota935c052016-09-29 12:21:53 -04002688 return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
Vivien Didelotacddbd22016-07-18 20:45:39 -04002689}
2690
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002691static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2692 unsigned int ageing_time)
2693{
Vivien Didelot04bed142016-08-31 18:06:13 -04002694 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002695 int err;
2696
2697 mutex_lock(&chip->reg_lock);
2698 err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
2699 mutex_unlock(&chip->reg_lock);
2700
2701 return err;
2702}
2703
Vivien Didelot97299342016-07-18 20:45:30 -04002704static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002705{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002706 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002707 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot119477b2016-05-09 13:22:51 -04002708 u16 reg;
Vivien Didelot08a01262016-05-09 13:22:50 -04002709 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002710
Vivien Didelot119477b2016-05-09 13:22:51 -04002711 /* Enable the PHY Polling Unit if present, don't discard any packets,
2712 * and mask all interrupt sources.
2713 */
Andrew Lunndc30c352016-10-16 19:56:49 +02002714 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
2715 if (err < 0)
2716 return err;
2717
2718 reg &= ~GLOBAL_CONTROL_PPU_ENABLE;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002719 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
2720 mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
Vivien Didelot119477b2016-05-09 13:22:51 -04002721 reg |= GLOBAL_CONTROL_PPU_ENABLE;
2722
Vivien Didelota935c052016-09-29 12:21:53 -04002723 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
Vivien Didelot119477b2016-05-09 13:22:51 -04002724 if (err)
2725 return err;
2726
Vivien Didelotb0745e872016-05-09 13:22:53 -04002727 /* Configure the upstream port, and configure it as the port to which
2728 * ingress and egress and ARP monitor frames are to be sent.
2729 */
2730 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
2731 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
2732 upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
Vivien Didelota935c052016-09-29 12:21:53 -04002733 err = mv88e6xxx_g1_write(chip, GLOBAL_MONITOR_CONTROL, reg);
Vivien Didelotb0745e872016-05-09 13:22:53 -04002734 if (err)
2735 return err;
2736
Vivien Didelot50484ff2016-05-09 13:22:54 -04002737 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002738 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2739 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2740 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002741 if (err)
2742 return err;
2743
Vivien Didelotacddbd22016-07-18 20:45:39 -04002744 /* Clear all the VTU and STU entries */
2745 err = _mv88e6xxx_vtu_stu_flush(chip);
2746 if (err < 0)
2747 return err;
2748
Vivien Didelot08a01262016-05-09 13:22:50 -04002749 /* Set the default address aging time to 5 minutes, and
2750 * enable address learn messages to be sent to all message
2751 * ports.
2752 */
Vivien Didelota935c052016-09-29 12:21:53 -04002753 err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
2754 GLOBAL_ATU_CONTROL_LEARN2ALL);
Vivien Didelot08a01262016-05-09 13:22:50 -04002755 if (err)
2756 return err;
2757
Vivien Didelotacddbd22016-07-18 20:45:39 -04002758 err = mv88e6xxx_g1_set_age_time(chip, 300000);
2759 if (err)
Vivien Didelot97299342016-07-18 20:45:30 -04002760 return err;
2761
2762 /* Clear all ATU entries */
2763 err = _mv88e6xxx_atu_flush(chip, 0, true);
2764 if (err)
2765 return err;
2766
Vivien Didelot08a01262016-05-09 13:22:50 -04002767 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002768 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002769 if (err)
2770 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002771 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002772 if (err)
2773 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002774 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002775 if (err)
2776 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002777 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002778 if (err)
2779 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002780 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002781 if (err)
2782 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002783 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002784 if (err)
2785 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002786 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002787 if (err)
2788 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002789 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002790 if (err)
2791 return err;
2792
2793 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002794 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002795 if (err)
2796 return err;
2797
Vivien Didelot97299342016-07-18 20:45:30 -04002798 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002799 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2800 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002801 if (err)
2802 return err;
2803
2804 /* Wait for the flush to complete. */
2805 err = _mv88e6xxx_stats_wait(chip);
2806 if (err)
2807 return err;
2808
2809 return 0;
2810}
2811
Vivien Didelotf81ec902016-05-09 13:22:58 -04002812static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002813{
Vivien Didelot04bed142016-08-31 18:06:13 -04002814 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002815 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002816 int i;
2817
Vivien Didelotfad09c72016-06-21 12:28:20 -04002818 chip->ds = ds;
2819 ds->slave_mii_bus = chip->mdio_bus;
Vivien Didelot552238b2016-05-09 13:22:49 -04002820
Vivien Didelotfad09c72016-06-21 12:28:20 -04002821 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002822
Vivien Didelot97299342016-07-18 20:45:30 -04002823 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002824 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002825 err = mv88e6xxx_setup_port(chip, i);
2826 if (err)
2827 goto unlock;
2828 }
2829
2830 /* Setup Switch Global 1 Registers */
2831 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002832 if (err)
2833 goto unlock;
2834
Vivien Didelot97299342016-07-18 20:45:30 -04002835 /* Setup Switch Global 2 Registers */
2836 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2837 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002838 if (err)
2839 goto unlock;
2840 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002841
Vivien Didelot6b17e862015-08-13 12:52:18 -04002842unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002843 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002844
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002845 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002846}
2847
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002848static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2849{
Vivien Didelot04bed142016-08-31 18:06:13 -04002850 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002851 int err;
2852
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002853 if (!chip->info->ops->set_switch_mac)
2854 return -EOPNOTSUPP;
2855
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002856 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002857 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002858 mutex_unlock(&chip->reg_lock);
2859
2860 return err;
2861}
2862
Vivien Didelote57e5e72016-08-15 17:19:00 -04002863static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002864{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002865 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002866 u16 val;
2867 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002868
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002869 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04002870 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002871
Vivien Didelotfad09c72016-06-21 12:28:20 -04002872 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002873 err = mv88e6xxx_phy_read(chip, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002874 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002875
2876 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002877}
2878
Vivien Didelote57e5e72016-08-15 17:19:00 -04002879static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002880{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002881 struct mv88e6xxx_chip *chip = bus->priv;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002882 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002883
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002884 if (phy >= mv88e6xxx_num_ports(chip))
Andrew Lunn158bc062016-04-28 21:24:06 -04002885 return 0xffff;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002886
Vivien Didelotfad09c72016-06-21 12:28:20 -04002887 mutex_lock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002888 err = mv88e6xxx_phy_write(chip, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002889 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002890
2891 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002892}
2893
Vivien Didelotfad09c72016-06-21 12:28:20 -04002894static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunnb516d452016-06-04 21:17:06 +02002895 struct device_node *np)
2896{
2897 static int index;
2898 struct mii_bus *bus;
2899 int err;
2900
Andrew Lunnb516d452016-06-04 21:17:06 +02002901 if (np)
Vivien Didelotfad09c72016-06-21 12:28:20 -04002902 chip->mdio_np = of_get_child_by_name(np, "mdio");
Andrew Lunnb516d452016-06-04 21:17:06 +02002903
Vivien Didelotfad09c72016-06-21 12:28:20 -04002904 bus = devm_mdiobus_alloc(chip->dev);
Andrew Lunnb516d452016-06-04 21:17:06 +02002905 if (!bus)
2906 return -ENOMEM;
2907
Vivien Didelotfad09c72016-06-21 12:28:20 -04002908 bus->priv = (void *)chip;
Andrew Lunnb516d452016-06-04 21:17:06 +02002909 if (np) {
2910 bus->name = np->full_name;
2911 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2912 } else {
2913 bus->name = "mv88e6xxx SMI";
2914 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2915 }
2916
2917 bus->read = mv88e6xxx_mdio_read;
2918 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002919 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002920
Vivien Didelotfad09c72016-06-21 12:28:20 -04002921 if (chip->mdio_np)
2922 err = of_mdiobus_register(bus, chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002923 else
2924 err = mdiobus_register(bus);
2925 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002926 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunnb516d452016-06-04 21:17:06 +02002927 goto out;
2928 }
Vivien Didelotfad09c72016-06-21 12:28:20 -04002929 chip->mdio_bus = bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002930
2931 return 0;
2932
2933out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002934 if (chip->mdio_np)
2935 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002936
2937 return err;
2938}
2939
Vivien Didelotfad09c72016-06-21 12:28:20 -04002940static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002941
2942{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002943 struct mii_bus *bus = chip->mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002944
2945 mdiobus_unregister(bus);
2946
Vivien Didelotfad09c72016-06-21 12:28:20 -04002947 if (chip->mdio_np)
2948 of_node_put(chip->mdio_np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002949}
2950
Guenter Roeckc22995c2015-07-25 09:42:28 -07002951#ifdef CONFIG_NET_DSA_HWMON
2952
2953static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
2954{
Vivien Didelot04bed142016-08-31 18:06:13 -04002955 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04002956 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07002957 int ret;
Guenter Roeckc22995c2015-07-25 09:42:28 -07002958
2959 *temp = 0;
2960
Vivien Didelotfad09c72016-06-21 12:28:20 -04002961 mutex_lock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07002962
Vivien Didelot9c938292016-08-15 17:19:02 -04002963 ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
Guenter Roeckc22995c2015-07-25 09:42:28 -07002964 if (ret < 0)
2965 goto error;
2966
2967 /* Enable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04002968 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
Guenter Roeckc22995c2015-07-25 09:42:28 -07002969 if (ret < 0)
2970 goto error;
2971
Vivien Didelot9c938292016-08-15 17:19:02 -04002972 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07002973 if (ret < 0)
2974 goto error;
2975
2976 /* Wait for temperature to stabilize */
2977 usleep_range(10000, 12000);
2978
Vivien Didelot9c938292016-08-15 17:19:02 -04002979 ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
2980 if (ret < 0)
Guenter Roeckc22995c2015-07-25 09:42:28 -07002981 goto error;
Guenter Roeckc22995c2015-07-25 09:42:28 -07002982
2983 /* Disable temperature sensor */
Vivien Didelot9c938292016-08-15 17:19:02 -04002984 ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
Guenter Roeckc22995c2015-07-25 09:42:28 -07002985 if (ret < 0)
2986 goto error;
2987
2988 *temp = ((val & 0x1f) - 5) * 5;
2989
2990error:
Vivien Didelot9c938292016-08-15 17:19:02 -04002991 mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002992 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07002993 return ret;
2994}
2995
2996static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
2997{
Vivien Didelot04bed142016-08-31 18:06:13 -04002998 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002999 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003000 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003001 int ret;
3002
3003 *temp = 0;
3004
Vivien Didelot9c938292016-08-15 17:19:02 -04003005 mutex_lock(&chip->reg_lock);
3006 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
3007 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003008 if (ret < 0)
3009 return ret;
3010
Vivien Didelot9c938292016-08-15 17:19:02 -04003011 *temp = (val & 0xff) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003012
3013 return 0;
3014}
3015
Vivien Didelotf81ec902016-05-09 13:22:58 -04003016static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003017{
Vivien Didelot04bed142016-08-31 18:06:13 -04003018 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn158bc062016-04-28 21:24:06 -04003019
Vivien Didelotfad09c72016-06-21 12:28:20 -04003020 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
Vivien Didelot6594f612016-05-09 13:22:42 -04003021 return -EOPNOTSUPP;
3022
Vivien Didelotfad09c72016-06-21 12:28:20 -04003023 if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003024 return mv88e63xx_get_temp(ds, temp);
3025
3026 return mv88e61xx_get_temp(ds, temp);
3027}
3028
Vivien Didelotf81ec902016-05-09 13:22:58 -04003029static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003030{
Vivien Didelot04bed142016-08-31 18:06:13 -04003031 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003032 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003033 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003034 int ret;
3035
Vivien Didelotfad09c72016-06-21 12:28:20 -04003036 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003037 return -EOPNOTSUPP;
3038
3039 *temp = 0;
3040
Vivien Didelot9c938292016-08-15 17:19:02 -04003041 mutex_lock(&chip->reg_lock);
3042 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3043 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003044 if (ret < 0)
3045 return ret;
3046
Vivien Didelot9c938292016-08-15 17:19:02 -04003047 *temp = (((val >> 8) & 0x1f) * 5) - 25;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003048
3049 return 0;
3050}
3051
Vivien Didelotf81ec902016-05-09 13:22:58 -04003052static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003053{
Vivien Didelot04bed142016-08-31 18:06:13 -04003054 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003055 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003056 u16 val;
3057 int err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003058
Vivien Didelotfad09c72016-06-21 12:28:20 -04003059 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003060 return -EOPNOTSUPP;
3061
Vivien Didelot9c938292016-08-15 17:19:02 -04003062 mutex_lock(&chip->reg_lock);
3063 err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3064 if (err)
3065 goto unlock;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003066 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
Vivien Didelot9c938292016-08-15 17:19:02 -04003067 err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
3068 (val & 0xe0ff) | (temp << 8));
3069unlock:
3070 mutex_unlock(&chip->reg_lock);
3071
3072 return err;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003073}
3074
Vivien Didelotf81ec902016-05-09 13:22:58 -04003075static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
Guenter Roeckc22995c2015-07-25 09:42:28 -07003076{
Vivien Didelot04bed142016-08-31 18:06:13 -04003077 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003078 int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
Vivien Didelot9c938292016-08-15 17:19:02 -04003079 u16 val;
Guenter Roeckc22995c2015-07-25 09:42:28 -07003080 int ret;
3081
Vivien Didelotfad09c72016-06-21 12:28:20 -04003082 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
Guenter Roeckc22995c2015-07-25 09:42:28 -07003083 return -EOPNOTSUPP;
3084
3085 *alarm = false;
3086
Vivien Didelot9c938292016-08-15 17:19:02 -04003087 mutex_lock(&chip->reg_lock);
3088 ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
3089 mutex_unlock(&chip->reg_lock);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003090 if (ret < 0)
3091 return ret;
3092
Vivien Didelot9c938292016-08-15 17:19:02 -04003093 *alarm = !!(val & 0x40);
Guenter Roeckc22995c2015-07-25 09:42:28 -07003094
3095 return 0;
3096}
3097#endif /* CONFIG_NET_DSA_HWMON */
3098
Vivien Didelot855b1932016-07-20 18:18:35 -04003099static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
3100{
Vivien Didelot04bed142016-08-31 18:06:13 -04003101 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003102
3103 return chip->eeprom_len;
3104}
3105
Vivien Didelot855b1932016-07-20 18:18:35 -04003106static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
3107 struct ethtool_eeprom *eeprom, u8 *data)
3108{
Vivien Didelot04bed142016-08-31 18:06:13 -04003109 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003110 int err;
3111
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003112 if (!chip->info->ops->get_eeprom)
3113 return -EOPNOTSUPP;
3114
Vivien Didelot855b1932016-07-20 18:18:35 -04003115 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003116 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003117 mutex_unlock(&chip->reg_lock);
3118
3119 if (err)
3120 return err;
3121
3122 eeprom->magic = 0xc3ec4951;
3123
3124 return 0;
3125}
3126
Vivien Didelot855b1932016-07-20 18:18:35 -04003127static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
3128 struct ethtool_eeprom *eeprom, u8 *data)
3129{
Vivien Didelot04bed142016-08-31 18:06:13 -04003130 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04003131 int err;
3132
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003133 if (!chip->info->ops->set_eeprom)
3134 return -EOPNOTSUPP;
3135
Vivien Didelot855b1932016-07-20 18:18:35 -04003136 if (eeprom->magic != 0xc3ec4951)
3137 return -EINVAL;
3138
3139 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003140 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04003141 mutex_unlock(&chip->reg_lock);
3142
3143 return err;
3144}
3145
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003146static const struct mv88e6xxx_ops mv88e6085_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003147 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003148 .phy_read = mv88e6xxx_phy_ppu_read,
3149 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003150 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003151 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003152 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003153};
3154
3155static const struct mv88e6xxx_ops mv88e6095_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003156 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003157 .phy_read = mv88e6xxx_phy_ppu_read,
3158 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003159 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003160 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003161 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003162};
3163
3164static const struct mv88e6xxx_ops mv88e6123_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003165 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003166 .phy_read = mv88e6xxx_read,
3167 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003168 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003169 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003170 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003171};
3172
3173static const struct mv88e6xxx_ops mv88e6131_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003174 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003175 .phy_read = mv88e6xxx_phy_ppu_read,
3176 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003177 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003178 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003179 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003180};
3181
3182static const struct mv88e6xxx_ops mv88e6161_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003183 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003184 .phy_read = mv88e6xxx_read,
3185 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003186 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003187 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003188 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003189};
3190
3191static const struct mv88e6xxx_ops mv88e6165_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003192 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003193 .phy_read = mv88e6xxx_read,
3194 .phy_write = mv88e6xxx_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003195 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003196 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003197 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003198};
3199
3200static const struct mv88e6xxx_ops mv88e6171_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003201 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003202 .phy_read = mv88e6xxx_g2_smi_phy_read,
3203 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003204 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003205 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003206 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003207 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003208};
3209
3210static const struct mv88e6xxx_ops mv88e6172_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003211 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3212 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003213 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003214 .phy_read = mv88e6xxx_g2_smi_phy_read,
3215 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003216 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003217 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003218 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003219 .port_set_speed = mv88e6352_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003220};
3221
3222static const struct mv88e6xxx_ops mv88e6175_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003223 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003224 .phy_read = mv88e6xxx_g2_smi_phy_read,
3225 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003226 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003227 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003228 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003229 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003230};
3231
3232static const struct mv88e6xxx_ops mv88e6176_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003233 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3234 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003235 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003236 .phy_read = mv88e6xxx_g2_smi_phy_read,
3237 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003238 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003239 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003240 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003241 .port_set_speed = mv88e6352_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003242};
3243
3244static const struct mv88e6xxx_ops mv88e6185_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003245 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003246 .phy_read = mv88e6xxx_phy_ppu_read,
3247 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003248 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003249 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003250 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003251};
3252
3253static const struct mv88e6xxx_ops mv88e6240_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003254 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3255 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003256 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003257 .phy_read = mv88e6xxx_g2_smi_phy_read,
3258 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003259 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003260 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003261 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003262 .port_set_speed = mv88e6352_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003263};
3264
3265static const struct mv88e6xxx_ops mv88e6320_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003266 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3267 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003268 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003269 .phy_read = mv88e6xxx_g2_smi_phy_read,
3270 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003271 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003272 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003273 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003274};
3275
3276static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003277 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3278 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003279 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003280 .phy_read = mv88e6xxx_g2_smi_phy_read,
3281 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003282 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003283 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003284 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003285};
3286
3287static const struct mv88e6xxx_ops mv88e6350_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003288 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003289 .phy_read = mv88e6xxx_g2_smi_phy_read,
3290 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003291 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003292 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003293 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003294 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003295};
3296
3297static const struct mv88e6xxx_ops mv88e6351_ops = {
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003298 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003299 .phy_read = mv88e6xxx_g2_smi_phy_read,
3300 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003301 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003302 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003303 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003304 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003305};
3306
3307static const struct mv88e6xxx_ops mv88e6352_ops = {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003308 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3309 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003310 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003311 .phy_read = mv88e6xxx_g2_smi_phy_read,
3312 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003313 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003314 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003315 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003316 .port_set_speed = mv88e6352_port_set_speed,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003317};
3318
Vivien Didelotf81ec902016-05-09 13:22:58 -04003319static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3320 [MV88E6085] = {
3321 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3322 .family = MV88E6XXX_FAMILY_6097,
3323 .name = "Marvell 88E6085",
3324 .num_databases = 4096,
3325 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003326 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003327 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003328 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003329 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003330 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003331 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003332 },
3333
3334 [MV88E6095] = {
3335 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3336 .family = MV88E6XXX_FAMILY_6095,
3337 .name = "Marvell 88E6095/88E6095F",
3338 .num_databases = 256,
3339 .num_ports = 11,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003340 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003341 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003342 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003343 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003344 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003345 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003346 },
3347
3348 [MV88E6123] = {
3349 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3350 .family = MV88E6XXX_FAMILY_6165,
3351 .name = "Marvell 88E6123",
3352 .num_databases = 4096,
3353 .num_ports = 3,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003354 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003355 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003356 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003357 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003358 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003359 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003360 },
3361
3362 [MV88E6131] = {
3363 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3364 .family = MV88E6XXX_FAMILY_6185,
3365 .name = "Marvell 88E6131",
3366 .num_databases = 256,
3367 .num_ports = 8,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003368 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003369 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003370 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003371 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003372 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003373 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003374 },
3375
3376 [MV88E6161] = {
3377 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3378 .family = MV88E6XXX_FAMILY_6165,
3379 .name = "Marvell 88E6161",
3380 .num_databases = 4096,
3381 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003382 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003383 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003384 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003385 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003386 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003387 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003388 },
3389
3390 [MV88E6165] = {
3391 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3392 .family = MV88E6XXX_FAMILY_6165,
3393 .name = "Marvell 88E6165",
3394 .num_databases = 4096,
3395 .num_ports = 6,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003396 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003397 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003398 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003399 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003400 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003401 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003402 },
3403
3404 [MV88E6171] = {
3405 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3406 .family = MV88E6XXX_FAMILY_6351,
3407 .name = "Marvell 88E6171",
3408 .num_databases = 4096,
3409 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003410 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003411 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003412 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003413 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003414 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003415 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003416 },
3417
3418 [MV88E6172] = {
3419 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3420 .family = MV88E6XXX_FAMILY_6352,
3421 .name = "Marvell 88E6172",
3422 .num_databases = 4096,
3423 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003424 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003425 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003426 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003427 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003428 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003429 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003430 },
3431
3432 [MV88E6175] = {
3433 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3434 .family = MV88E6XXX_FAMILY_6351,
3435 .name = "Marvell 88E6175",
3436 .num_databases = 4096,
3437 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003438 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003439 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003440 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003441 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003442 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003443 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003444 },
3445
3446 [MV88E6176] = {
3447 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3448 .family = MV88E6XXX_FAMILY_6352,
3449 .name = "Marvell 88E6176",
3450 .num_databases = 4096,
3451 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003452 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003453 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003454 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003455 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003456 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003457 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003458 },
3459
3460 [MV88E6185] = {
3461 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3462 .family = MV88E6XXX_FAMILY_6185,
3463 .name = "Marvell 88E6185",
3464 .num_databases = 256,
3465 .num_ports = 10,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003466 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003467 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003468 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003469 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003470 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003471 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003472 },
3473
3474 [MV88E6240] = {
3475 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3476 .family = MV88E6XXX_FAMILY_6352,
3477 .name = "Marvell 88E6240",
3478 .num_databases = 4096,
3479 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003480 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003481 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003482 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003483 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003484 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003485 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003486 },
3487
3488 [MV88E6320] = {
3489 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3490 .family = MV88E6XXX_FAMILY_6320,
3491 .name = "Marvell 88E6320",
3492 .num_databases = 4096,
3493 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003494 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003495 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003496 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003497 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003498 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003499 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003500 },
3501
3502 [MV88E6321] = {
3503 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3504 .family = MV88E6XXX_FAMILY_6320,
3505 .name = "Marvell 88E6321",
3506 .num_databases = 4096,
3507 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003508 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003509 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003510 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003511 .g1_irqs = 8,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003512 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003513 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003514 },
3515
3516 [MV88E6350] = {
3517 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3518 .family = MV88E6XXX_FAMILY_6351,
3519 .name = "Marvell 88E6350",
3520 .num_databases = 4096,
3521 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003522 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003523 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003524 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003525 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003526 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003527 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003528 },
3529
3530 [MV88E6351] = {
3531 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3532 .family = MV88E6XXX_FAMILY_6351,
3533 .name = "Marvell 88E6351",
3534 .num_databases = 4096,
3535 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003536 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003537 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003538 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003539 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003540 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003541 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003542 },
3543
3544 [MV88E6352] = {
3545 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3546 .family = MV88E6XXX_FAMILY_6352,
3547 .name = "Marvell 88E6352",
3548 .num_databases = 4096,
3549 .num_ports = 7,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003550 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003551 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003552 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003553 .g1_irqs = 9,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003554 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003555 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003556 },
3557};
3558
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003559static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003560{
Vivien Didelota439c062016-04-17 13:23:58 -04003561 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003562
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003563 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3564 if (mv88e6xxx_table[i].prod_num == prod_num)
3565 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003566
Vivien Didelotb9b37712015-10-30 19:39:48 -04003567 return NULL;
3568}
3569
Vivien Didelotfad09c72016-06-21 12:28:20 -04003570static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003571{
3572 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003573 unsigned int prod_num, rev;
3574 u16 id;
3575 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003576
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003577 mutex_lock(&chip->reg_lock);
3578 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
3579 mutex_unlock(&chip->reg_lock);
3580 if (err)
3581 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003582
3583 prod_num = (id & 0xfff0) >> 4;
3584 rev = id & 0x000f;
3585
3586 info = mv88e6xxx_lookup_info(prod_num);
3587 if (!info)
3588 return -ENODEV;
3589
Vivien Didelotcaac8542016-06-20 13:14:09 -04003590 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003591 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003592
Vivien Didelotca070c12016-09-02 14:45:34 -04003593 err = mv88e6xxx_g2_require(chip);
3594 if (err)
3595 return err;
3596
Vivien Didelotfad09c72016-06-21 12:28:20 -04003597 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3598 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003599
3600 return 0;
3601}
3602
Vivien Didelotfad09c72016-06-21 12:28:20 -04003603static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003604{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003605 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003606
Vivien Didelotfad09c72016-06-21 12:28:20 -04003607 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3608 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003609 return NULL;
3610
Vivien Didelotfad09c72016-06-21 12:28:20 -04003611 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003612
Vivien Didelotfad09c72016-06-21 12:28:20 -04003613 mutex_init(&chip->reg_lock);
Vivien Didelot469d7292016-06-20 13:14:06 -04003614
Vivien Didelotfad09c72016-06-21 12:28:20 -04003615 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003616}
3617
Vivien Didelote57e5e72016-08-15 17:19:00 -04003618static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
3619{
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003620 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
Vivien Didelote57e5e72016-08-15 17:19:00 -04003621 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04003622}
3623
Andrew Lunn930188c2016-08-22 16:01:03 +02003624static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
3625{
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003626 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
Andrew Lunn930188c2016-08-22 16:01:03 +02003627 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02003628}
3629
Vivien Didelotfad09c72016-06-21 12:28:20 -04003630static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003631 struct mii_bus *bus, int sw_addr)
3632{
3633 /* ADDR[0] pin is unavailable externally and considered zero */
3634 if (sw_addr & 0x1)
3635 return -EINVAL;
3636
Vivien Didelot914b32f2016-06-20 13:14:11 -04003637 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003638 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003639 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003640 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003641 else
3642 return -EINVAL;
3643
Vivien Didelotfad09c72016-06-21 12:28:20 -04003644 chip->bus = bus;
3645 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003646
3647 return 0;
3648}
3649
Andrew Lunn7b314362016-08-22 16:01:01 +02003650static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3651{
Vivien Didelot04bed142016-08-31 18:06:13 -04003652 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003653
3654 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
3655 return DSA_TAG_PROTO_EDSA;
3656
3657 return DSA_TAG_PROTO_DSA;
Andrew Lunn7b314362016-08-22 16:01:01 +02003658}
3659
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003660static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3661 struct device *host_dev, int sw_addr,
3662 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003663{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003664 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003665 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003666 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003667
Vivien Didelota439c062016-04-17 13:23:58 -04003668 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003669 if (!bus)
3670 return NULL;
3671
Vivien Didelotfad09c72016-06-21 12:28:20 -04003672 chip = mv88e6xxx_alloc_chip(dsa_dev);
3673 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003674 return NULL;
3675
Vivien Didelotcaac8542016-06-20 13:14:09 -04003676 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003677 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003678
Vivien Didelotfad09c72016-06-21 12:28:20 -04003679 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003680 if (err)
3681 goto free;
3682
Vivien Didelotfad09c72016-06-21 12:28:20 -04003683 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003684 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003685 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003686
Andrew Lunndc30c352016-10-16 19:56:49 +02003687 mutex_lock(&chip->reg_lock);
3688 err = mv88e6xxx_switch_reset(chip);
3689 mutex_unlock(&chip->reg_lock);
3690 if (err)
3691 goto free;
3692
Vivien Didelote57e5e72016-08-15 17:19:00 -04003693 mv88e6xxx_phy_init(chip);
3694
Vivien Didelotfad09c72016-06-21 12:28:20 -04003695 err = mv88e6xxx_mdio_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003696 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003697 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003698
Vivien Didelotfad09c72016-06-21 12:28:20 -04003699 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003700
Vivien Didelotfad09c72016-06-21 12:28:20 -04003701 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003702free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003703 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003704
3705 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003706}
3707
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003708static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3709 const struct switchdev_obj_port_mdb *mdb,
3710 struct switchdev_trans *trans)
3711{
3712 /* We don't need any dynamic resource from the kernel (yet),
3713 * so skip the prepare phase.
3714 */
3715
3716 return 0;
3717}
3718
3719static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3720 const struct switchdev_obj_port_mdb *mdb,
3721 struct switchdev_trans *trans)
3722{
Vivien Didelot04bed142016-08-31 18:06:13 -04003723 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003724
3725 mutex_lock(&chip->reg_lock);
3726 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3727 GLOBAL_ATU_DATA_STATE_MC_STATIC))
3728 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
3729 mutex_unlock(&chip->reg_lock);
3730}
3731
3732static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3733 const struct switchdev_obj_port_mdb *mdb)
3734{
Vivien Didelot04bed142016-08-31 18:06:13 -04003735 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003736 int err;
3737
3738 mutex_lock(&chip->reg_lock);
3739 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3740 GLOBAL_ATU_DATA_STATE_UNUSED);
3741 mutex_unlock(&chip->reg_lock);
3742
3743 return err;
3744}
3745
3746static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
3747 struct switchdev_obj_port_mdb *mdb,
3748 int (*cb)(struct switchdev_obj *obj))
3749{
Vivien Didelot04bed142016-08-31 18:06:13 -04003750 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003751 int err;
3752
3753 mutex_lock(&chip->reg_lock);
3754 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
3755 mutex_unlock(&chip->reg_lock);
3756
3757 return err;
3758}
3759
Vivien Didelot9d490b42016-08-23 12:38:56 -04003760static struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003761 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003762 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003763 .setup = mv88e6xxx_setup,
3764 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003765 .adjust_link = mv88e6xxx_adjust_link,
3766 .get_strings = mv88e6xxx_get_strings,
3767 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3768 .get_sset_count = mv88e6xxx_get_sset_count,
3769 .set_eee = mv88e6xxx_set_eee,
3770 .get_eee = mv88e6xxx_get_eee,
3771#ifdef CONFIG_NET_DSA_HWMON
3772 .get_temp = mv88e6xxx_get_temp,
3773 .get_temp_limit = mv88e6xxx_get_temp_limit,
3774 .set_temp_limit = mv88e6xxx_set_temp_limit,
3775 .get_temp_alarm = mv88e6xxx_get_temp_alarm,
3776#endif
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003777 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003778 .get_eeprom = mv88e6xxx_get_eeprom,
3779 .set_eeprom = mv88e6xxx_set_eeprom,
3780 .get_regs_len = mv88e6xxx_get_regs_len,
3781 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003782 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003783 .port_bridge_join = mv88e6xxx_port_bridge_join,
3784 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3785 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003786 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003787 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3788 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3789 .port_vlan_add = mv88e6xxx_port_vlan_add,
3790 .port_vlan_del = mv88e6xxx_port_vlan_del,
3791 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3792 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
3793 .port_fdb_add = mv88e6xxx_port_fdb_add,
3794 .port_fdb_del = mv88e6xxx_port_fdb_del,
3795 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003796 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3797 .port_mdb_add = mv88e6xxx_port_mdb_add,
3798 .port_mdb_del = mv88e6xxx_port_mdb_del,
3799 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003800};
3801
Vivien Didelotfad09c72016-06-21 12:28:20 -04003802static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003803 struct device_node *np)
3804{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003805 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003806 struct dsa_switch *ds;
3807
3808 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
3809 if (!ds)
3810 return -ENOMEM;
3811
3812 ds->dev = dev;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003813 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003814 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003815
3816 dev_set_drvdata(dev, ds);
3817
3818 return dsa_register_switch(ds, np);
3819}
3820
Vivien Didelotfad09c72016-06-21 12:28:20 -04003821static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003822{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003823 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003824}
3825
Vivien Didelot57d32312016-06-20 13:13:58 -04003826static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003827{
3828 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003829 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003830 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003831 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003832 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003833 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003834
Vivien Didelotcaac8542016-06-20 13:14:09 -04003835 compat_info = of_device_get_match_data(dev);
3836 if (!compat_info)
3837 return -EINVAL;
3838
Vivien Didelotfad09c72016-06-21 12:28:20 -04003839 chip = mv88e6xxx_alloc_chip(dev);
3840 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003841 return -ENOMEM;
3842
Vivien Didelotfad09c72016-06-21 12:28:20 -04003843 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003844
Vivien Didelotfad09c72016-06-21 12:28:20 -04003845 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003846 if (err)
3847 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003848
Vivien Didelotfad09c72016-06-21 12:28:20 -04003849 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003850 if (err)
3851 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003852
Vivien Didelote57e5e72016-08-15 17:19:00 -04003853 mv88e6xxx_phy_init(chip);
3854
Vivien Didelotfad09c72016-06-21 12:28:20 -04003855 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_ASIS);
3856 if (IS_ERR(chip->reset))
3857 return PTR_ERR(chip->reset);
Andrew Lunn52638f72016-05-10 23:27:22 +02003858
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003859 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003860 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003861 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003862
Andrew Lunndc30c352016-10-16 19:56:49 +02003863 mutex_lock(&chip->reg_lock);
3864 err = mv88e6xxx_switch_reset(chip);
3865 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003866 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003867 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003868
Andrew Lunndc30c352016-10-16 19:56:49 +02003869 chip->irq = of_irq_get(np, 0);
3870 if (chip->irq == -EPROBE_DEFER) {
3871 err = chip->irq;
3872 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003873 }
3874
Andrew Lunndc30c352016-10-16 19:56:49 +02003875 if (chip->irq > 0) {
3876 /* Has to be performed before the MDIO bus is created,
3877 * because the PHYs will link there interrupts to these
3878 * interrupt controllers
3879 */
3880 mutex_lock(&chip->reg_lock);
3881 err = mv88e6xxx_g1_irq_setup(chip);
3882 mutex_unlock(&chip->reg_lock);
3883
3884 if (err)
3885 goto out;
3886
3887 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
3888 err = mv88e6xxx_g2_irq_setup(chip);
3889 if (err)
3890 goto out_g1_irq;
3891 }
3892 }
3893
3894 err = mv88e6xxx_mdio_register(chip, np);
3895 if (err)
3896 goto out_g2_irq;
3897
3898 err = mv88e6xxx_register_switch(chip, np);
3899 if (err)
3900 goto out_mdio;
3901
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003902 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02003903
3904out_mdio:
3905 mv88e6xxx_mdio_unregister(chip);
3906out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01003907 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02003908 mv88e6xxx_g2_irq_free(chip);
3909out_g1_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01003910 if (chip->irq > 0)
3911 mv88e6xxx_g1_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003912out:
3913 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003914}
3915
3916static void mv88e6xxx_remove(struct mdio_device *mdiodev)
3917{
3918 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04003919 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003920
Andrew Lunn930188c2016-08-22 16:01:03 +02003921 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003922 mv88e6xxx_unregister_switch(chip);
3923 mv88e6xxx_mdio_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003924
Andrew Lunn467126442016-11-20 20:14:15 +01003925 if (chip->irq > 0) {
3926 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
3927 mv88e6xxx_g2_irq_free(chip);
3928 mv88e6xxx_g1_irq_free(chip);
3929 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003930}
3931
3932static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04003933 {
3934 .compatible = "marvell,mv88e6085",
3935 .data = &mv88e6xxx_table[MV88E6085],
3936 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003937 { /* sentinel */ },
3938};
3939
3940MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
3941
3942static struct mdio_driver mv88e6xxx_driver = {
3943 .probe = mv88e6xxx_probe,
3944 .remove = mv88e6xxx_remove,
3945 .mdiodrv.driver = {
3946 .name = "mv88e6085",
3947 .of_match_table = mv88e6xxx_of_match,
3948 },
3949};
3950
Ben Hutchings98e67302011-11-25 14:36:19 +00003951static int __init mv88e6xxx_init(void)
3952{
Vivien Didelot9d490b42016-08-23 12:38:56 -04003953 register_switch_driver(&mv88e6xxx_switch_ops);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003954 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00003955}
3956module_init(mv88e6xxx_init);
3957
3958static void __exit mv88e6xxx_cleanup(void)
3959{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003960 mdio_driver_unregister(&mv88e6xxx_driver);
Vivien Didelot9d490b42016-08-23 12:38:56 -04003961 unregister_switch_driver(&mv88e6xxx_switch_ops);
Ben Hutchings98e67302011-11-25 14:36:19 +00003962}
3963module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00003964
3965MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
3966MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
3967MODULE_LICENSE("GPL");