blob: 83b46b067a17386a401fa7ea867bfa13c8c1c0bc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Hirokazu Takata3264f972007-08-01 21:09:31 +09002 * linux/arch/m32r/platforms/oaks32r/setup.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Setup routines for OAKS32R Board
5 *
Hirokazu Takata316240f2005-07-07 17:59:32 -07006 * Copyright (c) 2002-2005 Hiroyuki Kondo, Hirokazu Takata,
7 * Hitoshi Yamamoto, Mamoru Sakugawa
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 */
9
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/irq.h>
11#include <linux/kernel.h>
12#include <linux/init.h>
13
14#include <asm/system.h>
15#include <asm/m32r.h>
16#include <asm/io.h>
17
18#define irq2port(x) (M32R_ICU_CR1_PORTL + ((x - 1) * sizeof(unsigned long)))
19
Linus Torvalds1da177e2005-04-16 15:20:36 -070020icu_data_t icu_data[NR_IRQS];
21
22static void disable_oaks32r_irq(unsigned int irq)
23{
24 unsigned long port, data;
25
26 port = irq2port(irq);
27 data = icu_data[irq].icucr|M32R_ICUCR_ILEVEL7;
28 outl(data, port);
29}
30
31static void enable_oaks32r_irq(unsigned int irq)
32{
33 unsigned long port, data;
34
35 port = irq2port(irq);
36 data = icu_data[irq].icucr|M32R_ICUCR_IEN|M32R_ICUCR_ILEVEL6;
37 outl(data, port);
38}
39
Thomas Gleixnerce1104c2011-01-19 18:44:10 +010040static void mask_oaks32r(struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070041{
Thomas Gleixnerce1104c2011-01-19 18:44:10 +010042 disable_oaks32r_irq(data->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070043}
44
Thomas Gleixnerce1104c2011-01-19 18:44:10 +010045static void unmask_oaks32r(struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070046{
Thomas Gleixnerce1104c2011-01-19 18:44:10 +010047 enable_oaks32r_irq(data->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070048}
49
Thomas Gleixnerce1104c2011-01-19 18:44:10 +010050static void shutdown_oaks32r(struct irq_data *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070051{
52 unsigned long port;
53
Thomas Gleixnerce1104c2011-01-19 18:44:10 +010054 port = irq2port(data->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 outl(M32R_ICUCR_ILEVEL7, port);
56}
57
Thomas Gleixner189e91f2009-06-16 15:33:26 -070058static struct irq_chip oaks32r_irq_type =
Linus Torvalds1da177e2005-04-16 15:20:36 -070059{
Thomas Gleixnerce1104c2011-01-19 18:44:10 +010060 .name = "OAKS32R-IRQ",
61 .irq_shutdown = shutdown_oaks32r,
62 .irq_mask = mask_oaks32r,
63 .irq_unmask = unmask_oaks32r,
Linus Torvalds1da177e2005-04-16 15:20:36 -070064};
65
66void __init init_IRQ(void)
67{
68 static int once = 0;
69
70 if (once)
71 return;
72 else
73 once++;
74
75#ifdef CONFIG_NE2000
76 /* INT3 : LAN controller (RTL8019AS) */
Thomas Gleixner27e5c5a2011-03-24 17:32:45 +010077 irq_set_chip_and_handler(M32R_IRQ_INT3, &oaks32r_irq_type,
Thomas Gleixnerce1104c2011-01-19 18:44:10 +010078 handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 icu_data[M32R_IRQ_INT3].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD10;
80 disable_oaks32r_irq(M32R_IRQ_INT3);
81#endif /* CONFIG_M32R_NE2000 */
82
83 /* MFT2 : system timer */
Thomas Gleixner27e5c5a2011-03-24 17:32:45 +010084 irq_set_chip_and_handler(M32R_IRQ_MFT2, &oaks32r_irq_type,
Thomas Gleixnerce1104c2011-01-19 18:44:10 +010085 handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 icu_data[M32R_IRQ_MFT2].icucr = M32R_ICUCR_IEN;
87 disable_oaks32r_irq(M32R_IRQ_MFT2);
88
89#ifdef CONFIG_SERIAL_M32R_SIO
90 /* SIO0_R : uart receive data */
Thomas Gleixner27e5c5a2011-03-24 17:32:45 +010091 irq_set_chip_and_handler(M32R_IRQ_SIO0_R, &oaks32r_irq_type,
Thomas Gleixnerce1104c2011-01-19 18:44:10 +010092 handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 icu_data[M32R_IRQ_SIO0_R].icucr = 0;
94 disable_oaks32r_irq(M32R_IRQ_SIO0_R);
95
96 /* SIO0_S : uart send data */
Thomas Gleixner27e5c5a2011-03-24 17:32:45 +010097 irq_set_chip_and_handler(M32R_IRQ_SIO0_S, &oaks32r_irq_type,
Thomas Gleixnerce1104c2011-01-19 18:44:10 +010098 handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 icu_data[M32R_IRQ_SIO0_S].icucr = 0;
100 disable_oaks32r_irq(M32R_IRQ_SIO0_S);
101
102 /* SIO1_R : uart receive data */
Thomas Gleixner27e5c5a2011-03-24 17:32:45 +0100103 irq_set_chip_and_handler(M32R_IRQ_SIO1_R, &oaks32r_irq_type,
Thomas Gleixnerce1104c2011-01-19 18:44:10 +0100104 handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 icu_data[M32R_IRQ_SIO1_R].icucr = 0;
106 disable_oaks32r_irq(M32R_IRQ_SIO1_R);
107
108 /* SIO1_S : uart send data */
Thomas Gleixner27e5c5a2011-03-24 17:32:45 +0100109 irq_set_chip_and_handler(M32R_IRQ_SIO1_S, &oaks32r_irq_type,
Thomas Gleixnerce1104c2011-01-19 18:44:10 +0100110 handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 icu_data[M32R_IRQ_SIO1_S].icucr = 0;
112 disable_oaks32r_irq(M32R_IRQ_SIO1_S);
113#endif /* CONFIG_SERIAL_M32R_SIO */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114}