blob: f74a02aba581e83bd5a81d223b56d14febd49582 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Promise TX2/TX4/TX2000/133 IDE driver
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * Split from:
10 * linux/drivers/ide/pdc202xx.c Version 0.35 Mar. 30, 2002
11 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyov35198232007-09-11 22:28:34 +020012 * Copyright (C) 2005-2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Portions Copyright (C) 1999 Promise Technology, Inc.
14 * Author: Frank Tiernan (frankt@promise.com)
15 * Released under terms of General Public License
16 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/module.h>
19#include <linux/types.h>
20#include <linux/kernel.h>
21#include <linux/delay.h>
22#include <linux/timer.h>
23#include <linux/mm.h>
24#include <linux/ioport.h>
25#include <linux/blkdev.h>
26#include <linux/hdreg.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/ide.h>
31
32#include <asm/io.h>
33#include <asm/irq.h>
34
35#ifdef CONFIG_PPC_PMAC
36#include <asm/prom.h>
37#include <asm/pci-bridge.h>
38#endif
39
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080040#undef DEBUG
41
42#ifdef DEBUG
43#define DBG(fmt, args...) printk("%s: " fmt, __FUNCTION__, ## args)
44#else
45#define DBG(fmt, args...)
46#endif
47
Jesper Juhl3c6bee12006-01-09 20:54:01 -080048static const char *pdc_quirk_drives[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 "QUANTUM FIREBALLlct08 08",
50 "QUANTUM FIREBALLP KA6.4",
51 "QUANTUM FIREBALLP KA9.1",
52 "QUANTUM FIREBALLP LM20.4",
53 "QUANTUM FIREBALLP KX13.6",
54 "QUANTUM FIREBALLP KX20.5",
55 "QUANTUM FIREBALLP KX27.3",
56 "QUANTUM FIREBALLP LM20.5",
57 NULL
58};
59
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080060static u8 max_dma_rate(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
62 u8 mode;
63
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080064 switch(pdev->device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 case PCI_DEVICE_ID_PROMISE_20277:
66 case PCI_DEVICE_ID_PROMISE_20276:
67 case PCI_DEVICE_ID_PROMISE_20275:
68 case PCI_DEVICE_ID_PROMISE_20271:
69 case PCI_DEVICE_ID_PROMISE_20269:
70 mode = 4;
71 break;
72 case PCI_DEVICE_ID_PROMISE_20270:
73 case PCI_DEVICE_ID_PROMISE_20268:
74 mode = 3;
75 break;
76 default:
77 return 0;
78 }
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080079
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 return mode;
81}
82
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080083/**
84 * get_indexed_reg - Get indexed register
85 * @hwif: for the port address
86 * @index: index of the indexed register
87 */
88static u8 get_indexed_reg(ide_hwif_t *hwif, u8 index)
89{
90 u8 value;
91
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +010092 outb(index, hwif->dma_vendor1);
93 value = inb(hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080094
95 DBG("index[%02X] value[%02X]\n", index, value);
96 return value;
97}
98
99/**
100 * set_indexed_reg - Set indexed register
101 * @hwif: for the port address
102 * @index: index of the indexed register
103 */
104static void set_indexed_reg(ide_hwif_t *hwif, u8 index, u8 value)
105{
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100106 outb(index, hwif->dma_vendor1);
107 outb(value, hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800108 DBG("index[%02X] value[%02X]\n", index, value);
109}
110
111/*
112 * ATA Timing Tables based on 133 MHz PLL output clock.
113 *
114 * If the PLL outputs 100 MHz clock, the ASIC hardware will set
115 * the timing registers automatically when "set features" command is
116 * issued to the device. However, if the PLL output clock is 133 MHz,
117 * the following tables must be used.
118 */
119static struct pio_timing {
120 u8 reg0c, reg0d, reg13;
121} pio_timings [] = {
122 { 0xfb, 0x2b, 0xac }, /* PIO mode 0, IORDY off, Prefetch off */
123 { 0x46, 0x29, 0xa4 }, /* PIO mode 1, IORDY off, Prefetch off */
124 { 0x23, 0x26, 0x64 }, /* PIO mode 2, IORDY off, Prefetch off */
125 { 0x27, 0x0d, 0x35 }, /* PIO mode 3, IORDY on, Prefetch off */
126 { 0x23, 0x09, 0x25 }, /* PIO mode 4, IORDY on, Prefetch off */
127};
128
129static struct mwdma_timing {
130 u8 reg0e, reg0f;
131} mwdma_timings [] = {
132 { 0xdf, 0x5f }, /* MWDMA mode 0 */
133 { 0x6b, 0x27 }, /* MWDMA mode 1 */
134 { 0x69, 0x25 }, /* MWDMA mode 2 */
135};
136
137static struct udma_timing {
138 u8 reg10, reg11, reg12;
139} udma_timings [] = {
140 { 0x4a, 0x0f, 0xd5 }, /* UDMA mode 0 */
141 { 0x3a, 0x0a, 0xd0 }, /* UDMA mode 1 */
142 { 0x2a, 0x07, 0xcd }, /* UDMA mode 2 */
143 { 0x1a, 0x05, 0xcd }, /* UDMA mode 3 */
144 { 0x1a, 0x03, 0xcd }, /* UDMA mode 4 */
145 { 0x1a, 0x02, 0xcb }, /* UDMA mode 5 */
146 { 0x1a, 0x01, 0xcb }, /* UDMA mode 6 */
147};
148
149static int pdcnew_tune_chipset(ide_drive_t *drive, u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150{
151 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800152 u8 adj = (drive->dn & 1) ? 0x08 : 0x00;
153 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200155 speed = ide_rate_filter(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800157 /*
158 * Issue SETFEATURES_XFER to the drive first. PDC202xx hardware will
159 * automatically set the timing registers based on 100 MHz PLL output.
160 */
161 err = ide_config_drive_speed(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800163 /*
164 * As we set up the PLL to output 133 MHz for UltraDMA/133 capable
165 * chips, we must override the default register settings...
166 */
167 if (max_dma_rate(hwif->pci_dev) == 4) {
168 u8 mode = speed & 0x07;
169
170 switch (speed) {
171 case XFER_UDMA_6:
172 case XFER_UDMA_5:
173 case XFER_UDMA_4:
174 case XFER_UDMA_3:
175 case XFER_UDMA_2:
176 case XFER_UDMA_1:
177 case XFER_UDMA_0:
178 set_indexed_reg(hwif, 0x10 + adj,
179 udma_timings[mode].reg10);
180 set_indexed_reg(hwif, 0x11 + adj,
181 udma_timings[mode].reg11);
182 set_indexed_reg(hwif, 0x12 + adj,
183 udma_timings[mode].reg12);
184 break;
185
186 case XFER_MW_DMA_2:
187 case XFER_MW_DMA_1:
188 case XFER_MW_DMA_0:
189 set_indexed_reg(hwif, 0x0e + adj,
190 mwdma_timings[mode].reg0e);
191 set_indexed_reg(hwif, 0x0f + adj,
192 mwdma_timings[mode].reg0f);
193 break;
194 case XFER_PIO_4:
195 case XFER_PIO_3:
196 case XFER_PIO_2:
197 case XFER_PIO_1:
198 case XFER_PIO_0:
199 set_indexed_reg(hwif, 0x0c + adj,
200 pio_timings[mode].reg0c);
201 set_indexed_reg(hwif, 0x0d + adj,
202 pio_timings[mode].reg0d);
203 set_indexed_reg(hwif, 0x13 + adj,
204 pio_timings[mode].reg13);
205 break;
206 default:
207 printk(KERN_ERR "pdc202xx_new: "
208 "Unknown speed %d ignored\n", speed);
209 }
210 } else if (speed == XFER_UDMA_2) {
211 /* Set tHOLD bit to 0 if using UDMA mode 2 */
212 u8 tmp = get_indexed_reg(hwif, 0x10 + adj);
213
214 set_indexed_reg(hwif, 0x10 + adj, tmp & 0x7f);
215 }
216
217 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218}
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220static void pdcnew_tune_drive(ide_drive_t *drive, u8 pio)
221{
Bartlomiej Zolnierkiewicz21347582007-07-20 01:11:58 +0200222 pio = ide_get_best_pio_mode(drive, pio, 4);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800223 (void)pdcnew_tune_chipset(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224}
225
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800226static u8 pdcnew_cable_detect(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227{
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200228 if (get_indexed_reg(hwif, 0x0b) & 0x04)
229 return ATA_CBL_PATA40;
230 else
231 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232}
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800233
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800234static int pdcnew_config_drive_xfer_rate(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 drive->init_speed = 0;
237
Bartlomiej Zolnierkiewicz7f867232007-05-16 00:51:43 +0200238 if (ide_tune_dma(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100239 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100241 if (ide_use_fast_pio(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100242 pdcnew_tune_drive(drive, 255);
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100243
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100244 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245}
246
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800247static int pdcnew_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100249 const char **list, *model = drive->id->model;
250
251 for (list = pdc_quirk_drives; *list != NULL; list++)
252 if (strstr(model, *list) != NULL)
253 return 2;
254 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255}
256
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800257static void pdcnew_reset(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258{
259 /*
260 * Deleted this because it is redundant from the caller.
261 */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800262 printk(KERN_WARNING "pdc202xx_new: %s channel reset.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 HWIF(drive)->channel ? "Secondary" : "Primary");
264}
265
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800266/**
267 * read_counter - Read the byte count registers
268 * @dma_base: for the port address
269 */
270static long __devinit read_counter(u32 dma_base)
271{
272 u32 pri_dma_base = dma_base, sec_dma_base = dma_base + 0x08;
273 u8 cnt0, cnt1, cnt2, cnt3;
274 long count = 0, last;
275 int retry = 3;
276
277 do {
278 last = count;
279
280 /* Read the current count */
281 outb(0x20, pri_dma_base + 0x01);
282 cnt0 = inb(pri_dma_base + 0x03);
283 outb(0x21, pri_dma_base + 0x01);
284 cnt1 = inb(pri_dma_base + 0x03);
285 outb(0x20, sec_dma_base + 0x01);
286 cnt2 = inb(sec_dma_base + 0x03);
287 outb(0x21, sec_dma_base + 0x01);
288 cnt3 = inb(sec_dma_base + 0x03);
289
290 count = (cnt3 << 23) | (cnt2 << 15) | (cnt1 << 8) | cnt0;
291
292 /*
293 * The 30-bit decrementing counter is read in 4 pieces.
294 * Incorrect value may be read when the most significant bytes
295 * are changing...
296 */
297 } while (retry-- && (((last ^ count) & 0x3fff8000) || last < count));
298
299 DBG("cnt0[%02X] cnt1[%02X] cnt2[%02X] cnt3[%02X]\n",
300 cnt0, cnt1, cnt2, cnt3);
301
302 return count;
303}
304
305/**
306 * detect_pll_input_clock - Detect the PLL input clock in Hz.
307 * @dma_base: for the port address
308 * E.g. 16949000 on 33 MHz PCI bus, i.e. half of the PCI clock.
309 */
310static long __devinit detect_pll_input_clock(unsigned long dma_base)
311{
Albert Lee8006bf52007-07-03 22:28:36 +0200312 struct timeval start_time, end_time;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800313 long start_count, end_count;
Albert Lee8006bf52007-07-03 22:28:36 +0200314 long pll_input, usec_elapsed;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800315 u8 scr1;
316
317 start_count = read_counter(dma_base);
Albert Lee8006bf52007-07-03 22:28:36 +0200318 do_gettimeofday(&start_time);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800319
320 /* Start the test mode */
321 outb(0x01, dma_base + 0x01);
322 scr1 = inb(dma_base + 0x03);
323 DBG("scr1[%02X]\n", scr1);
324 outb(scr1 | 0x40, dma_base + 0x03);
325
326 /* Let the counter run for 10 ms. */
327 mdelay(10);
328
329 end_count = read_counter(dma_base);
Albert Lee8006bf52007-07-03 22:28:36 +0200330 do_gettimeofday(&end_time);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800331
332 /* Stop the test mode */
333 outb(0x01, dma_base + 0x01);
334 scr1 = inb(dma_base + 0x03);
335 DBG("scr1[%02X]\n", scr1);
336 outb(scr1 & ~0x40, dma_base + 0x03);
337
338 /*
339 * Calculate the input clock in Hz
340 * (the clock counter is 30 bit wide and counts down)
341 */
Albert Lee8006bf52007-07-03 22:28:36 +0200342 usec_elapsed = (end_time.tv_sec - start_time.tv_sec) * 1000000 +
343 (end_time.tv_usec - start_time.tv_usec);
344 pll_input = ((start_count - end_count) & 0x3ffffff) / 10 *
345 (10000000 / usec_elapsed);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800346
347 DBG("start[%ld] end[%ld]\n", start_count, end_count);
348
349 return pll_input;
350}
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352#ifdef CONFIG_PPC_PMAC
353static void __devinit apple_kiwi_init(struct pci_dev *pdev)
354{
355 struct device_node *np = pci_device_to_OF_node(pdev);
356 unsigned int class_rev = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 u8 conf;
358
Stephen Rothwell55b61fe2007-05-03 17:26:52 +1000359 if (np == NULL || !of_device_is_compatible(np, "kiwi-root"))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 return;
361
362 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class_rev);
363 class_rev &= 0xff;
364
365 if (class_rev >= 0x03) {
366 /* Setup chip magic config stuff (from darwin) */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800367 pci_read_config_byte (pdev, 0x40, &conf);
368 pci_write_config_byte(pdev, 0x40, (conf | 0x01));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370}
371#endif /* CONFIG_PPC_PMAC */
372
373static unsigned int __devinit init_chipset_pdcnew(struct pci_dev *dev, const char *name)
374{
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800375 unsigned long dma_base = pci_resource_start(dev, 4);
376 unsigned long sec_dma_base = dma_base + 0x08;
377 long pll_input, pll_output, ratio;
378 int f, r;
379 u8 pll_ctl0, pll_ctl1;
380
Bartlomiej Zolnierkiewicz01cc6432007-08-20 22:42:56 +0200381 if (dma_base == 0)
382 return -EFAULT;
383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384#ifdef CONFIG_PPC_PMAC
385 apple_kiwi_init(dev);
386#endif
387
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800388 /* Calculate the required PLL output frequency */
389 switch(max_dma_rate(dev)) {
390 case 4: /* it's 133 MHz for Ultra133 chips */
391 pll_output = 133333333;
392 break;
393 case 3: /* and 100 MHz for Ultra100 chips */
394 default:
395 pll_output = 100000000;
396 break;
397 }
398
399 /*
400 * Detect PLL input clock.
401 * On some systems, where PCI bus is running at non-standard clock rate
402 * (e.g. 25 or 40 MHz), we have to adjust the cycle time.
403 * PDC20268 and newer chips employ PLL circuit to help correct timing
404 * registers setting.
405 */
406 pll_input = detect_pll_input_clock(dma_base);
407 printk("%s: PLL input clock is %ld kHz\n", name, pll_input / 1000);
408
409 /* Sanity check */
410 if (unlikely(pll_input < 5000000L || pll_input > 70000000L)) {
411 printk(KERN_ERR "%s: Bad PLL input clock %ld Hz, giving up!\n",
412 name, pll_input);
413 goto out;
414 }
415
416#ifdef DEBUG
417 DBG("pll_output is %ld Hz\n", pll_output);
418
419 /* Show the current clock value of PLL control register
420 * (maybe already configured by the BIOS)
421 */
422 outb(0x02, sec_dma_base + 0x01);
423 pll_ctl0 = inb(sec_dma_base + 0x03);
424 outb(0x03, sec_dma_base + 0x01);
425 pll_ctl1 = inb(sec_dma_base + 0x03);
426
427 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
428#endif
429
430 /*
431 * Calculate the ratio of F, R and NO
432 * POUT = (F + 2) / (( R + 2) * NO)
433 */
434 ratio = pll_output / (pll_input / 1000);
435 if (ratio < 8600L) { /* 8.6x */
436 /* Using NO = 0x01, R = 0x0d */
437 r = 0x0d;
438 } else if (ratio < 12900L) { /* 12.9x */
439 /* Using NO = 0x01, R = 0x08 */
440 r = 0x08;
441 } else if (ratio < 16100L) { /* 16.1x */
442 /* Using NO = 0x01, R = 0x06 */
443 r = 0x06;
444 } else if (ratio < 64000L) { /* 64x */
445 r = 0x00;
446 } else {
447 /* Invalid ratio */
448 printk(KERN_ERR "%s: Bad ratio %ld, giving up!\n", name, ratio);
449 goto out;
450 }
451
452 f = (ratio * (r + 2)) / 1000 - 2;
453
454 DBG("F[%d] R[%d] ratio*1000[%ld]\n", f, r, ratio);
455
456 if (unlikely(f < 0 || f > 127)) {
457 /* Invalid F */
458 printk(KERN_ERR "%s: F[%d] invalid!\n", name, f);
459 goto out;
460 }
461
462 pll_ctl0 = (u8) f;
463 pll_ctl1 = (u8) r;
464
465 DBG("Writing pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
466
467 outb(0x02, sec_dma_base + 0x01);
468 outb(pll_ctl0, sec_dma_base + 0x03);
469 outb(0x03, sec_dma_base + 0x01);
470 outb(pll_ctl1, sec_dma_base + 0x03);
471
472 /* Wait the PLL circuit to be stable */
473 mdelay(30);
474
475#ifdef DEBUG
476 /*
477 * Show the current clock value of PLL control register
478 */
479 outb(0x02, sec_dma_base + 0x01);
480 pll_ctl0 = inb(sec_dma_base + 0x03);
481 outb(0x03, sec_dma_base + 0x01);
482 pll_ctl1 = inb(sec_dma_base + 0x03);
483
484 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
485#endif
486
487 out:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 return dev->irq;
489}
490
491static void __devinit init_hwif_pdc202new(ide_hwif_t *hwif)
492{
493 hwif->autodma = 0;
494
495 hwif->tuneproc = &pdcnew_tune_drive;
496 hwif->quirkproc = &pdcnew_quirkproc;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800497 hwif->speedproc = &pdcnew_tune_chipset;
498 hwif->resetproc = &pdcnew_reset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
Bartlomiej Zolnierkiewicz01cc6432007-08-20 22:42:56 +0200500 hwif->err_stops_fifo = 1;
501
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
503
Bartlomiej Zolnierkiewicz01cc6432007-08-20 22:42:56 +0200504 if (hwif->dma_base == 0)
505 return;
506
Albert Lee362ebd82007-03-26 23:03:19 +0200507 hwif->atapi_dma = 1;
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200508
509 hwif->ultra_mask = hwif->cds->udma_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 hwif->mwdma_mask = 0x07;
511
512 hwif->ide_dma_check = &pdcnew_config_drive_xfer_rate;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800513
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200514 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
515 hwif->cbl = pdcnew_cable_detect(hwif);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800516
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 if (!noautodma)
518 hwif->autodma = 1;
519 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520}
521
522static int __devinit init_setup_pdcnew(struct pci_dev *dev, ide_pci_device_t *d)
523{
524 return ide_setup_pci_device(dev, d);
525}
526
527static int __devinit init_setup_pdc20270(struct pci_dev *dev,
528 ide_pci_device_t *d)
529{
530 struct pci_dev *findev = NULL;
Alan Coxb1489002006-12-08 02:39:58 -0800531 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
533 if ((dev->bus->self &&
534 dev->bus->self->vendor == PCI_VENDOR_ID_DEC) &&
535 (dev->bus->self->device == PCI_DEVICE_ID_DEC_21150)) {
536 if (PCI_SLOT(dev->devfn) & 2)
537 return -ENODEV;
Sergei Shtylyov35198232007-09-11 22:28:34 +0200538
Alan Coxb1489002006-12-08 02:39:58 -0800539 while ((findev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, findev)) != NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 if ((findev->vendor == dev->vendor) &&
541 (findev->device == dev->device) &&
542 (PCI_SLOT(findev->devfn) & 2)) {
543 if (findev->irq != dev->irq) {
544 findev->irq = dev->irq;
545 }
Alan Coxb1489002006-12-08 02:39:58 -0800546 ret = ide_setup_pci_devices(dev, findev, d);
Sergei Shtylyov35198232007-09-11 22:28:34 +0200547 if (ret < 0)
548 pci_dev_put(findev);
Alan Coxb1489002006-12-08 02:39:58 -0800549 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 }
551 }
552 }
553 return ide_setup_pci_device(dev, d);
554}
555
556static int __devinit init_setup_pdc20276(struct pci_dev *dev,
557 ide_pci_device_t *d)
558{
559 if ((dev->bus->self) &&
560 (dev->bus->self->vendor == PCI_VENDOR_ID_INTEL) &&
561 ((dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960) ||
562 (dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960RM))) {
563 printk(KERN_INFO "ide: Skipping Promise PDC20276 "
564 "attached to I2O RAID controller.\n");
565 return -ENODEV;
566 }
567 return ide_setup_pci_device(dev, d);
568}
569
570static ide_pci_device_t pdcnew_chipsets[] __devinitdata = {
571 { /* 0 */
572 .name = "PDC20268",
573 .init_setup = init_setup_pdcnew,
574 .init_chipset = init_chipset_pdcnew,
575 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 .autodma = AUTODMA,
577 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200578 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200579 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 },{ /* 1 */
581 .name = "PDC20269",
582 .init_setup = init_setup_pdcnew,
583 .init_chipset = init_chipset_pdcnew,
584 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 .autodma = AUTODMA,
586 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200587 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200588 .udma_mask = 0x7f, /* udma0-6*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 },{ /* 2 */
590 .name = "PDC20270",
591 .init_setup = init_setup_pdc20270,
592 .init_chipset = init_chipset_pdcnew,
593 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200596 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200597 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 },{ /* 3 */
599 .name = "PDC20271",
600 .init_setup = init_setup_pdcnew,
601 .init_chipset = init_chipset_pdcnew,
602 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 .autodma = AUTODMA,
604 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200605 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200606 .udma_mask = 0x7f, /* udma0-6*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 },{ /* 4 */
608 .name = "PDC20275",
609 .init_setup = init_setup_pdcnew,
610 .init_chipset = init_chipset_pdcnew,
611 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 .autodma = AUTODMA,
613 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200614 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200615 .udma_mask = 0x7f, /* udma0-6*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 },{ /* 5 */
617 .name = "PDC20276",
618 .init_setup = init_setup_pdc20276,
619 .init_chipset = init_chipset_pdcnew,
620 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200623 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200624 .udma_mask = 0x7f, /* udma0-6*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 },{ /* 6 */
626 .name = "PDC20277",
627 .init_setup = init_setup_pdcnew,
628 .init_chipset = init_chipset_pdcnew,
629 .init_hwif = init_hwif_pdc202new,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 .autodma = AUTODMA,
631 .bootable = OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200632 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200633 .udma_mask = 0x7f, /* udma0-6*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 }
635};
636
637/**
638 * pdc202new_init_one - called when a pdc202xx is found
639 * @dev: the pdc202new device
640 * @id: the matching pci id
641 *
642 * Called when the PCI registration layer (or the IDE initialization)
643 * finds a device matching our IDE device tables.
644 */
645
646static int __devinit pdc202new_init_one(struct pci_dev *dev, const struct pci_device_id *id)
647{
648 ide_pci_device_t *d = &pdcnew_chipsets[id->driver_data];
649
650 return d->init_setup(dev, d);
651}
652
653static struct pci_device_id pdc202new_pci_tbl[] = {
654 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20268, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
655 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20269, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
656 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20270, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
657 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20271, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
658 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20275, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
659 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20276, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
660 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20277, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6},
661 { 0, },
662};
663MODULE_DEVICE_TABLE(pci, pdc202new_pci_tbl);
664
665static struct pci_driver driver = {
666 .name = "Promise_IDE",
667 .id_table = pdc202new_pci_tbl,
668 .probe = pdc202new_init_one,
669};
670
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100671static int __init pdc202new_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672{
673 return ide_pci_register_driver(&driver);
674}
675
676module_init(pdc202new_ide_init);
677
678MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
679MODULE_DESCRIPTION("PCI driver module for Promise PDC20268 and higher");
680MODULE_LICENSE("GPL");