blob: 4d768e0853826bda4f8b9b92291baa10d4a5d8d1 [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
24#include <asm/smp.h>
25#include "agp.h"
26#include "intel-agp.h"
27#include <linux/intel-gtt.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
33 * on the Intel IOMMU support (CONFIG_DMAR).
34 * Only newer chipsets need to bother with this, of course.
35 */
36#ifdef CONFIG_DMAR
37#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020038#else
39#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020040#endif
41
Jesse Barnesd1d6ca72010-07-08 09:22:46 -070042/* Max amount of stolen space, anything above will be returned to Linux */
43int intel_max_stolen = 32 * 1024 * 1024;
44EXPORT_SYMBOL(intel_max_stolen);
45
Daniel Vetterf51b7662010-04-14 00:29:52 +020046static const struct aper_size_info_fixed intel_i810_sizes[] =
47{
48 {64, 16384, 4},
49 /* The 32M mode still requires a 64k gatt */
50 {32, 8192, 4}
51};
52
53#define AGP_DCACHE_MEMORY 1
54#define AGP_PHYS_MEMORY 2
55#define INTEL_AGP_CACHED_MEMORY 3
56
57static struct gatt_mask intel_i810_masks[] =
58{
59 {.mask = I810_PTE_VALID, .type = 0},
60 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
61 {.mask = I810_PTE_VALID, .type = 0},
62 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
63 .type = INTEL_AGP_CACHED_MEMORY}
64};
65
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080066#define INTEL_AGP_UNCACHED_MEMORY 0
67#define INTEL_AGP_CACHED_MEMORY_LLC 1
68#define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
69#define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
70#define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
71
72static struct gatt_mask intel_gen6_masks[] =
73{
74 {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
75 .type = INTEL_AGP_UNCACHED_MEMORY },
76 {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
77 .type = INTEL_AGP_CACHED_MEMORY_LLC },
78 {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
79 .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
80 {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
81 .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
82 {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
83 .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
84};
85
Daniel Vetter1a997ff2010-09-08 21:18:53 +020086struct intel_gtt_driver {
87 unsigned int gen : 8;
88 unsigned int is_g33 : 1;
89 unsigned int is_pineview : 1;
90 unsigned int is_ironlake : 1;
Daniel Vetter73800422010-08-29 17:29:50 +020091 /* Chipset specific GTT setup */
92 int (*setup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020093 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
94 /* Flags is a more or less chipset specific opaque value.
95 * For chipsets that need to support old ums (non-gem) code, this
96 * needs to be identical to the various supported agp memory types! */
Daniel Vetter1a997ff2010-09-08 21:18:53 +020097};
98
Daniel Vetterf51b7662010-04-14 00:29:52 +020099static struct _intel_private {
Daniel Vetter0ade6382010-08-24 22:18:41 +0200100 struct intel_gtt base;
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200101 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200102 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200103 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200104 u8 __iomem *registers;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200105 phys_addr_t gtt_bus_addr;
Daniel Vetter73800422010-08-29 17:29:50 +0200106 phys_addr_t gma_bus_addr;
Chris Wilson3f08e4e2010-09-14 20:15:22 +0100107 phys_addr_t pte_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200108 u32 __iomem *gtt; /* I915G */
109 int num_dcache_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200110 union {
111 void __iomem *i9xx_flush_page;
112 void *i8xx_flush_page;
113 };
114 struct page *i8xx_page;
115 struct resource ifp_resource;
116 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200117 struct page *scratch_page;
118 dma_addr_t scratch_page_dma;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200119} intel_private;
120
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200121#define INTEL_GTT_GEN intel_private.driver->gen
122#define IS_G33 intel_private.driver->is_g33
123#define IS_PINEVIEW intel_private.driver->is_pineview
124#define IS_IRONLAKE intel_private.driver->is_ironlake
125
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200126#if USE_PCI_DMA_API
Daniel Vetterf51b7662010-04-14 00:29:52 +0200127static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
128{
129 *ret = pci_map_page(intel_private.pcidev, page, 0,
130 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
131 if (pci_dma_mapping_error(intel_private.pcidev, *ret))
132 return -EINVAL;
133 return 0;
134}
135
136static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
137{
138 pci_unmap_page(intel_private.pcidev, dma,
139 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
140}
141
142static void intel_agp_free_sglist(struct agp_memory *mem)
143{
144 struct sg_table st;
145
146 st.sgl = mem->sg_list;
147 st.orig_nents = st.nents = mem->page_count;
148
149 sg_free_table(&st);
150
151 mem->sg_list = NULL;
152 mem->num_sg = 0;
153}
154
155static int intel_agp_map_memory(struct agp_memory *mem)
156{
157 struct sg_table st;
158 struct scatterlist *sg;
159 int i;
160
161 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
162
163 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100164 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200165
166 mem->sg_list = sg = st.sgl;
167
168 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
169 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
170
171 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
172 mem->page_count, PCI_DMA_BIDIRECTIONAL);
Chris Wilson831cd442010-07-24 18:29:37 +0100173 if (unlikely(!mem->num_sg))
174 goto err;
175
Daniel Vetterf51b7662010-04-14 00:29:52 +0200176 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100177
178err:
179 sg_free_table(&st);
180 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200181}
182
183static void intel_agp_unmap_memory(struct agp_memory *mem)
184{
185 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
186
187 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
188 mem->page_count, PCI_DMA_BIDIRECTIONAL);
189 intel_agp_free_sglist(mem);
190}
191
192static void intel_agp_insert_sg_entries(struct agp_memory *mem,
193 off_t pg_start, int mask_type)
194{
195 struct scatterlist *sg;
196 int i, j;
197
198 j = pg_start;
199
200 WARN_ON(!mem->num_sg);
201
202 if (mem->num_sg == mem->page_count) {
203 for_each_sg(mem->sg_list, sg, mem->page_count, i) {
204 writel(agp_bridge->driver->mask_memory(agp_bridge,
205 sg_dma_address(sg), mask_type),
206 intel_private.gtt+j);
207 j++;
208 }
209 } else {
210 /* sg may merge pages, but we have to separate
211 * per-page addr for GTT */
212 unsigned int len, m;
213
214 for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
215 len = sg_dma_len(sg) / PAGE_SIZE;
216 for (m = 0; m < len; m++) {
217 writel(agp_bridge->driver->mask_memory(agp_bridge,
218 sg_dma_address(sg) + m * PAGE_SIZE,
219 mask_type),
220 intel_private.gtt+j);
221 j++;
222 }
223 }
224 }
225 readl(intel_private.gtt+j-1);
226}
227
228#else
229
230static void intel_agp_insert_sg_entries(struct agp_memory *mem,
231 off_t pg_start, int mask_type)
232{
233 int i, j;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200234
235 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
236 writel(agp_bridge->driver->mask_memory(agp_bridge,
237 page_to_phys(mem->pages[i]), mask_type),
238 intel_private.gtt+j);
239 }
240
241 readl(intel_private.gtt+j-1);
242}
243
244#endif
245
246static int intel_i810_fetch_size(void)
247{
248 u32 smram_miscc;
249 struct aper_size_info_fixed *values;
250
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200251 pci_read_config_dword(intel_private.bridge_dev,
252 I810_SMRAM_MISCC, &smram_miscc);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200253 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
254
255 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200256 dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200257 return 0;
258 }
259 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
Daniel Vettere1583162010-04-14 00:29:58 +0200260 agp_bridge->current_size = (void *) (values + 1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200261 agp_bridge->aperture_size_idx = 1;
262 return values[1].size;
263 } else {
Daniel Vettere1583162010-04-14 00:29:58 +0200264 agp_bridge->current_size = (void *) (values);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200265 agp_bridge->aperture_size_idx = 0;
266 return values[0].size;
267 }
268
269 return 0;
270}
271
272static int intel_i810_configure(void)
273{
274 struct aper_size_info_fixed *current_size;
275 u32 temp;
276 int i;
277
278 current_size = A_SIZE_FIX(agp_bridge->current_size);
279
280 if (!intel_private.registers) {
281 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
282 temp &= 0xfff80000;
283
284 intel_private.registers = ioremap(temp, 128 * 4096);
285 if (!intel_private.registers) {
286 dev_err(&intel_private.pcidev->dev,
287 "can't remap memory\n");
288 return -ENOMEM;
289 }
290 }
291
292 if ((readl(intel_private.registers+I810_DRAM_CTL)
293 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
294 /* This will need to be dynamically assigned */
295 dev_info(&intel_private.pcidev->dev,
296 "detected 4MB dedicated video ram\n");
297 intel_private.num_dcache_entries = 1024;
298 }
299 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
300 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
301 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
302 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
303
304 if (agp_bridge->driver->needs_scratch_page) {
305 for (i = 0; i < current_size->num_entries; i++) {
306 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
307 }
308 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
309 }
310 global_cache_flush();
311 return 0;
312}
313
314static void intel_i810_cleanup(void)
315{
316 writel(0, intel_private.registers+I810_PGETBL_CTL);
317 readl(intel_private.registers); /* PCI Posting. */
318 iounmap(intel_private.registers);
319}
320
Daniel Vetterffdd7512010-08-27 17:51:29 +0200321static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200322{
323 return;
324}
325
326/* Exists to support ARGB cursors */
327static struct page *i8xx_alloc_pages(void)
328{
329 struct page *page;
330
331 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
332 if (page == NULL)
333 return NULL;
334
335 if (set_pages_uc(page, 4) < 0) {
336 set_pages_wb(page, 4);
337 __free_pages(page, 2);
338 return NULL;
339 }
340 get_page(page);
341 atomic_inc(&agp_bridge->current_memory_agp);
342 return page;
343}
344
345static void i8xx_destroy_pages(struct page *page)
346{
347 if (page == NULL)
348 return;
349
350 set_pages_wb(page, 4);
351 put_page(page);
352 __free_pages(page, 2);
353 atomic_dec(&agp_bridge->current_memory_agp);
354}
355
356static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
357 int type)
358{
359 if (type < AGP_USER_TYPES)
360 return type;
361 else if (type == AGP_USER_CACHED_MEMORY)
362 return INTEL_AGP_CACHED_MEMORY;
363 else
364 return 0;
365}
366
Zhenyu Wangf8f235e2010-08-27 11:08:57 +0800367static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
368 int type)
369{
370 unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
371 unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
372
373 if (type_mask == AGP_USER_UNCACHED_MEMORY)
374 return INTEL_AGP_UNCACHED_MEMORY;
375 else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
376 return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
377 INTEL_AGP_CACHED_MEMORY_LLC_MLC;
378 else /* set 'normal'/'cached' to LLC by default */
379 return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
380 INTEL_AGP_CACHED_MEMORY_LLC;
381}
382
383
Daniel Vetterf51b7662010-04-14 00:29:52 +0200384static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
385 int type)
386{
387 int i, j, num_entries;
388 void *temp;
389 int ret = -EINVAL;
390 int mask_type;
391
392 if (mem->page_count == 0)
393 goto out;
394
395 temp = agp_bridge->current_size;
396 num_entries = A_SIZE_FIX(temp)->num_entries;
397
398 if ((pg_start + mem->page_count) > num_entries)
399 goto out_err;
400
401
402 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
403 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
404 ret = -EBUSY;
405 goto out_err;
406 }
407 }
408
409 if (type != mem->type)
410 goto out_err;
411
412 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
413
414 switch (mask_type) {
415 case AGP_DCACHE_MEMORY:
416 if (!mem->is_flushed)
417 global_cache_flush();
418 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
419 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
420 intel_private.registers+I810_PTE_BASE+(i*4));
421 }
422 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
423 break;
424 case AGP_PHYS_MEMORY:
425 case AGP_NORMAL_MEMORY:
426 if (!mem->is_flushed)
427 global_cache_flush();
428 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
429 writel(agp_bridge->driver->mask_memory(agp_bridge,
430 page_to_phys(mem->pages[i]), mask_type),
431 intel_private.registers+I810_PTE_BASE+(j*4));
432 }
433 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
434 break;
435 default:
436 goto out_err;
437 }
438
Daniel Vetterf51b7662010-04-14 00:29:52 +0200439out:
440 ret = 0;
441out_err:
442 mem->is_flushed = true;
443 return ret;
444}
445
446static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
447 int type)
448{
449 int i;
450
451 if (mem->page_count == 0)
452 return 0;
453
454 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
455 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
456 }
457 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
458
Daniel Vetterf51b7662010-04-14 00:29:52 +0200459 return 0;
460}
461
462/*
463 * The i810/i830 requires a physical address to program its mouse
464 * pointer into hardware.
465 * However the Xserver still writes to it through the agp aperture.
466 */
467static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
468{
469 struct agp_memory *new;
470 struct page *page;
471
472 switch (pg_count) {
473 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
474 break;
475 case 4:
476 /* kludge to get 4 physical pages for ARGB cursor */
477 page = i8xx_alloc_pages();
478 break;
479 default:
480 return NULL;
481 }
482
483 if (page == NULL)
484 return NULL;
485
486 new = agp_create_memory(pg_count);
487 if (new == NULL)
488 return NULL;
489
490 new->pages[0] = page;
491 if (pg_count == 4) {
492 /* kludge to get 4 physical pages for ARGB cursor */
493 new->pages[1] = new->pages[0] + 1;
494 new->pages[2] = new->pages[1] + 1;
495 new->pages[3] = new->pages[2] + 1;
496 }
497 new->page_count = pg_count;
498 new->num_scratch_pages = pg_count;
499 new->type = AGP_PHYS_MEMORY;
500 new->physical = page_to_phys(new->pages[0]);
501 return new;
502}
503
504static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
505{
506 struct agp_memory *new;
507
508 if (type == AGP_DCACHE_MEMORY) {
509 if (pg_count != intel_private.num_dcache_entries)
510 return NULL;
511
512 new = agp_create_memory(1);
513 if (new == NULL)
514 return NULL;
515
516 new->type = AGP_DCACHE_MEMORY;
517 new->page_count = pg_count;
518 new->num_scratch_pages = 0;
519 agp_free_page_array(new);
520 return new;
521 }
522 if (type == AGP_PHYS_MEMORY)
523 return alloc_agpphysmem_i8xx(pg_count, type);
524 return NULL;
525}
526
527static void intel_i810_free_by_type(struct agp_memory *curr)
528{
529 agp_free_key(curr->key);
530 if (curr->type == AGP_PHYS_MEMORY) {
531 if (curr->page_count == 4)
532 i8xx_destroy_pages(curr->pages[0]);
533 else {
534 agp_bridge->driver->agp_destroy_page(curr->pages[0],
535 AGP_PAGE_DESTROY_UNMAP);
536 agp_bridge->driver->agp_destroy_page(curr->pages[0],
537 AGP_PAGE_DESTROY_FREE);
538 }
539 agp_free_page_array(curr);
540 }
541 kfree(curr);
542}
543
544static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
545 dma_addr_t addr, int type)
546{
547 /* Type checking must be done elsewhere */
548 return addr | bridge->driver->masks[type].mask;
549}
550
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200551static int intel_gtt_setup_scratch_page(void)
552{
553 struct page *page;
554 dma_addr_t dma_addr;
555
556 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
557 if (page == NULL)
558 return -ENOMEM;
559 get_page(page);
560 set_pages_uc(page, 1);
561
562 if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
563 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
564 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
565 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
566 return -EINVAL;
567
568 intel_private.scratch_page_dma = dma_addr;
569 } else
570 intel_private.scratch_page_dma = page_to_phys(page);
571
572 intel_private.scratch_page = page;
573
574 return 0;
575}
576
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100577static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200578 {128, 32768, 5},
579 /* The 64M mode still requires a 128k gatt */
580 {64, 16384, 5},
581 {256, 65536, 6},
582 {512, 131072, 7},
583};
584
Daniel Vetterbfde0672010-08-24 23:07:59 +0200585static unsigned int intel_gtt_stolen_entries(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200586{
587 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200588 u8 rdct;
589 int local = 0;
590 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200591 unsigned int overhead_entries, stolen_entries;
592 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200593
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200594 pci_read_config_word(intel_private.bridge_dev,
595 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200596
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200597 if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
Daniel Vetterfbe40782010-08-27 17:12:41 +0200598 overhead_entries = 0;
599 else
600 overhead_entries = intel_private.base.gtt_mappable_entries
601 / 1024;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200602
Daniel Vetterfbe40782010-08-27 17:12:41 +0200603 overhead_entries += 1; /* BIOS popup */
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200604
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200605 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
606 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200607 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
608 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200609 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200610 break;
611 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200612 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200613 break;
614 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200615 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200616 break;
617 case I830_GMCH_GMS_LOCAL:
618 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200619 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200620 MB(ddt[I830_RDRAM_DDT(rdct)]);
621 local = 1;
622 break;
623 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200624 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200625 break;
626 }
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200627 } else if (INTEL_GTT_GEN == 6) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200628 /*
629 * SandyBridge has new memory control reg at 0x50.w
630 */
631 u16 snb_gmch_ctl;
632 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
633 switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
634 case SNB_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200635 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200636 break;
637 case SNB_GMCH_GMS_STOLEN_64M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200638 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200639 break;
640 case SNB_GMCH_GMS_STOLEN_96M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200641 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200642 break;
643 case SNB_GMCH_GMS_STOLEN_128M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200644 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200645 break;
646 case SNB_GMCH_GMS_STOLEN_160M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200647 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200648 break;
649 case SNB_GMCH_GMS_STOLEN_192M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200650 stolen_size = MB(192);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200651 break;
652 case SNB_GMCH_GMS_STOLEN_224M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200653 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200654 break;
655 case SNB_GMCH_GMS_STOLEN_256M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200656 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200657 break;
658 case SNB_GMCH_GMS_STOLEN_288M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200659 stolen_size = MB(288);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200660 break;
661 case SNB_GMCH_GMS_STOLEN_320M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200662 stolen_size = MB(320);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200663 break;
664 case SNB_GMCH_GMS_STOLEN_352M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200665 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200666 break;
667 case SNB_GMCH_GMS_STOLEN_384M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200668 stolen_size = MB(384);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200669 break;
670 case SNB_GMCH_GMS_STOLEN_416M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200671 stolen_size = MB(416);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200672 break;
673 case SNB_GMCH_GMS_STOLEN_448M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200674 stolen_size = MB(448);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200675 break;
676 case SNB_GMCH_GMS_STOLEN_480M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200677 stolen_size = MB(480);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200678 break;
679 case SNB_GMCH_GMS_STOLEN_512M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200680 stolen_size = MB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200681 break;
682 }
683 } else {
684 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
685 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200686 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200687 break;
688 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200689 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200690 break;
691 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200692 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200693 break;
694 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200695 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200696 break;
697 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200698 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200699 break;
700 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200701 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200702 break;
703 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200704 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200705 break;
706 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200707 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200708 break;
709 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200710 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200711 break;
712 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200713 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200714 break;
715 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200716 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200717 break;
718 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200719 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200720 break;
721 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200722 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200723 break;
724 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200725 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200726 break;
727 }
728 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200729
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200730 if (!local && stolen_size > intel_max_stolen) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200731 dev_info(&intel_private.bridge_dev->dev,
Jesse Barnesd1d6ca72010-07-08 09:22:46 -0700732 "detected %dK stolen memory, trimming to %dK\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200733 stolen_size / KB(1), intel_max_stolen / KB(1));
734 stolen_size = intel_max_stolen;
735 } else if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200736 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200737 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200738 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200739 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200740 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200741 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200742 }
743
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200744 stolen_entries = stolen_size/KB(4) - overhead_entries;
745
746 return stolen_entries;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200747}
748
Daniel Vetterfbe40782010-08-27 17:12:41 +0200749static unsigned int intel_gtt_total_entries(void)
750{
751 int size;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200752
Daniel Vetter210b23c2010-08-28 16:14:32 +0200753 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
Daniel Vetterfbe40782010-08-27 17:12:41 +0200754 u32 pgetbl_ctl;
755 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
756
Daniel Vetterfbe40782010-08-27 17:12:41 +0200757 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
758 case I965_PGETBL_SIZE_128KB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200759 size = KB(128);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200760 break;
761 case I965_PGETBL_SIZE_256KB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200762 size = KB(256);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200763 break;
764 case I965_PGETBL_SIZE_512KB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200765 size = KB(512);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200766 break;
767 case I965_PGETBL_SIZE_1MB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200768 size = KB(1024);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200769 break;
770 case I965_PGETBL_SIZE_2MB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200771 size = KB(2048);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200772 break;
773 case I965_PGETBL_SIZE_1_5MB:
Daniel Vettere5e408f2010-08-28 11:04:32 +0200774 size = KB(1024 + 512);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200775 break;
776 default:
777 dev_info(&intel_private.pcidev->dev,
778 "unknown page table size, assuming 512KB\n");
Daniel Vettere5e408f2010-08-28 11:04:32 +0200779 size = KB(512);
Daniel Vetterfbe40782010-08-27 17:12:41 +0200780 }
Daniel Vettere5e408f2010-08-28 11:04:32 +0200781
782 return size/4;
Daniel Vetter210b23c2010-08-28 16:14:32 +0200783 } else if (INTEL_GTT_GEN == 6) {
784 u16 snb_gmch_ctl;
785
786 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
787 switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
788 default:
789 case SNB_GTT_SIZE_0M:
790 printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
791 size = MB(0);
792 break;
793 case SNB_GTT_SIZE_1M:
794 size = MB(1);
795 break;
796 case SNB_GTT_SIZE_2M:
797 size = MB(2);
798 break;
799 }
800 return size/4;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200801 } else {
802 /* On previous hardware, the GTT size was just what was
803 * required to map the aperture.
804 */
Daniel Vettere5e408f2010-08-28 11:04:32 +0200805 return intel_private.base.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200806 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200807}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200808
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200809static unsigned int intel_gtt_mappable_entries(void)
810{
811 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200812
Daniel Vetter239918f2010-08-31 22:30:43 +0200813 if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100814 u16 gmch_ctrl;
815
816 pci_read_config_word(intel_private.bridge_dev,
817 I830_GMCH_CTRL, &gmch_ctrl);
818
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200819 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100820 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200821 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100822 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200823 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200824 /* 9xx supports large sizes, just look at the length */
825 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200826 }
827
828 return aperture_size >> PAGE_SHIFT;
829}
830
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200831static void intel_gtt_teardown_scratch_page(void)
832{
833 set_pages_wb(intel_private.scratch_page, 1);
834 pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
835 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
836 put_page(intel_private.scratch_page);
837 __free_page(intel_private.scratch_page);
838}
839
840static void intel_gtt_cleanup(void)
841{
842 if (intel_private.i9xx_flush_page)
843 iounmap(intel_private.i9xx_flush_page);
844 if (intel_private.resource_valid)
845 release_resource(&intel_private.ifp_resource);
846 intel_private.ifp_resource.start = 0;
847 intel_private.resource_valid = 0;
848 iounmap(intel_private.gtt);
849 iounmap(intel_private.registers);
850
851 intel_gtt_teardown_scratch_page();
852}
853
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200854static int intel_gtt_init(void)
855{
Daniel Vetterf67eab62010-08-29 17:27:36 +0200856 u32 gtt_map_size;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200857 int ret;
858
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200859 ret = intel_private.driver->setup();
860 if (ret != 0)
861 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200862
863 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
864 intel_private.base.gtt_total_entries = intel_gtt_total_entries();
865
866 gtt_map_size = intel_private.base.gtt_total_entries * 4;
867
868 intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
869 gtt_map_size);
870 if (!intel_private.gtt) {
871 iounmap(intel_private.registers);
872 return -ENOMEM;
873 }
874
875 global_cache_flush(); /* FIXME: ? */
876
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200877 /* we have to call this as early as possible after the MMIO base address is known */
878 intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
879 if (intel_private.base.gtt_stolen_entries == 0) {
880 iounmap(intel_private.registers);
Daniel Vetterf67eab62010-08-29 17:27:36 +0200881 iounmap(intel_private.gtt);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200882 return -ENOMEM;
883 }
884
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200885 ret = intel_gtt_setup_scratch_page();
886 if (ret != 0) {
887 intel_gtt_cleanup();
888 return ret;
889 }
890
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200891 return 0;
892}
893
Daniel Vetter3e921f92010-08-27 15:33:26 +0200894static int intel_fake_agp_fetch_size(void)
895{
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100896 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200897 unsigned int aper_size;
898 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200899
900 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
901 / MB(1);
902
903 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200904 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100905 agp_bridge->current_size =
906 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200907 return aper_size;
908 }
909 }
910
911 return 0;
912}
913
Daniel Vetterf51b7662010-04-14 00:29:52 +0200914static void intel_i830_fini_flush(void)
915{
916 kunmap(intel_private.i8xx_page);
917 intel_private.i8xx_flush_page = NULL;
918 unmap_page_from_agp(intel_private.i8xx_page);
919
920 __free_page(intel_private.i8xx_page);
921 intel_private.i8xx_page = NULL;
922}
923
924static void intel_i830_setup_flush(void)
925{
926 /* return if we've already set the flush mechanism up */
927 if (intel_private.i8xx_page)
928 return;
929
930 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
931 if (!intel_private.i8xx_page)
932 return;
933
934 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
935 if (!intel_private.i8xx_flush_page)
936 intel_i830_fini_flush();
937}
938
939/* The chipset_flush interface needs to get data that has already been
940 * flushed out of the CPU all the way out to main memory, because the GPU
941 * doesn't snoop those buffers.
942 *
943 * The 8xx series doesn't have the same lovely interface for flushing the
944 * chipset write buffers that the later chips do. According to the 865
945 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
946 * that buffer out, we just fill 1KB and clflush it out, on the assumption
947 * that it'll push whatever was in there out. It appears to work.
948 */
949static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
950{
951 unsigned int *pg = intel_private.i8xx_flush_page;
952
953 memset(pg, 0, 1024);
954
955 if (cpu_has_clflush)
956 clflush_cache_range(pg, 1024);
957 else if (wbinvd_on_all_cpus() != 0)
958 printk(KERN_ERR "Timed out waiting for cache flush.\n");
959}
960
Daniel Vetter351bb272010-09-07 22:41:04 +0200961static void i830_write_entry(dma_addr_t addr, unsigned int entry,
962 unsigned int flags)
963{
964 u32 pte_flags = I810_PTE_VALID;
965
966 switch (flags) {
967 case AGP_DCACHE_MEMORY:
968 pte_flags |= I810_PTE_LOCAL;
969 break;
970 case AGP_USER_CACHED_MEMORY:
971 pte_flags |= I830_PTE_SYSTEM_CACHED;
972 break;
973 }
974
975 writel(addr | pte_flags, intel_private.gtt + entry);
976}
977
Daniel Vetter73800422010-08-29 17:29:50 +0200978static void intel_enable_gtt(void)
979{
Chris Wilson3f08e4e2010-09-14 20:15:22 +0100980 u32 gma_addr;
Daniel Vetter73800422010-08-29 17:29:50 +0200981 u16 gmch_ctrl;
982
Daniel Vetter2d2430c2010-08-29 17:35:30 +0200983 if (INTEL_GTT_GEN == 2)
984 pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
985 &gma_addr);
986 else
987 pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
988 &gma_addr);
989
Daniel Vetter73800422010-08-29 17:29:50 +0200990 intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
991
992 pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
993 gmch_ctrl |= I830_GMCH_ENABLED;
994 pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
995
Chris Wilson3f08e4e2010-09-14 20:15:22 +0100996 writel(intel_private.pte_bus_addr|I810_PGETBL_ENABLED,
997 intel_private.registers+I810_PGETBL_CTL);
Daniel Vetter73800422010-08-29 17:29:50 +0200998 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
999}
1000
1001static int i830_setup(void)
1002{
1003 u32 reg_addr;
1004
1005 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
1006 reg_addr &= 0xfff80000;
1007
1008 intel_private.registers = ioremap(reg_addr, KB(64));
1009 if (!intel_private.registers)
1010 return -ENOMEM;
1011
1012 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
Chris Wilson3f08e4e2010-09-14 20:15:22 +01001013 intel_private.pte_bus_addr =
1014 readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Daniel Vetter73800422010-08-29 17:29:50 +02001015
1016 intel_i830_setup_flush();
1017
1018 return 0;
1019}
1020
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001021static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001022{
Daniel Vetter73800422010-08-29 17:29:50 +02001023 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001024 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +02001025 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001026
1027 return 0;
1028}
1029
Daniel Vetterffdd7512010-08-27 17:51:29 +02001030static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001031{
1032 return 0;
1033}
1034
Daniel Vetter351bb272010-09-07 22:41:04 +02001035static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001036{
Daniel Vetterf51b7662010-04-14 00:29:52 +02001037 int i;
1038
Daniel Vetter73800422010-08-29 17:29:50 +02001039 intel_enable_gtt();
Daniel Vetterf51b7662010-04-14 00:29:52 +02001040
Daniel Vetter73800422010-08-29 17:29:50 +02001041 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001042
Daniel Vetter351bb272010-09-07 22:41:04 +02001043 for (i = intel_private.base.gtt_stolen_entries;
1044 i < intel_private.base.gtt_total_entries; i++) {
1045 intel_private.driver->write_entry(intel_private.scratch_page_dma,
1046 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001047 }
Daniel Vetter351bb272010-09-07 22:41:04 +02001048 readl(intel_private.gtt+i-1); /* PCI Posting. */
Daniel Vetterf51b7662010-04-14 00:29:52 +02001049
1050 global_cache_flush();
1051
Daniel Vetterf51b7662010-04-14 00:29:52 +02001052 return 0;
1053}
1054
Daniel Vetterf51b7662010-04-14 00:29:52 +02001055static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
1056 int type)
1057{
1058 int i, j, num_entries;
1059 void *temp;
1060 int ret = -EINVAL;
1061 int mask_type;
1062
1063 if (mem->page_count == 0)
1064 goto out;
1065
1066 temp = agp_bridge->current_size;
1067 num_entries = A_SIZE_FIX(temp)->num_entries;
1068
Daniel Vetter0ade6382010-08-24 22:18:41 +02001069 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001070 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
Daniel Vetter0ade6382010-08-24 22:18:41 +02001071 "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
1072 pg_start, intel_private.base.gtt_stolen_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001073
1074 dev_info(&intel_private.pcidev->dev,
1075 "trying to insert into local/stolen memory\n");
1076 goto out_err;
1077 }
1078
1079 if ((pg_start + mem->page_count) > num_entries)
1080 goto out_err;
1081
1082 /* The i830 can't check the GTT for entries since its read only,
1083 * depend on the caller to make the correct offset decisions.
1084 */
1085
1086 if (type != mem->type)
1087 goto out_err;
1088
1089 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1090
1091 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1092 mask_type != INTEL_AGP_CACHED_MEMORY)
1093 goto out_err;
1094
1095 if (!mem->is_flushed)
1096 global_cache_flush();
1097
1098 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
1099 writel(agp_bridge->driver->mask_memory(agp_bridge,
1100 page_to_phys(mem->pages[i]), mask_type),
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001101 intel_private.gtt+j);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001102 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001103 readl(intel_private.gtt+j-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001104
1105out:
1106 ret = 0;
1107out_err:
1108 mem->is_flushed = true;
1109 return ret;
1110}
1111
1112static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
1113 int type)
1114{
1115 int i;
1116
1117 if (mem->page_count == 0)
1118 return 0;
1119
Daniel Vetter0ade6382010-08-24 22:18:41 +02001120 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001121 dev_info(&intel_private.pcidev->dev,
1122 "trying to disable local/stolen memory\n");
1123 return -EINVAL;
1124 }
1125
1126 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001127 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001128 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001129 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001130
Daniel Vetterf51b7662010-04-14 00:29:52 +02001131 return 0;
1132}
1133
Daniel Vetterffdd7512010-08-27 17:51:29 +02001134static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
1135 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001136{
1137 if (type == AGP_PHYS_MEMORY)
1138 return alloc_agpphysmem_i8xx(pg_count, type);
1139 /* always return NULL for other allocation types for now */
1140 return NULL;
1141}
1142
1143static int intel_alloc_chipset_flush_resource(void)
1144{
1145 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001146 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001147 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001148 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001149
1150 return ret;
1151}
1152
1153static void intel_i915_setup_chipset_flush(void)
1154{
1155 int ret;
1156 u32 temp;
1157
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001158 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001159 if (!(temp & 0x1)) {
1160 intel_alloc_chipset_flush_resource();
1161 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001162 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001163 } else {
1164 temp &= ~1;
1165
1166 intel_private.resource_valid = 1;
1167 intel_private.ifp_resource.start = temp;
1168 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1169 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1170 /* some BIOSes reserve this area in a pnp some don't */
1171 if (ret)
1172 intel_private.resource_valid = 0;
1173 }
1174}
1175
1176static void intel_i965_g33_setup_chipset_flush(void)
1177{
1178 u32 temp_hi, temp_lo;
1179 int ret;
1180
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001181 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1182 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001183
1184 if (!(temp_lo & 0x1)) {
1185
1186 intel_alloc_chipset_flush_resource();
1187
1188 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001189 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001190 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001191 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001192 } else {
1193 u64 l64;
1194
1195 temp_lo &= ~0x1;
1196 l64 = ((u64)temp_hi << 32) | temp_lo;
1197
1198 intel_private.resource_valid = 1;
1199 intel_private.ifp_resource.start = l64;
1200 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1201 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1202 /* some BIOSes reserve this area in a pnp some don't */
1203 if (ret)
1204 intel_private.resource_valid = 0;
1205 }
1206}
1207
1208static void intel_i9xx_setup_flush(void)
1209{
1210 /* return if already configured */
1211 if (intel_private.ifp_resource.start)
1212 return;
1213
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001214 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001215 return;
1216
1217 /* setup a resource for this object */
1218 intel_private.ifp_resource.name = "Intel Flush Page";
1219 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1220
1221 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001222 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001223 intel_i965_g33_setup_chipset_flush();
1224 } else {
1225 intel_i915_setup_chipset_flush();
1226 }
1227
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001228 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001229 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001230 if (!intel_private.i9xx_flush_page)
1231 dev_err(&intel_private.pcidev->dev,
1232 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001233}
1234
Chris Wilsonf1befe72010-05-18 12:24:51 +01001235static int intel_i9xx_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001236{
Daniel Vetterf51b7662010-04-14 00:29:52 +02001237 int i;
1238
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001239 intel_enable_gtt();
Daniel Vetterf51b7662010-04-14 00:29:52 +02001240
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001241 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +02001242
1243 if (agp_bridge->driver->needs_scratch_page) {
Daniel Vetter0ade6382010-08-24 22:18:41 +02001244 for (i = intel_private.base.gtt_stolen_entries; i <
1245 intel_private.base.gtt_total_entries; i++) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001246 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1247 }
1248 readl(intel_private.gtt+i-1); /* PCI Posting. */
1249 }
1250
1251 global_cache_flush();
1252
Daniel Vetterf51b7662010-04-14 00:29:52 +02001253 return 0;
1254}
1255
Daniel Vetterf51b7662010-04-14 00:29:52 +02001256static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1257{
1258 if (intel_private.i9xx_flush_page)
1259 writel(1, intel_private.i9xx_flush_page);
1260}
1261
1262static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1263 int type)
1264{
1265 int num_entries;
1266 void *temp;
1267 int ret = -EINVAL;
1268 int mask_type;
1269
1270 if (mem->page_count == 0)
1271 goto out;
1272
1273 temp = agp_bridge->current_size;
1274 num_entries = A_SIZE_FIX(temp)->num_entries;
1275
Daniel Vetter0ade6382010-08-24 22:18:41 +02001276 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001277 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
Daniel Vetter0ade6382010-08-24 22:18:41 +02001278 "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
1279 pg_start, intel_private.base.gtt_stolen_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001280
1281 dev_info(&intel_private.pcidev->dev,
1282 "trying to insert into local/stolen memory\n");
1283 goto out_err;
1284 }
1285
1286 if ((pg_start + mem->page_count) > num_entries)
1287 goto out_err;
1288
1289 /* The i915 can't check the GTT for entries since it's read only;
1290 * depend on the caller to make the correct offset decisions.
1291 */
1292
1293 if (type != mem->type)
1294 goto out_err;
1295
1296 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1297
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001298 if (INTEL_GTT_GEN != 6 && mask_type != 0 &&
1299 mask_type != AGP_PHYS_MEMORY &&
Daniel Vetterf51b7662010-04-14 00:29:52 +02001300 mask_type != INTEL_AGP_CACHED_MEMORY)
1301 goto out_err;
1302
1303 if (!mem->is_flushed)
1304 global_cache_flush();
1305
1306 intel_agp_insert_sg_entries(mem, pg_start, mask_type);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001307
1308 out:
1309 ret = 0;
1310 out_err:
1311 mem->is_flushed = true;
1312 return ret;
1313}
1314
1315static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1316 int type)
1317{
1318 int i;
1319
1320 if (mem->page_count == 0)
1321 return 0;
1322
Daniel Vetter0ade6382010-08-24 22:18:41 +02001323 if (pg_start < intel_private.base.gtt_stolen_entries) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001324 dev_info(&intel_private.pcidev->dev,
1325 "trying to disable local/stolen memory\n");
1326 return -EINVAL;
1327 }
1328
1329 for (i = pg_start; i < (mem->page_count + pg_start); i++)
1330 writel(agp_bridge->scratch_page, intel_private.gtt+i);
1331
1332 readl(intel_private.gtt+i-1);
1333
Daniel Vetterf51b7662010-04-14 00:29:52 +02001334 return 0;
1335}
1336
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001337static int i9xx_setup(void)
1338{
1339 u32 reg_addr;
1340
1341 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1342
1343 reg_addr &= 0xfff80000;
1344
1345 intel_private.registers = ioremap(reg_addr, 128 * 4096);
1346 if (!intel_private.registers)
1347 return -ENOMEM;
1348
1349 if (INTEL_GTT_GEN == 3) {
1350 u32 gtt_addr;
Chris Wilson3f08e4e2010-09-14 20:15:22 +01001351
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001352 pci_read_config_dword(intel_private.pcidev,
1353 I915_PTEADDR, &gtt_addr);
1354 intel_private.gtt_bus_addr = gtt_addr;
1355 } else {
1356 u32 gtt_offset;
1357
1358 switch (INTEL_GTT_GEN) {
1359 case 5:
1360 case 6:
1361 gtt_offset = MB(2);
1362 break;
1363 case 4:
1364 default:
1365 gtt_offset = KB(512);
1366 break;
1367 }
1368 intel_private.gtt_bus_addr = reg_addr + gtt_offset;
1369 }
1370
Chris Wilson3f08e4e2010-09-14 20:15:22 +01001371 intel_private.pte_bus_addr =
1372 readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1373
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001374 intel_i9xx_setup_flush();
1375
1376 return 0;
1377}
1378
Daniel Vetterf51b7662010-04-14 00:29:52 +02001379/*
1380 * The i965 supports 36-bit physical addresses, but to keep
1381 * the format of the GTT the same, the bits that don't fit
1382 * in a 32-bit word are shifted down to bits 4..7.
1383 *
1384 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1385 * is always zero on 32-bit architectures, so no need to make
1386 * this conditional.
1387 */
1388static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
1389 dma_addr_t addr, int type)
1390{
1391 /* Shift high bits down */
1392 addr |= (addr >> 28) & 0xf0;
1393
1394 /* Type checking must be done elsewhere */
1395 return addr | bridge->driver->masks[type].mask;
1396}
1397
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001398static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
1399 dma_addr_t addr, int type)
1400{
Zhenyu Wang8dfc2b12010-08-23 14:37:52 +08001401 /* gen6 has bit11-4 for physical addr bit39-32 */
1402 addr |= (addr >> 28) & 0xff0;
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001403
1404 /* Type checking must be done elsewhere */
1405 return addr | bridge->driver->masks[type].mask;
1406}
1407
Daniel Vetterf51b7662010-04-14 00:29:52 +02001408static const struct agp_bridge_driver intel_810_driver = {
1409 .owner = THIS_MODULE,
1410 .aperture_sizes = intel_i810_sizes,
1411 .size_type = FIXED_APER_SIZE,
1412 .num_aperture_sizes = 2,
1413 .needs_scratch_page = true,
1414 .configure = intel_i810_configure,
1415 .fetch_size = intel_i810_fetch_size,
1416 .cleanup = intel_i810_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001417 .mask_memory = intel_i810_mask_memory,
1418 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001419 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001420 .cache_flush = global_cache_flush,
1421 .create_gatt_table = agp_generic_create_gatt_table,
1422 .free_gatt_table = agp_generic_free_gatt_table,
1423 .insert_memory = intel_i810_insert_entries,
1424 .remove_memory = intel_i810_remove_entries,
1425 .alloc_by_type = intel_i810_alloc_by_type,
1426 .free_by_type = intel_i810_free_by_type,
1427 .agp_alloc_page = agp_generic_alloc_page,
1428 .agp_alloc_pages = agp_generic_alloc_pages,
1429 .agp_destroy_page = agp_generic_destroy_page,
1430 .agp_destroy_pages = agp_generic_destroy_pages,
1431 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
1432};
1433
1434static const struct agp_bridge_driver intel_830_driver = {
1435 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001436 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001437 .aperture_sizes = intel_fake_agp_sizes,
1438 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vetterf51b7662010-04-14 00:29:52 +02001439 .needs_scratch_page = true,
Daniel Vetter351bb272010-09-07 22:41:04 +02001440 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001441 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001442 .cleanup = intel_gtt_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001443 .mask_memory = intel_i810_mask_memory,
1444 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001445 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001446 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001447 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001448 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001449 .insert_memory = intel_i830_insert_entries,
1450 .remove_memory = intel_i830_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001451 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001452 .free_by_type = intel_i810_free_by_type,
1453 .agp_alloc_page = agp_generic_alloc_page,
1454 .agp_alloc_pages = agp_generic_alloc_pages,
1455 .agp_destroy_page = agp_generic_destroy_page,
1456 .agp_destroy_pages = agp_generic_destroy_pages,
1457 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1458 .chipset_flush = intel_i830_chipset_flush,
1459};
1460
1461static const struct agp_bridge_driver intel_915_driver = {
1462 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001463 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001464 .aperture_sizes = intel_fake_agp_sizes,
1465 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vetterf51b7662010-04-14 00:29:52 +02001466 .needs_scratch_page = true,
Daniel Vetter351bb272010-09-07 22:41:04 +02001467 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001468 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001469 .cleanup = intel_gtt_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001470 .mask_memory = intel_i810_mask_memory,
1471 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001472 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001473 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001474 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001475 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001476 .insert_memory = intel_i915_insert_entries,
1477 .remove_memory = intel_i915_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001478 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001479 .free_by_type = intel_i810_free_by_type,
1480 .agp_alloc_page = agp_generic_alloc_page,
1481 .agp_alloc_pages = agp_generic_alloc_pages,
1482 .agp_destroy_page = agp_generic_destroy_page,
1483 .agp_destroy_pages = agp_generic_destroy_pages,
1484 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1485 .chipset_flush = intel_i915_chipset_flush,
Daniel Vetter0e87d2b2010-09-07 22:11:15 +02001486#if USE_PCI_DMA_API
Daniel Vetterf51b7662010-04-14 00:29:52 +02001487 .agp_map_page = intel_agp_map_page,
1488 .agp_unmap_page = intel_agp_unmap_page,
1489 .agp_map_memory = intel_agp_map_memory,
1490 .agp_unmap_memory = intel_agp_unmap_memory,
1491#endif
1492};
1493
1494static const struct agp_bridge_driver intel_i965_driver = {
1495 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001496 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001497 .aperture_sizes = intel_fake_agp_sizes,
1498 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vetterf51b7662010-04-14 00:29:52 +02001499 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001500 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001501 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001502 .cleanup = intel_gtt_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001503 .mask_memory = intel_i965_mask_memory,
1504 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001505 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001506 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001507 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001508 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001509 .insert_memory = intel_i915_insert_entries,
1510 .remove_memory = intel_i915_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001511 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001512 .free_by_type = intel_i810_free_by_type,
1513 .agp_alloc_page = agp_generic_alloc_page,
1514 .agp_alloc_pages = agp_generic_alloc_pages,
1515 .agp_destroy_page = agp_generic_destroy_page,
1516 .agp_destroy_pages = agp_generic_destroy_pages,
1517 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1518 .chipset_flush = intel_i915_chipset_flush,
Daniel Vetter0e87d2b2010-09-07 22:11:15 +02001519#if USE_PCI_DMA_API
Daniel Vetterf51b7662010-04-14 00:29:52 +02001520 .agp_map_page = intel_agp_map_page,
1521 .agp_unmap_page = intel_agp_unmap_page,
1522 .agp_map_memory = intel_agp_map_memory,
1523 .agp_unmap_memory = intel_agp_unmap_memory,
1524#endif
1525};
1526
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001527static const struct agp_bridge_driver intel_gen6_driver = {
1528 .owner = THIS_MODULE,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001529 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001530 .aperture_sizes = intel_fake_agp_sizes,
1531 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001532 .needs_scratch_page = true,
1533 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001534 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001535 .cleanup = intel_gtt_cleanup,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001536 .mask_memory = intel_gen6_mask_memory,
Zhenyu Wangf8f235e2010-08-27 11:08:57 +08001537 .masks = intel_gen6_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001538 .agp_enable = intel_fake_agp_enable,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001539 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001540 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001541 .free_gatt_table = intel_fake_agp_free_gatt_table,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001542 .insert_memory = intel_i915_insert_entries,
1543 .remove_memory = intel_i915_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001544 .alloc_by_type = intel_fake_agp_alloc_by_type,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001545 .free_by_type = intel_i810_free_by_type,
1546 .agp_alloc_page = agp_generic_alloc_page,
1547 .agp_alloc_pages = agp_generic_alloc_pages,
1548 .agp_destroy_page = agp_generic_destroy_page,
1549 .agp_destroy_pages = agp_generic_destroy_pages,
Zhenyu Wangf8f235e2010-08-27 11:08:57 +08001550 .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001551 .chipset_flush = intel_i915_chipset_flush,
Daniel Vetter0e87d2b2010-09-07 22:11:15 +02001552#if USE_PCI_DMA_API
Zhenyu Wang3869d4a2010-07-09 10:40:58 -07001553 .agp_map_page = intel_agp_map_page,
1554 .agp_unmap_page = intel_agp_unmap_page,
1555 .agp_map_memory = intel_agp_map_memory,
1556 .agp_unmap_memory = intel_agp_unmap_memory,
1557#endif
1558};
1559
Daniel Vetterf51b7662010-04-14 00:29:52 +02001560static const struct agp_bridge_driver intel_g33_driver = {
1561 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001562 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001563 .aperture_sizes = intel_fake_agp_sizes,
1564 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vetterf51b7662010-04-14 00:29:52 +02001565 .needs_scratch_page = true,
Chris Wilsonf1befe72010-05-18 12:24:51 +01001566 .configure = intel_i9xx_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001567 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001568 .cleanup = intel_gtt_cleanup,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001569 .mask_memory = intel_i965_mask_memory,
1570 .masks = intel_i810_masks,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001571 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001572 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001573 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001574 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001575 .insert_memory = intel_i915_insert_entries,
1576 .remove_memory = intel_i915_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001577 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001578 .free_by_type = intel_i810_free_by_type,
1579 .agp_alloc_page = agp_generic_alloc_page,
1580 .agp_alloc_pages = agp_generic_alloc_pages,
1581 .agp_destroy_page = agp_generic_destroy_page,
1582 .agp_destroy_pages = agp_generic_destroy_pages,
1583 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
1584 .chipset_flush = intel_i915_chipset_flush,
Daniel Vetter0e87d2b2010-09-07 22:11:15 +02001585#if USE_PCI_DMA_API
Daniel Vetterf51b7662010-04-14 00:29:52 +02001586 .agp_map_page = intel_agp_map_page,
1587 .agp_unmap_page = intel_agp_unmap_page,
1588 .agp_map_memory = intel_agp_map_memory,
1589 .agp_unmap_memory = intel_agp_unmap_memory,
1590#endif
1591};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001592
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001593static const struct intel_gtt_driver i8xx_gtt_driver = {
1594 .gen = 2,
Daniel Vetter73800422010-08-29 17:29:50 +02001595 .setup = i830_setup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001596 .write_entry = i830_write_entry,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001597};
1598static const struct intel_gtt_driver i915_gtt_driver = {
1599 .gen = 3,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001600 .setup = i9xx_setup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001601 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
1602 .write_entry = i830_write_entry,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001603};
1604static const struct intel_gtt_driver g33_gtt_driver = {
1605 .gen = 3,
1606 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001607 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001608};
1609static const struct intel_gtt_driver pineview_gtt_driver = {
1610 .gen = 3,
1611 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001612 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001613};
1614static const struct intel_gtt_driver i965_gtt_driver = {
1615 .gen = 4,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001616 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001617};
1618static const struct intel_gtt_driver g4x_gtt_driver = {
1619 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001620 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001621};
1622static const struct intel_gtt_driver ironlake_gtt_driver = {
1623 .gen = 5,
1624 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001625 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001626};
1627static const struct intel_gtt_driver sandybridge_gtt_driver = {
1628 .gen = 6,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001629 .setup = i9xx_setup,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001630};
1631
Daniel Vetter02c026c2010-08-24 19:39:48 +02001632/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1633 * driver and gmch_driver must be non-null, and find_gmch will determine
1634 * which one should be used if a gmch_chip_id is present.
1635 */
1636static const struct intel_gtt_driver_description {
1637 unsigned int gmch_chip_id;
1638 char *name;
1639 const struct agp_bridge_driver *gmch_driver;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001640 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001641} intel_gtt_chipsets[] = {
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001642 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver , NULL},
1643 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver , NULL},
1644 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver , NULL},
1645 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver , NULL},
1646 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
1647 &intel_830_driver , &i8xx_gtt_driver},
1648 { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
1649 &intel_830_driver , &i8xx_gtt_driver},
1650 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
1651 &intel_830_driver , &i8xx_gtt_driver},
1652 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
1653 &intel_830_driver , &i8xx_gtt_driver},
1654 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
1655 &intel_830_driver , &i8xx_gtt_driver},
1656 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
1657 &intel_915_driver , &i915_gtt_driver },
1658 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
1659 &intel_915_driver , &i915_gtt_driver },
1660 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
1661 &intel_915_driver , &i915_gtt_driver },
1662 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
1663 &intel_915_driver , &i915_gtt_driver },
1664 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
1665 &intel_915_driver , &i915_gtt_driver },
1666 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
1667 &intel_915_driver , &i915_gtt_driver },
1668 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
1669 &intel_i965_driver , &i965_gtt_driver },
1670 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
1671 &intel_i965_driver , &i965_gtt_driver },
1672 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
1673 &intel_i965_driver , &i965_gtt_driver },
1674 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
1675 &intel_i965_driver , &i965_gtt_driver },
1676 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
1677 &intel_i965_driver , &i965_gtt_driver },
1678 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
1679 &intel_i965_driver , &i965_gtt_driver },
1680 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
1681 &intel_g33_driver , &g33_gtt_driver },
1682 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
1683 &intel_g33_driver , &g33_gtt_driver },
1684 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
1685 &intel_g33_driver , &g33_gtt_driver },
1686 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
1687 &intel_g33_driver , &pineview_gtt_driver },
1688 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
1689 &intel_g33_driver , &pineview_gtt_driver },
1690 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
1691 &intel_i965_driver , &g4x_gtt_driver },
1692 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
1693 &intel_i965_driver , &g4x_gtt_driver },
1694 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
1695 &intel_i965_driver , &g4x_gtt_driver },
1696 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
1697 &intel_i965_driver , &g4x_gtt_driver },
1698 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
1699 &intel_i965_driver , &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001700 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
1701 &intel_i965_driver , &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001702 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
1703 &intel_i965_driver , &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001704 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001705 "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001706 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001707 "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001708 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001709 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001710 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001711 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001712 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001713 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001714 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001715 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001716 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001717 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001718 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001719 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001720 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001721 "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001722 { 0, NULL, NULL }
1723};
1724
1725static int find_gmch(u16 device)
1726{
1727 struct pci_dev *gmch_device;
1728
1729 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1730 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1731 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1732 device, gmch_device);
1733 }
1734
1735 if (!gmch_device)
1736 return 0;
1737
1738 intel_private.pcidev = gmch_device;
1739 return 1;
1740}
1741
Daniel Vettere2404e72010-09-08 17:29:51 +02001742int intel_gmch_probe(struct pci_dev *pdev,
Daniel Vetter02c026c2010-08-24 19:39:48 +02001743 struct agp_bridge_data *bridge)
1744{
1745 int i, mask;
1746 bridge->driver = NULL;
1747
1748 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1749 if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
1750 bridge->driver =
1751 intel_gtt_chipsets[i].gmch_driver;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001752 intel_private.driver =
1753 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001754 break;
1755 }
1756 }
1757
1758 if (!bridge->driver)
1759 return 0;
1760
1761 bridge->dev_private_data = &intel_private;
1762 bridge->dev = pdev;
1763
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001764 intel_private.bridge_dev = pci_dev_get(pdev);
1765
Daniel Vetter02c026c2010-08-24 19:39:48 +02001766 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1767
1768 if (bridge->driver->mask_memory == intel_gen6_mask_memory)
1769 mask = 40;
1770 else if (bridge->driver->mask_memory == intel_i965_mask_memory)
1771 mask = 36;
1772 else
1773 mask = 32;
1774
1775 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1776 dev_err(&intel_private.pcidev->dev,
1777 "set gfx device dma mask %d-bit failed!\n", mask);
1778 else
1779 pci_set_consistent_dma_mask(intel_private.pcidev,
1780 DMA_BIT_MASK(mask));
1781
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001782 if (bridge->driver == &intel_810_driver)
1783 return 1;
1784
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001785 if (intel_gtt_init() != 0)
1786 return 0;
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001787
Daniel Vetter02c026c2010-08-24 19:39:48 +02001788 return 1;
1789}
Daniel Vettere2404e72010-09-08 17:29:51 +02001790EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001791
Daniel Vetter19966752010-09-06 20:08:44 +02001792struct intel_gtt *intel_gtt_get(void)
1793{
1794 return &intel_private.base;
1795}
1796EXPORT_SYMBOL(intel_gtt_get);
1797
Daniel Vettere2404e72010-09-08 17:29:51 +02001798void intel_gmch_remove(struct pci_dev *pdev)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001799{
1800 if (intel_private.pcidev)
1801 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001802 if (intel_private.bridge_dev)
1803 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001804}
Daniel Vettere2404e72010-09-08 17:29:51 +02001805EXPORT_SYMBOL(intel_gmch_remove);
1806
1807MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1808MODULE_LICENSE("GPL and additional rights");