blob: 9c7d65aee27561adf2351d1b128242192352cfa7 [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001/*
Robin Getz96f10502009-09-24 14:11:24 +00002 * Set up the interrupt priorities
Bryan Wu1394f032007-05-06 14:50:22 -07003 *
Robin Getz96f10502009-09-24 14:11:24 +00004 * Copyright 2004-2009 Analog Devices Inc.
5 * 2003 Bas Vermeulen <bas@buyways.nl>
6 * 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
7 * 2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
8 * 1999 D. Jeff Dionne <jeff@uclinux.org>
9 * 1996 Roman Zippel
Bryan Wu1394f032007-05-06 14:50:22 -070010 *
Robin Getz96f10502009-09-24 14:11:24 +000011 * Licensed under the GPL-2
Bryan Wu1394f032007-05-06 14:50:22 -070012 */
13
14#include <linux/module.h>
15#include <linux/kernel_stat.h>
16#include <linux/seq_file.h>
17#include <linux/irq.h>
Philippe Gerum5b5da4c2011-03-17 02:12:48 -040018#include <linux/sched.h>
Steven Miao4f6b6002012-05-16 17:56:51 +080019#include <linux/syscore_ops.h>
20#include <asm/delay.h>
Yi Li6a01f232009-01-07 23:14:39 +080021#ifdef CONFIG_IPIPE
22#include <linux/ipipe.h>
23#endif
Bryan Wu1394f032007-05-06 14:50:22 -070024#include <asm/traps.h>
25#include <asm/blackfin.h>
26#include <asm/gpio.h>
27#include <asm/irq_handler.h>
Mike Frysinger761ec442009-10-15 17:12:05 +000028#include <asm/dpmc.h>
Bryan Wu1394f032007-05-06 14:50:22 -070029
Steven Miao4f6b6002012-05-16 17:56:51 +080030#ifndef CONFIG_BF60x
31# define SIC_SYSIRQ(irq) (irq - (IRQ_CORETMR + 1))
32#else
33# define SIC_SYSIRQ(irq) ((irq) - IVG15)
34#endif
Mike Frysinger7beb7432008-11-18 17:48:22 +080035
Bryan Wu1394f032007-05-06 14:50:22 -070036/*
37 * NOTES:
38 * - we have separated the physical Hardware interrupt from the
39 * levels that the LINUX kernel sees (see the description in irq.h)
40 * -
41 */
42
Graf Yang6b3087c2009-01-07 23:14:39 +080043#ifndef CONFIG_SMP
Mike Frysingera99bbcc2007-10-22 00:19:31 +080044/* Initialize this to an actual value to force it into the .data
45 * section so that we know it is properly initialized at entry into
46 * the kernel but before bss is initialized to zero (which is where
47 * it would live otherwise). The 0x1f magic represents the IRQs we
48 * cannot actually mask out in hardware.
49 */
Mike Frysinger40059782008-11-18 17:48:22 +080050unsigned long bfin_irq_flags = 0x1f;
51EXPORT_SYMBOL(bfin_irq_flags);
Graf Yang6b3087c2009-01-07 23:14:39 +080052#endif
Bryan Wu1394f032007-05-06 14:50:22 -070053
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080054#ifdef CONFIG_PM
55unsigned long bfin_sic_iwr[3]; /* Up to 3 SIC_IWRx registers */
Michael Hennerich4a88d0c2008-08-05 17:38:41 +080056unsigned vr_wakeup;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080057#endif
58
Steven Miao4f6b6002012-05-16 17:56:51 +080059#ifndef CONFIG_BF60x
Mike Frysingere9e334c2011-03-30 00:43:52 -040060static struct ivgx {
Michael Hennerich464abc52008-02-25 13:50:20 +080061 /* irq number for request_irq, available in mach-bf5xx/irq.h */
Roy Huang24a07a12007-07-12 22:41:45 +080062 unsigned int irqno;
Bryan Wu1394f032007-05-06 14:50:22 -070063 /* corresponding bit in the SIC_ISR register */
Roy Huang24a07a12007-07-12 22:41:45 +080064 unsigned int isrflag;
Bryan Wu1394f032007-05-06 14:50:22 -070065} ivg_table[NR_PERI_INTS];
66
Mike Frysingere9e334c2011-03-30 00:43:52 -040067static struct ivg_slice {
Bryan Wu1394f032007-05-06 14:50:22 -070068 /* position of first irq in ivg_table for given ivg */
69 struct ivgx *ifirst;
70 struct ivgx *istop;
71} ivg7_13[IVG13 - IVG7 + 1];
72
Bryan Wu1394f032007-05-06 14:50:22 -070073
74/*
75 * Search SIC_IAR and fill tables with the irqvalues
76 * and their positions in the SIC_ISR register.
77 */
78static void __init search_IAR(void)
79{
80 unsigned ivg, irq_pos = 0;
81 for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
Mike Frysinger80fcdb92010-04-22 21:15:00 +000082 int irqN;
Bryan Wu1394f032007-05-06 14:50:22 -070083
Michael Hennerich34e0fc82007-07-12 16:17:18 +080084 ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
Bryan Wu1394f032007-05-06 14:50:22 -070085
Mike Frysinger80fcdb92010-04-22 21:15:00 +000086 for (irqN = 0; irqN < NR_PERI_INTS; irqN += 4) {
87 int irqn;
Steven Miao4f6b6002012-05-16 17:56:51 +080088 u32 iar =
89 bfin_read32((unsigned long *)SIC_IAR0 +
Mike Frysinger80fcdb92010-04-22 21:15:00 +000090#if defined(CONFIG_BF51x) || defined(CONFIG_BF52x) || \
91 defined(CONFIG_BF538) || defined(CONFIG_BF539)
92 ((irqN % 32) >> 3) + ((irqN / 32) * ((SIC_IAR4 - SIC_IAR0) / 4))
Michael Hennerich59003142007-10-21 16:54:27 +080093#else
Mike Frysinger80fcdb92010-04-22 21:15:00 +000094 (irqN >> 3)
Michael Hennerich59003142007-10-21 16:54:27 +080095#endif
Mike Frysinger80fcdb92010-04-22 21:15:00 +000096 );
Mike Frysinger80fcdb92010-04-22 21:15:00 +000097 for (irqn = irqN; irqn < irqN + 4; ++irqn) {
98 int iar_shift = (irqn & 7) * 4;
99 if (ivg == (0xf & (iar >> iar_shift))) {
100 ivg_table[irq_pos].irqno = IVG7 + irqn;
101 ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
102 ivg7_13[ivg].istop++;
103 irq_pos++;
104 }
Bryan Wu1394f032007-05-06 14:50:22 -0700105 }
106 }
107 }
108}
Steven Miao4f6b6002012-05-16 17:56:51 +0800109#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700110
111/*
Michael Hennerich464abc52008-02-25 13:50:20 +0800112 * This is for core internal IRQs
Bryan Wu1394f032007-05-06 14:50:22 -0700113 */
Mike Frysingerf58c3272011-04-15 03:08:20 -0400114void bfin_ack_noop(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700115{
116 /* Dummy function. */
117}
118
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000119static void bfin_core_mask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700120{
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000121 bfin_irq_flags &= ~(1 << d->irq);
David Howells3b139cd2010-10-07 14:08:52 +0100122 if (!hard_irqs_disabled())
123 hard_local_irq_enable();
Bryan Wu1394f032007-05-06 14:50:22 -0700124}
125
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000126static void bfin_core_unmask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700127{
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000128 bfin_irq_flags |= 1 << d->irq;
Bryan Wu1394f032007-05-06 14:50:22 -0700129 /*
130 * If interrupts are enabled, IMASK must contain the same value
Mike Frysinger40059782008-11-18 17:48:22 +0800131 * as bfin_irq_flags. Make sure that invariant holds. If interrupts
Bryan Wu1394f032007-05-06 14:50:22 -0700132 * are currently disabled we need not do anything; one of the
133 * callers will take care of setting IMASK to the proper value
134 * when reenabling interrupts.
Mike Frysinger40059782008-11-18 17:48:22 +0800135 * local_irq_enable just does "STI bfin_irq_flags", so it's exactly
Bryan Wu1394f032007-05-06 14:50:22 -0700136 * what we need.
137 */
David Howells3b139cd2010-10-07 14:08:52 +0100138 if (!hard_irqs_disabled())
139 hard_local_irq_enable();
Bryan Wu1394f032007-05-06 14:50:22 -0700140 return;
141}
142
Mike Frysingerf58c3272011-04-15 03:08:20 -0400143void bfin_internal_mask_irq(unsigned int irq)
Bryan Wu1394f032007-05-06 14:50:22 -0700144{
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400145 unsigned long flags = hard_local_irq_save();
Steven Miao4f6b6002012-05-16 17:56:51 +0800146#ifndef CONFIG_BF60x
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400147#ifdef SIC_IMASK0
148 unsigned mask_bank = SIC_SYSIRQ(irq) / 32;
149 unsigned mask_bit = SIC_SYSIRQ(irq) % 32;
Bryan Wuc04d66b2007-07-12 17:26:31 +0800150 bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
Steven Miao4f6b6002012-05-16 17:56:51 +0800151 ~(1 << mask_bit));
152# if defined(CONFIG_SMP) || defined(CONFIG_ICC)
Graf Yang6b3087c2009-01-07 23:14:39 +0800153 bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) &
Steven Miao4f6b6002012-05-16 17:56:51 +0800154 ~(1 << mask_bit));
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400155# endif
156#else
157 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
Steven Miao4f6b6002012-05-16 17:56:51 +0800158 ~(1 << SIC_SYSIRQ(irq)));
159#endif /* end of SIC_IMASK0 */
Graf Yang6b3087c2009-01-07 23:14:39 +0800160#endif
David Howells3b139cd2010-10-07 14:08:52 +0100161 hard_local_irq_restore(flags);
Bryan Wu1394f032007-05-06 14:50:22 -0700162}
163
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000164static void bfin_internal_mask_irq_chip(struct irq_data *d)
165{
166 bfin_internal_mask_irq(d->irq);
167}
168
Sonic Zhang0325f252009-12-28 07:29:57 +0000169#ifdef CONFIG_SMP
Steven Miao4f6b6002012-05-16 17:56:51 +0800170void bfin_internal_unmask_irq_affinity(unsigned int irq,
Sonic Zhang0325f252009-12-28 07:29:57 +0000171 const struct cpumask *affinity)
172#else
Mike Frysingerf58c3272011-04-15 03:08:20 -0400173void bfin_internal_unmask_irq(unsigned int irq)
Sonic Zhang0325f252009-12-28 07:29:57 +0000174#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700175{
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400176 unsigned long flags = hard_local_irq_save();
Philippe Gerum9bd50df2009-03-04 16:52:38 +0800177
Steven Miao4f6b6002012-05-16 17:56:51 +0800178#ifndef CONFIG_BF60x
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400179#ifdef SIC_IMASK0
180 unsigned mask_bank = SIC_SYSIRQ(irq) / 32;
181 unsigned mask_bit = SIC_SYSIRQ(irq) % 32;
182# ifdef CONFIG_SMP
Sonic Zhang0325f252009-12-28 07:29:57 +0000183 if (cpumask_test_cpu(0, affinity))
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400184# endif
Sonic Zhang0325f252009-12-28 07:29:57 +0000185 bfin_write_SIC_IMASK(mask_bank,
Steven Miao4f6b6002012-05-16 17:56:51 +0800186 bfin_read_SIC_IMASK(mask_bank) |
187 (1 << mask_bit));
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400188# ifdef CONFIG_SMP
Sonic Zhang0325f252009-12-28 07:29:57 +0000189 if (cpumask_test_cpu(1, affinity))
190 bfin_write_SICB_IMASK(mask_bank,
Steven Miao4f6b6002012-05-16 17:56:51 +0800191 bfin_read_SICB_IMASK(mask_bank) |
192 (1 << mask_bit));
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400193# endif
194#else
195 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
Steven Miao4f6b6002012-05-16 17:56:51 +0800196 (1 << SIC_SYSIRQ(irq)));
Graf Yang6b3087c2009-01-07 23:14:39 +0800197#endif
Steven Miao4f6b6002012-05-16 17:56:51 +0800198#endif
199 hard_local_irq_restore(flags);
200}
201
202#ifdef CONFIG_BF60x
203static void bfin_sec_preflow_handler(struct irq_data *d)
204{
205 unsigned long flags = hard_local_irq_save();
206 unsigned int sid = SIC_SYSIRQ(d->irq);
207
208 bfin_write_SEC_SCI(0, SEC_CSID, sid);
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400209
David Howells3b139cd2010-10-07 14:08:52 +0100210 hard_local_irq_restore(flags);
Bryan Wu1394f032007-05-06 14:50:22 -0700211}
212
Steven Miao4f6b6002012-05-16 17:56:51 +0800213static void bfin_sec_mask_ack_irq(struct irq_data *d)
214{
215 unsigned long flags = hard_local_irq_save();
216 unsigned int sid = SIC_SYSIRQ(d->irq);
217
218 bfin_write_SEC_SCI(0, SEC_CSID, sid);
219
220 hard_local_irq_restore(flags);
221}
222
223static void bfin_sec_unmask_irq(struct irq_data *d)
224{
225 unsigned long flags = hard_local_irq_save();
226 unsigned int sid = SIC_SYSIRQ(d->irq);
227
228 bfin_write32(SEC_END, sid);
229
230 hard_local_irq_restore(flags);
231}
232
233static void bfin_sec_enable_ssi(unsigned int sid)
234{
235 unsigned long flags = hard_local_irq_save();
236 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
237
238 reg_sctl |= SEC_SCTL_SRC_EN;
239 bfin_write_SEC_SCTL(sid, reg_sctl);
240
241 hard_local_irq_restore(flags);
242}
243
244static void bfin_sec_disable_ssi(unsigned int sid)
245{
246 unsigned long flags = hard_local_irq_save();
247 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
248
249 reg_sctl &= ((uint32_t)~SEC_SCTL_SRC_EN);
250 bfin_write_SEC_SCTL(sid, reg_sctl);
251
252 hard_local_irq_restore(flags);
253}
254
255static void bfin_sec_set_ssi_coreid(unsigned int sid, unsigned int coreid)
256{
257 unsigned long flags = hard_local_irq_save();
258 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
259
260 reg_sctl &= ((uint32_t)~SEC_SCTL_CTG);
261 bfin_write_SEC_SCTL(sid, reg_sctl | ((coreid << 20) & SEC_SCTL_CTG));
262
263 hard_local_irq_restore(flags);
264}
265
266static void bfin_sec_enable_sci(unsigned int sid)
267{
268 unsigned long flags = hard_local_irq_save();
269 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
270
271 if (sid == SIC_SYSIRQ(IRQ_WATCH0))
272 reg_sctl |= SEC_SCTL_FAULT_EN;
273 else
274 reg_sctl |= SEC_SCTL_INT_EN;
275 bfin_write_SEC_SCTL(sid, reg_sctl);
276
277 hard_local_irq_restore(flags);
278}
279
280static void bfin_sec_disable_sci(unsigned int sid)
281{
282 unsigned long flags = hard_local_irq_save();
283 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
284
285 reg_sctl &= ((uint32_t)~SEC_SCTL_INT_EN);
286 bfin_write_SEC_SCTL(sid, reg_sctl);
287
288 hard_local_irq_restore(flags);
289}
290
291static void bfin_sec_enable(struct irq_data *d)
292{
293 unsigned long flags = hard_local_irq_save();
294 unsigned int sid = SIC_SYSIRQ(d->irq);
295
296 bfin_sec_enable_sci(sid);
297 bfin_sec_enable_ssi(sid);
298
299 hard_local_irq_restore(flags);
300}
301
302static void bfin_sec_disable(struct irq_data *d)
303{
304 unsigned long flags = hard_local_irq_save();
305 unsigned int sid = SIC_SYSIRQ(d->irq);
306
307 bfin_sec_disable_sci(sid);
308 bfin_sec_disable_ssi(sid);
309
310 hard_local_irq_restore(flags);
311}
312
313static void bfin_sec_raise_irq(unsigned int sid)
314{
315 unsigned long flags = hard_local_irq_save();
316
317 bfin_write32(SEC_RAISE, sid);
318
319 hard_local_irq_restore(flags);
320}
321
322static void init_software_driven_irq(void)
323{
324 bfin_sec_set_ssi_coreid(34, 0);
325 bfin_sec_set_ssi_coreid(35, 1);
326 bfin_sec_set_ssi_coreid(36, 0);
327 bfin_sec_set_ssi_coreid(37, 1);
328}
329
330void bfin_sec_resume(void)
331{
332 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET);
333 udelay(100);
334 bfin_write_SEC_GCTL(SEC_GCTL_EN);
335 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN);
336}
337
338void handle_sec_sfi_fault(uint32_t gstat)
339{
340
341}
342
343void handle_sec_sci_fault(uint32_t gstat)
344{
345 uint32_t core_id;
346 uint32_t cstat;
347
348 core_id = gstat & SEC_GSTAT_SCI;
349 cstat = bfin_read_SEC_SCI(core_id, SEC_CSTAT);
350 if (cstat & SEC_CSTAT_ERR) {
351 switch (cstat & SEC_CSTAT_ERRC) {
352 case SEC_CSTAT_ACKERR:
353 printk(KERN_DEBUG "sec ack err\n");
354 break;
355 default:
356 printk(KERN_DEBUG "sec sci unknow err\n");
357 }
358 }
359
360}
361
362void handle_sec_ssi_fault(uint32_t gstat)
363{
364 uint32_t sid;
365 uint32_t sstat;
366
367 sid = gstat & SEC_GSTAT_SID;
368 sstat = bfin_read_SEC_SSTAT(sid);
369
370}
371
372void handle_sec_fault(unsigned int irq, struct irq_desc *desc)
373{
374 uint32_t sec_gstat;
375
376 raw_spin_lock(&desc->lock);
377
378 sec_gstat = bfin_read32(SEC_GSTAT);
379 if (sec_gstat & SEC_GSTAT_ERR) {
380
381 switch (sec_gstat & SEC_GSTAT_ERRC) {
382 case 0:
383 handle_sec_sfi_fault(sec_gstat);
384 break;
385 case SEC_GSTAT_SCIERR:
386 handle_sec_sci_fault(sec_gstat);
387 break;
388 case SEC_GSTAT_SSIERR:
389 handle_sec_ssi_fault(sec_gstat);
390 break;
391 }
392
393
394 }
395
396 raw_spin_unlock(&desc->lock);
397}
398
399static int sec_suspend(void)
400{
401 return 0;
402}
403
404static void sec_resume(void)
405{
406 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET);
407 udelay(100);
408 bfin_write_SEC_GCTL(SEC_GCTL_EN);
409 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN);
410}
411
412static struct syscore_ops sec_pm_syscore_ops = {
413 .suspend = sec_suspend,
414 .resume = sec_resume,
415};
416
417#endif
418
Sonic Zhang0325f252009-12-28 07:29:57 +0000419#ifdef CONFIG_SMP
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000420static void bfin_internal_unmask_irq_chip(struct irq_data *d)
Sonic Zhang0325f252009-12-28 07:29:57 +0000421{
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000422 bfin_internal_unmask_irq_affinity(d->irq, d->affinity);
Sonic Zhang0325f252009-12-28 07:29:57 +0000423}
424
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000425static int bfin_internal_set_affinity(struct irq_data *d,
426 const struct cpumask *mask, bool force)
Sonic Zhang0325f252009-12-28 07:29:57 +0000427{
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000428 bfin_internal_mask_irq(d->irq);
429 bfin_internal_unmask_irq_affinity(d->irq, mask);
Sonic Zhang0325f252009-12-28 07:29:57 +0000430
431 return 0;
432}
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000433#else
434static void bfin_internal_unmask_irq_chip(struct irq_data *d)
435{
436 bfin_internal_unmask_irq(d->irq);
437}
Sonic Zhang0325f252009-12-28 07:29:57 +0000438#endif
439
Steven Miao0fbd88c2012-05-17 17:29:54 +0800440#if defined(CONFIG_PM) && !defined(CONFIG_BF60x)
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800441int bfin_internal_set_wake(unsigned int irq, unsigned int state)
442{
Michael Hennerich8d022372008-11-18 17:48:22 +0800443 u32 bank, bit, wakeup = 0;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800444 unsigned long flags;
Michael Hennerich464abc52008-02-25 13:50:20 +0800445 bank = SIC_SYSIRQ(irq) / 32;
446 bit = SIC_SYSIRQ(irq) % 32;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800447
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800448 switch (irq) {
449#ifdef IRQ_RTC
450 case IRQ_RTC:
451 wakeup |= WAKE;
452 break;
453#endif
454#ifdef IRQ_CAN0_RX
455 case IRQ_CAN0_RX:
456 wakeup |= CANWE;
457 break;
458#endif
459#ifdef IRQ_CAN1_RX
460 case IRQ_CAN1_RX:
461 wakeup |= CANWE;
462 break;
463#endif
464#ifdef IRQ_USB_INT0
465 case IRQ_USB_INT0:
466 wakeup |= USBWE;
467 break;
468#endif
Michael Hennerichd310fb42008-08-28 17:32:01 +0800469#ifdef CONFIG_BF54x
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800470 case IRQ_CNT:
471 wakeup |= ROTWE;
472 break;
473#endif
474 default:
475 break;
476 }
477
David Howells3b139cd2010-10-07 14:08:52 +0100478 flags = hard_local_irq_save();
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800479
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800480 if (state) {
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800481 bfin_sic_iwr[bank] |= (1 << bit);
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800482 vr_wakeup |= wakeup;
483
484 } else {
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800485 bfin_sic_iwr[bank] &= ~(1 << bit);
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800486 vr_wakeup &= ~wakeup;
487 }
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800488
David Howells3b139cd2010-10-07 14:08:52 +0100489 hard_local_irq_restore(flags);
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800490
491 return 0;
492}
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000493
494static int bfin_internal_set_wake_chip(struct irq_data *d, unsigned int state)
495{
496 return bfin_internal_set_wake(d->irq, state);
497}
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400498#else
Bob Liu357351b2012-06-01 14:04:02 +0800499inline int bfin_internal_set_wake(unsigned int irq, unsigned int state)
500{
501 return 0;
502}
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400503# define bfin_internal_set_wake_chip NULL
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800504#endif
505
Bryan Wu1394f032007-05-06 14:50:22 -0700506static struct irq_chip bfin_core_irqchip = {
Graf Yang763e63c2008-10-08 17:08:15 +0800507 .name = "CORE",
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000508 .irq_mask = bfin_core_mask_irq,
509 .irq_unmask = bfin_core_unmask_irq,
Bryan Wu1394f032007-05-06 14:50:22 -0700510};
511
512static struct irq_chip bfin_internal_irqchip = {
Graf Yang763e63c2008-10-08 17:08:15 +0800513 .name = "INTN",
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000514 .irq_mask = bfin_internal_mask_irq_chip,
515 .irq_unmask = bfin_internal_unmask_irq_chip,
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000516 .irq_disable = bfin_internal_mask_irq_chip,
517 .irq_enable = bfin_internal_unmask_irq_chip,
Sonic Zhang0325f252009-12-28 07:29:57 +0000518#ifdef CONFIG_SMP
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000519 .irq_set_affinity = bfin_internal_set_affinity,
Sonic Zhang0325f252009-12-28 07:29:57 +0000520#endif
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000521 .irq_set_wake = bfin_internal_set_wake_chip,
Bryan Wu1394f032007-05-06 14:50:22 -0700522};
523
Steven Miao4f6b6002012-05-16 17:56:51 +0800524#ifdef CONFIG_BF60x
525static struct irq_chip bfin_sec_irqchip = {
526 .name = "SEC",
527 .irq_mask_ack = bfin_sec_mask_ack_irq,
528 .irq_mask = bfin_sec_mask_ack_irq,
529 .irq_unmask = bfin_sec_unmask_irq,
530 .irq_eoi = bfin_sec_unmask_irq,
531 .irq_disable = bfin_sec_disable,
532 .irq_enable = bfin_sec_enable,
Bob Liu357351b2012-06-01 14:04:02 +0800533 .irq_set_wake = bfin_internal_set_wake,
Steven Miao4f6b6002012-05-16 17:56:51 +0800534};
535#endif
536
Mike Frysingerf58c3272011-04-15 03:08:20 -0400537void bfin_handle_irq(unsigned irq)
Yi Li6a01f232009-01-07 23:14:39 +0800538{
539#ifdef CONFIG_IPIPE
540 struct pt_regs regs; /* Contents not used. */
541 ipipe_trace_irq_entry(irq);
542 __ipipe_handle_irq(irq, &regs);
543 ipipe_trace_irq_exit(irq);
544#else /* !CONFIG_IPIPE */
Thomas Gleixnerb10bbbb2011-02-06 18:23:25 +0000545 generic_handle_irq(irq);
Yi Li6a01f232009-01-07 23:14:39 +0800546#endif /* !CONFIG_IPIPE */
547}
548
Michael Hennerichaec59c92010-02-19 15:09:10 +0000549#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
550static int mac_stat_int_mask;
551
552static void bfin_mac_status_ack_irq(unsigned int irq)
553{
554 switch (irq) {
555 case IRQ_MAC_MMCINT:
556 bfin_write_EMAC_MMC_TIRQS(
557 bfin_read_EMAC_MMC_TIRQE() &
558 bfin_read_EMAC_MMC_TIRQS());
559 bfin_write_EMAC_MMC_RIRQS(
560 bfin_read_EMAC_MMC_RIRQE() &
561 bfin_read_EMAC_MMC_RIRQS());
562 break;
563 case IRQ_MAC_RXFSINT:
564 bfin_write_EMAC_RX_STKY(
565 bfin_read_EMAC_RX_IRQE() &
566 bfin_read_EMAC_RX_STKY());
567 break;
568 case IRQ_MAC_TXFSINT:
569 bfin_write_EMAC_TX_STKY(
570 bfin_read_EMAC_TX_IRQE() &
571 bfin_read_EMAC_TX_STKY());
572 break;
573 case IRQ_MAC_WAKEDET:
574 bfin_write_EMAC_WKUP_CTL(
575 bfin_read_EMAC_WKUP_CTL() | MPKS | RWKS);
576 break;
577 default:
578 /* These bits are W1C */
579 bfin_write_EMAC_SYSTAT(1L << (irq - IRQ_MAC_PHYINT));
580 break;
581 }
582}
583
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000584static void bfin_mac_status_mask_irq(struct irq_data *d)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000585{
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000586 unsigned int irq = d->irq;
587
Michael Hennerichaec59c92010-02-19 15:09:10 +0000588 mac_stat_int_mask &= ~(1L << (irq - IRQ_MAC_PHYINT));
Mike Frysingerf58c3272011-04-15 03:08:20 -0400589#ifdef BF537_FAMILY
Michael Hennerichaec59c92010-02-19 15:09:10 +0000590 switch (irq) {
591 case IRQ_MAC_PHYINT:
592 bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() & ~PHYIE);
593 break;
594 default:
595 break;
596 }
597#else
598 if (!mac_stat_int_mask)
599 bfin_internal_mask_irq(IRQ_MAC_ERROR);
600#endif
601 bfin_mac_status_ack_irq(irq);
602}
603
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000604static void bfin_mac_status_unmask_irq(struct irq_data *d)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000605{
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000606 unsigned int irq = d->irq;
607
Mike Frysingerf58c3272011-04-15 03:08:20 -0400608#ifdef BF537_FAMILY
Michael Hennerichaec59c92010-02-19 15:09:10 +0000609 switch (irq) {
610 case IRQ_MAC_PHYINT:
611 bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() | PHYIE);
612 break;
613 default:
614 break;
615 }
616#else
617 if (!mac_stat_int_mask)
618 bfin_internal_unmask_irq(IRQ_MAC_ERROR);
619#endif
620 mac_stat_int_mask |= 1L << (irq - IRQ_MAC_PHYINT);
621}
622
623#ifdef CONFIG_PM
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000624int bfin_mac_status_set_wake(struct irq_data *d, unsigned int state)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000625{
Mike Frysingerf58c3272011-04-15 03:08:20 -0400626#ifdef BF537_FAMILY
Michael Hennerichaec59c92010-02-19 15:09:10 +0000627 return bfin_internal_set_wake(IRQ_GENERIC_ERROR, state);
628#else
629 return bfin_internal_set_wake(IRQ_MAC_ERROR, state);
630#endif
631}
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400632#else
633# define bfin_mac_status_set_wake NULL
Michael Hennerichaec59c92010-02-19 15:09:10 +0000634#endif
635
636static struct irq_chip bfin_mac_status_irqchip = {
637 .name = "MACST",
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000638 .irq_mask = bfin_mac_status_mask_irq,
639 .irq_unmask = bfin_mac_status_unmask_irq,
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000640 .irq_set_wake = bfin_mac_status_set_wake,
Michael Hennerichaec59c92010-02-19 15:09:10 +0000641};
642
Mike Frysingerf58c3272011-04-15 03:08:20 -0400643void bfin_demux_mac_status_irq(unsigned int int_err_irq,
644 struct irq_desc *inta_desc)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000645{
646 int i, irq = 0;
647 u32 status = bfin_read_EMAC_SYSTAT();
648
Michael Hennerichbedeea62010-08-20 11:59:27 +0000649 for (i = 0; i <= (IRQ_MAC_STMDONE - IRQ_MAC_PHYINT); i++)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000650 if (status & (1L << i)) {
651 irq = IRQ_MAC_PHYINT + i;
652 break;
653 }
654
655 if (irq) {
656 if (mac_stat_int_mask & (1L << (irq - IRQ_MAC_PHYINT))) {
657 bfin_handle_irq(irq);
658 } else {
659 bfin_mac_status_ack_irq(irq);
660 pr_debug("IRQ %d:"
Steven Miao4f6b6002012-05-16 17:56:51 +0800661 " MASKED MAC ERROR INTERRUPT ASSERTED\n",
662 irq);
Michael Hennerichaec59c92010-02-19 15:09:10 +0000663 }
664 } else
665 printk(KERN_ERR
Steven Miao4f6b6002012-05-16 17:56:51 +0800666 "%s : %s : LINE %d :\nIRQ ?: MAC ERROR"
667 " INTERRUPT ASSERTED BUT NO SOURCE FOUND"
668 "(EMAC_SYSTAT=0x%X)\n",
669 __func__, __FILE__, __LINE__, status);
Michael Hennerichaec59c92010-02-19 15:09:10 +0000670}
671#endif
672
Graf Yangbfd15112008-10-08 18:02:44 +0800673static inline void bfin_set_irq_handler(unsigned irq, irq_flow_handler_t handle)
674{
Yi Li6a01f232009-01-07 23:14:39 +0800675#ifdef CONFIG_IPIPE
Philippe Gerum5b5da4c2011-03-17 02:12:48 -0400676 handle = handle_level_irq;
Yi Li6a01f232009-01-07 23:14:39 +0800677#endif
Thomas Gleixner43f2f112011-03-24 17:22:30 +0100678 __irq_set_handler_locked(irq, handle);
Graf Yangbfd15112008-10-08 18:02:44 +0800679}
680
Michael Hennerich8d022372008-11-18 17:48:22 +0800681static DECLARE_BITMAP(gpio_enabled, MAX_BLACKFIN_GPIOS);
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800682extern void bfin_gpio_irq_prepare(unsigned gpio);
Michael Hennerich6fce6a82007-12-24 16:56:12 +0800683
Mike Frysinger01f8e342011-06-26 13:56:23 -0400684#if !BFIN_GPIO_PINT
Michael Hennerich8d022372008-11-18 17:48:22 +0800685
Thomas Gleixnere9502852011-02-06 18:23:36 +0000686static void bfin_gpio_ack_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700687{
Michael Hennerich8d022372008-11-18 17:48:22 +0800688 /* AFAIK ack_irq in case mask_ack is provided
689 * get's only called for edge sense irqs
690 */
Thomas Gleixnere9502852011-02-06 18:23:36 +0000691 set_gpio_data(irq_to_gpio(d->irq), 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700692}
693
Thomas Gleixnere9502852011-02-06 18:23:36 +0000694static void bfin_gpio_mask_ack_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700695{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000696 unsigned int irq = d->irq;
Michael Hennerich8d022372008-11-18 17:48:22 +0800697 u32 gpionr = irq_to_gpio(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700698
Thomas Gleixner1907d8b2011-03-24 17:21:01 +0100699 if (!irqd_is_level_type(d))
Bryan Wu1394f032007-05-06 14:50:22 -0700700 set_gpio_data(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700701
702 set_gpio_maska(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700703}
704
Thomas Gleixnere9502852011-02-06 18:23:36 +0000705static void bfin_gpio_mask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700706{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000707 set_gpio_maska(irq_to_gpio(d->irq), 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700708}
709
Thomas Gleixnere9502852011-02-06 18:23:36 +0000710static void bfin_gpio_unmask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700711{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000712 set_gpio_maska(irq_to_gpio(d->irq), 1);
Bryan Wu1394f032007-05-06 14:50:22 -0700713}
714
Thomas Gleixnere9502852011-02-06 18:23:36 +0000715static unsigned int bfin_gpio_irq_startup(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700716{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000717 u32 gpionr = irq_to_gpio(d->irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700718
Michael Hennerich8d022372008-11-18 17:48:22 +0800719 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800720 bfin_gpio_irq_prepare(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700721
Thomas Gleixnere9502852011-02-06 18:23:36 +0000722 bfin_gpio_unmask_irq(d);
Bryan Wu1394f032007-05-06 14:50:22 -0700723
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800724 return 0;
Bryan Wu1394f032007-05-06 14:50:22 -0700725}
726
Thomas Gleixnere9502852011-02-06 18:23:36 +0000727static void bfin_gpio_irq_shutdown(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700728{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000729 u32 gpionr = irq_to_gpio(d->irq);
Graf Yang30af6d42008-11-18 17:48:21 +0800730
Thomas Gleixnere9502852011-02-06 18:23:36 +0000731 bfin_gpio_mask_irq(d);
Graf Yang30af6d42008-11-18 17:48:21 +0800732 __clear_bit(gpionr, gpio_enabled);
Graf Yang9570ff42009-01-07 23:14:38 +0800733 bfin_gpio_irq_free(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700734}
735
Thomas Gleixnere9502852011-02-06 18:23:36 +0000736static int bfin_gpio_irq_type(struct irq_data *d, unsigned int type)
Bryan Wu1394f032007-05-06 14:50:22 -0700737{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000738 unsigned int irq = d->irq;
Graf Yang8eb3e3b2008-11-18 17:48:22 +0800739 int ret;
740 char buf[16];
Michael Hennerich8d022372008-11-18 17:48:22 +0800741 u32 gpionr = irq_to_gpio(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700742
743 if (type == IRQ_TYPE_PROBE) {
744 /* only probe unenabled GPIO interrupt lines */
Mike Frysingerc3695342009-06-13 10:32:29 -0400745 if (test_bit(gpionr, gpio_enabled))
Bryan Wu1394f032007-05-06 14:50:22 -0700746 return 0;
747 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
748 }
749
750 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800751 IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Michael Hennerich8d022372008-11-18 17:48:22 +0800752
Graf Yang9570ff42009-01-07 23:14:38 +0800753 snprintf(buf, 16, "gpio-irq%d", irq);
754 ret = bfin_gpio_irq_request(gpionr, buf);
755 if (ret)
756 return ret;
757
Michael Hennerich8d022372008-11-18 17:48:22 +0800758 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800759 bfin_gpio_irq_prepare(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700760
Bryan Wu1394f032007-05-06 14:50:22 -0700761 } else {
Michael Hennerich8d022372008-11-18 17:48:22 +0800762 __clear_bit(gpionr, gpio_enabled);
Bryan Wu1394f032007-05-06 14:50:22 -0700763 return 0;
764 }
765
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800766 set_gpio_inen(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700767 set_gpio_dir(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700768
769 if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
770 == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
771 set_gpio_both(gpionr, 1);
772 else
773 set_gpio_both(gpionr, 0);
774
775 if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
776 set_gpio_polar(gpionr, 1); /* low or falling edge denoted by one */
777 else
778 set_gpio_polar(gpionr, 0); /* high or rising edge denoted by zero */
779
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800780 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
781 set_gpio_edge(gpionr, 1);
782 set_gpio_inen(gpionr, 1);
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800783 set_gpio_data(gpionr, 0);
784
785 } else {
786 set_gpio_edge(gpionr, 0);
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800787 set_gpio_inen(gpionr, 1);
788 }
789
Bryan Wu1394f032007-05-06 14:50:22 -0700790 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
Graf Yangbfd15112008-10-08 18:02:44 +0800791 bfin_set_irq_handler(irq, handle_edge_irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700792 else
Graf Yangbfd15112008-10-08 18:02:44 +0800793 bfin_set_irq_handler(irq, handle_level_irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700794
795 return 0;
796}
797
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800798#ifdef CONFIG_PM
Mike Frysingerdd8cb372011-04-15 03:19:22 -0400799static int bfin_gpio_set_wake(struct irq_data *d, unsigned int state)
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800800{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000801 return gpio_pm_wakeup_ctrl(irq_to_gpio(d->irq), state);
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800802}
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400803#else
804# define bfin_gpio_set_wake NULL
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800805#endif
806
Mike Frysingere2a80922011-04-15 12:51:33 -0400807static void bfin_demux_gpio_block(unsigned int irq)
808{
809 unsigned int gpio, mask;
810
811 gpio = irq_to_gpio(irq);
812 mask = get_gpiop_data(gpio) & get_gpiop_maska(gpio);
813
814 while (mask) {
815 if (mask & 1)
816 bfin_handle_irq(irq);
817 irq++;
818 mask >>= 1;
819 }
820}
821
Mike Frysinger8c054102011-04-15 13:04:59 -0400822void bfin_demux_gpio_irq(unsigned int inta_irq,
Steven Miao4f6b6002012-05-16 17:56:51 +0800823 struct irq_desc *desc)
Bryan Wu1394f032007-05-06 14:50:22 -0700824{
Mike Frysingere2a80922011-04-15 12:51:33 -0400825 unsigned int irq;
Bryan Wu1394f032007-05-06 14:50:22 -0700826
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800827 switch (inta_irq) {
Mike Frysingere2a80922011-04-15 12:51:33 -0400828#if defined(BF537_FAMILY)
Mike Frysinger8c054102011-04-15 13:04:59 -0400829 case IRQ_PF_INTA_PG_INTA:
Mike Frysingere2a80922011-04-15 12:51:33 -0400830 bfin_demux_gpio_block(IRQ_PF0);
831 irq = IRQ_PG0;
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800832 break;
Mike Frysinger8c054102011-04-15 13:04:59 -0400833 case IRQ_PH_INTA_MAC_RX:
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800834 irq = IRQ_PH0;
835 break;
Mike Frysingere2a80922011-04-15 12:51:33 -0400836#elif defined(BF533_FAMILY)
837 case IRQ_PROG_INTA:
838 irq = IRQ_PF0;
839 break;
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400840#elif defined(BF538_FAMILY)
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800841 case IRQ_PORTF_INTA:
842 irq = IRQ_PF0;
843 break;
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800844#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800845 case IRQ_PORTF_INTA:
846 irq = IRQ_PF0;
847 break;
848 case IRQ_PORTG_INTA:
849 irq = IRQ_PG0;
850 break;
851 case IRQ_PORTH_INTA:
852 irq = IRQ_PH0;
853 break;
854#elif defined(CONFIG_BF561)
855 case IRQ_PROG0_INTA:
856 irq = IRQ_PF0;
857 break;
858 case IRQ_PROG1_INTA:
859 irq = IRQ_PF16;
860 break;
861 case IRQ_PROG2_INTA:
862 irq = IRQ_PF32;
863 break;
864#endif
865 default:
866 BUG();
867 return;
Bryan Wu1394f032007-05-06 14:50:22 -0700868 }
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800869
Mike Frysingere2a80922011-04-15 12:51:33 -0400870 bfin_demux_gpio_block(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700871}
872
Mike Frysinger01f8e342011-06-26 13:56:23 -0400873#else
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800874
Steven Miao4f6b6002012-05-16 17:56:51 +0800875# ifndef CONFIG_BF60x
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800876#define NR_PINT_SYS_IRQS 4
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800877#define NR_PINTS 160
Steven Miao4f6b6002012-05-16 17:56:51 +0800878# else
879#define NR_PINT_SYS_IRQS 6
880#define NR_PINTS 112
881#endif
882
883#define NR_PINT_BITS 32
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800884#define IRQ_NOT_AVAIL 0xFF
885
886#define PINT_2_BANK(x) ((x) >> 5)
887#define PINT_2_BIT(x) ((x) & 0x1F)
888#define PINT_BIT(x) (1 << (PINT_2_BIT(x)))
889
890static unsigned char irq2pint_lut[NR_PINTS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800891static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800892
Mike Frysinger82ed5f72011-06-26 13:22:05 -0400893static struct bfin_pint_regs * const pint[NR_PINT_SYS_IRQS] = {
894 (struct bfin_pint_regs *)PINT0_MASK_SET,
895 (struct bfin_pint_regs *)PINT1_MASK_SET,
896 (struct bfin_pint_regs *)PINT2_MASK_SET,
897 (struct bfin_pint_regs *)PINT3_MASK_SET,
Steven Miao4f6b6002012-05-16 17:56:51 +0800898#ifdef CONFIG_BF60x
899 (struct bfin_pint_regs *)PINT4_MASK_SET,
900 (struct bfin_pint_regs *)PINT5_MASK_SET,
901#endif
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800902};
903
Steven Miao4f6b6002012-05-16 17:56:51 +0800904#ifndef CONFIG_BF60x
Michael Hennerich8d022372008-11-18 17:48:22 +0800905inline unsigned int get_irq_base(u32 bank, u8 bmap)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800906{
Michael Hennerich8d022372008-11-18 17:48:22 +0800907 unsigned int irq_base;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800908
909 if (bank < 2) { /*PA-PB */
910 irq_base = IRQ_PA0 + bmap * 16;
911 } else { /*PC-PJ */
912 irq_base = IRQ_PC0 + bmap * 16;
913 }
914
915 return irq_base;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800916}
Steven Miao4f6b6002012-05-16 17:56:51 +0800917#else
918inline unsigned int get_irq_base(u32 bank, u8 bmap)
919{
920 unsigned int irq_base;
921
922 irq_base = IRQ_PA0 + bank * 16 + bmap * 16;
923
924 return irq_base;
925}
926#endif
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800927
928 /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
929void init_pint_lut(void)
930{
931 u16 bank, bit, irq_base, bit_pos;
932 u32 pint_assign;
933 u8 bmap;
934
935 memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut));
936
937 for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) {
938
939 pint_assign = pint[bank]->assign;
940
941 for (bit = 0; bit < NR_PINT_BITS; bit++) {
942
943 bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF;
944
945 irq_base = get_irq_base(bank, bmap);
946
947 irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0);
948 bit_pos = bit + bank * NR_PINT_BITS;
949
Michael Henneriche3f23002007-07-12 16:39:29 +0800950 pint2irq_lut[bit_pos] = irq_base - SYS_IRQS;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800951 irq2pint_lut[irq_base - SYS_IRQS] = bit_pos;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800952 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800953 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800954}
955
Thomas Gleixnere9502852011-02-06 18:23:36 +0000956static void bfin_gpio_ack_irq(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800957{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000958 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Hennerich8baf5602007-12-24 18:51:34 +0800959 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800960 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800961
Thomas Gleixner1907d8b2011-03-24 17:21:01 +0100962 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
Michael Hennerich8baf5602007-12-24 18:51:34 +0800963 if (pint[bank]->invert_set & pintbit)
964 pint[bank]->invert_clear = pintbit;
965 else
966 pint[bank]->invert_set = pintbit;
967 }
968 pint[bank]->request = pintbit;
969
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800970}
971
Thomas Gleixnere9502852011-02-06 18:23:36 +0000972static void bfin_gpio_mask_ack_irq(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800973{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000974 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800975 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800976 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800977
Thomas Gleixner1907d8b2011-03-24 17:21:01 +0100978 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
Michael Hennerich8baf5602007-12-24 18:51:34 +0800979 if (pint[bank]->invert_set & pintbit)
980 pint[bank]->invert_clear = pintbit;
981 else
982 pint[bank]->invert_set = pintbit;
983 }
984
Michael Henneriche3f23002007-07-12 16:39:29 +0800985 pint[bank]->request = pintbit;
986 pint[bank]->mask_clear = pintbit;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800987}
988
Thomas Gleixnere9502852011-02-06 18:23:36 +0000989static void bfin_gpio_mask_irq(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800990{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000991 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800992
993 pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800994}
995
Thomas Gleixnere9502852011-02-06 18:23:36 +0000996static void bfin_gpio_unmask_irq(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800997{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000998 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800999 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +08001000 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001001
Michael Henneriche3f23002007-07-12 16:39:29 +08001002 pint[bank]->mask_set = pintbit;
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001003}
1004
Thomas Gleixnere9502852011-02-06 18:23:36 +00001005static unsigned int bfin_gpio_irq_startup(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001006{
Thomas Gleixnere9502852011-02-06 18:23:36 +00001007 unsigned int irq = d->irq;
Michael Hennerich8d022372008-11-18 17:48:22 +08001008 u32 gpionr = irq_to_gpio(irq);
1009 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001010
Michael Hennerich50e163c2007-07-24 16:17:28 +08001011 if (pint_val == IRQ_NOT_AVAIL) {
1012 printk(KERN_ERR
1013 "GPIO IRQ %d :Not in PINT Assign table "
1014 "Reconfigure Interrupt to Port Assignemt\n", irq);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001015 return -ENODEV;
Michael Hennerich50e163c2007-07-24 16:17:28 +08001016 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001017
Michael Hennerich8d022372008-11-18 17:48:22 +08001018 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +08001019 bfin_gpio_irq_prepare(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001020
Thomas Gleixnere9502852011-02-06 18:23:36 +00001021 bfin_gpio_unmask_irq(d);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001022
Michael Hennerichaffee2b2008-04-24 08:10:10 +08001023 return 0;
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001024}
1025
Thomas Gleixnere9502852011-02-06 18:23:36 +00001026static void bfin_gpio_irq_shutdown(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001027{
Thomas Gleixnere9502852011-02-06 18:23:36 +00001028 u32 gpionr = irq_to_gpio(d->irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +08001029
Thomas Gleixnere9502852011-02-06 18:23:36 +00001030 bfin_gpio_mask_irq(d);
Michael Hennerich8d022372008-11-18 17:48:22 +08001031 __clear_bit(gpionr, gpio_enabled);
Graf Yang9570ff42009-01-07 23:14:38 +08001032 bfin_gpio_irq_free(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001033}
1034
Thomas Gleixnere9502852011-02-06 18:23:36 +00001035static int bfin_gpio_irq_type(struct irq_data *d, unsigned int type)
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001036{
Thomas Gleixnere9502852011-02-06 18:23:36 +00001037 unsigned int irq = d->irq;
Graf Yang8eb3e3b2008-11-18 17:48:22 +08001038 int ret;
1039 char buf[16];
Michael Hennerich8d022372008-11-18 17:48:22 +08001040 u32 gpionr = irq_to_gpio(irq);
1041 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +08001042 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +08001043 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001044
1045 if (pint_val == IRQ_NOT_AVAIL)
1046 return -ENODEV;
1047
1048 if (type == IRQ_TYPE_PROBE) {
1049 /* only probe unenabled GPIO interrupt lines */
Mike Frysingerc3695342009-06-13 10:32:29 -04001050 if (test_bit(gpionr, gpio_enabled))
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001051 return 0;
1052 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
1053 }
1054
1055 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
1056 IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Graf Yang9570ff42009-01-07 23:14:38 +08001057
1058 snprintf(buf, 16, "gpio-irq%d", irq);
1059 ret = bfin_gpio_irq_request(gpionr, buf);
1060 if (ret)
1061 return ret;
1062
Michael Hennerich8d022372008-11-18 17:48:22 +08001063 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +08001064 bfin_gpio_irq_prepare(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001065
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001066 } else {
Michael Hennerich8d022372008-11-18 17:48:22 +08001067 __clear_bit(gpionr, gpio_enabled);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001068 return 0;
1069 }
1070
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001071 if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
Michael Henneriche3f23002007-07-12 16:39:29 +08001072 pint[bank]->invert_set = pintbit; /* low or falling edge denoted by one */
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001073 else
Michael Hennerich8baf5602007-12-24 18:51:34 +08001074 pint[bank]->invert_clear = pintbit; /* high or rising edge denoted by zero */
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001075
Michael Hennerich8baf5602007-12-24 18:51:34 +08001076 if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
1077 == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
Michael Hennerich8baf5602007-12-24 18:51:34 +08001078 if (gpio_get_value(gpionr))
1079 pint[bank]->invert_set = pintbit;
1080 else
1081 pint[bank]->invert_clear = pintbit;
Michael Hennerich8baf5602007-12-24 18:51:34 +08001082 }
1083
1084 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
1085 pint[bank]->edge_set = pintbit;
Graf Yangbfd15112008-10-08 18:02:44 +08001086 bfin_set_irq_handler(irq, handle_edge_irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +08001087 } else {
1088 pint[bank]->edge_clear = pintbit;
Graf Yangbfd15112008-10-08 18:02:44 +08001089 bfin_set_irq_handler(irq, handle_level_irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +08001090 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001091
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001092 return 0;
1093}
1094
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001095#ifdef CONFIG_PM
Mike Frysingerdd8cb372011-04-15 03:19:22 -04001096static int bfin_gpio_set_wake(struct irq_data *d, unsigned int state)
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001097{
1098 u32 pint_irq;
Thomas Gleixnere9502852011-02-06 18:23:36 +00001099 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001100 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001101
1102 switch (bank) {
1103 case 0:
1104 pint_irq = IRQ_PINT0;
1105 break;
1106 case 2:
1107 pint_irq = IRQ_PINT2;
1108 break;
1109 case 3:
1110 pint_irq = IRQ_PINT3;
1111 break;
1112 case 1:
1113 pint_irq = IRQ_PINT1;
1114 break;
Bob Liu494b7942012-04-27 14:13:01 +08001115#ifdef CONFIG_BF60x
Steven Miao4f6b6002012-05-16 17:56:51 +08001116 case 4:
1117 pint_irq = IRQ_PINT4;
1118 break;
1119 case 5:
1120 pint_irq = IRQ_PINT5;
1121 break;
Bob Liu494b7942012-04-27 14:13:01 +08001122#endif
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001123 default:
1124 return -EINVAL;
1125 }
1126
1127 bfin_internal_set_wake(pint_irq, state);
1128
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001129 return 0;
1130}
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001131#else
1132# define bfin_gpio_set_wake NULL
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001133#endif
1134
Mike Frysinger8c054102011-04-15 13:04:59 -04001135void bfin_demux_gpio_irq(unsigned int inta_irq,
Steven Miao4f6b6002012-05-16 17:56:51 +08001136 struct irq_desc *desc)
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001137{
Michael Hennerich8d022372008-11-18 17:48:22 +08001138 u32 bank, pint_val;
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001139 u32 request, irq;
Steven Miao4f6b6002012-05-16 17:56:51 +08001140 u32 level_mask;
1141 int umask = 0;
1142 struct irq_chip *chip = irq_desc_get_chip(desc);
1143
1144 if (chip->irq_mask_ack) {
1145 chip->irq_mask_ack(&desc->irq_data);
1146 } else {
1147 chip->irq_mask(&desc->irq_data);
1148 if (chip->irq_ack)
1149 chip->irq_ack(&desc->irq_data);
1150 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001151
Michael Hennerich2c4f8292008-02-09 04:11:14 +08001152 switch (inta_irq) {
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001153 case IRQ_PINT0:
1154 bank = 0;
1155 break;
1156 case IRQ_PINT2:
1157 bank = 2;
1158 break;
1159 case IRQ_PINT3:
1160 bank = 3;
1161 break;
1162 case IRQ_PINT1:
1163 bank = 1;
1164 break;
Steven Miao4f6b6002012-05-16 17:56:51 +08001165#ifdef CONFIG_BF60x
1166 case IRQ_PINT4:
1167 bank = 4;
1168 break;
1169 case IRQ_PINT5:
1170 bank = 5;
1171 break;
1172#endif
Michael Henneriche3f23002007-07-12 16:39:29 +08001173 default:
1174 return;
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001175 }
1176
1177 pint_val = bank * NR_PINT_BITS;
1178
1179 request = pint[bank]->request;
1180
Steven Miao4f6b6002012-05-16 17:56:51 +08001181 level_mask = pint[bank]->edge_set & request;
1182
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001183 while (request) {
1184 if (request & 1) {
Michael Henneriche3f23002007-07-12 16:39:29 +08001185 irq = pint2irq_lut[pint_val] + SYS_IRQS;
Steven Miao4f6b6002012-05-16 17:56:51 +08001186 if (level_mask & PINT_BIT(pint_val)) {
1187 umask = 1;
1188 chip->irq_unmask(&desc->irq_data);
1189 }
Yi Li6a01f232009-01-07 23:14:39 +08001190 bfin_handle_irq(irq);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001191 }
1192 pint_val++;
1193 request >>= 1;
1194 }
1195
Steven Miao4f6b6002012-05-16 17:56:51 +08001196 if (!umask)
1197 chip->irq_unmask(&desc->irq_data);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001198}
Mike Frysingera055b2b2007-11-15 21:12:32 +08001199#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001200
Michael Hennerich8d022372008-11-18 17:48:22 +08001201static struct irq_chip bfin_gpio_irqchip = {
1202 .name = "GPIO",
Thomas Gleixnere9502852011-02-06 18:23:36 +00001203 .irq_ack = bfin_gpio_ack_irq,
1204 .irq_mask = bfin_gpio_mask_irq,
1205 .irq_mask_ack = bfin_gpio_mask_ack_irq,
1206 .irq_unmask = bfin_gpio_unmask_irq,
1207 .irq_disable = bfin_gpio_mask_irq,
1208 .irq_enable = bfin_gpio_unmask_irq,
1209 .irq_set_type = bfin_gpio_irq_type,
1210 .irq_startup = bfin_gpio_irq_startup,
1211 .irq_shutdown = bfin_gpio_irq_shutdown,
Thomas Gleixnere9502852011-02-06 18:23:36 +00001212 .irq_set_wake = bfin_gpio_set_wake,
Michael Hennerich8d022372008-11-18 17:48:22 +08001213};
1214
Graf Yang6b3087c2009-01-07 23:14:39 +08001215void __cpuinit init_exception_vectors(void)
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001216{
Mike Frysingerf0b5d122007-08-05 17:03:59 +08001217 /* cannot program in software:
1218 * evt0 - emulation (jtag)
1219 * evt1 - reset
1220 */
1221 bfin_write_EVT2(evt_nmi);
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001222 bfin_write_EVT3(trap);
1223 bfin_write_EVT5(evt_ivhw);
1224 bfin_write_EVT6(evt_timer);
1225 bfin_write_EVT7(evt_evt7);
1226 bfin_write_EVT8(evt_evt8);
1227 bfin_write_EVT9(evt_evt9);
1228 bfin_write_EVT10(evt_evt10);
1229 bfin_write_EVT11(evt_evt11);
1230 bfin_write_EVT12(evt_evt12);
1231 bfin_write_EVT13(evt_evt13);
Philippe Gerum9703a732009-06-22 18:23:48 +02001232 bfin_write_EVT14(evt_evt14);
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001233 bfin_write_EVT15(evt_system_call);
1234 CSYNC();
1235}
1236
Bryan Wu1394f032007-05-06 14:50:22 -07001237/*
1238 * This function should be called during kernel startup to initialize
1239 * the BFin IRQ handling routines.
1240 */
Michael Hennerich8d022372008-11-18 17:48:22 +08001241
Bryan Wu1394f032007-05-06 14:50:22 -07001242int __init init_arch_irq(void)
1243{
1244 int irq;
1245 unsigned long ilat = 0;
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001246
Steven Miao4f6b6002012-05-16 17:56:51 +08001247#ifndef CONFIG_BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001248 /* Disable all the peripheral intrs - page 4-29 HW Ref manual */
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001249#ifdef SIC_IMASK0
Roy Huang24a07a12007-07-12 22:41:45 +08001250 bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
1251 bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001252# ifdef SIC_IMASK2
Michael Hennerich59003142007-10-21 16:54:27 +08001253 bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
Mike Frysingera055b2b2007-11-15 21:12:32 +08001254# endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001255# if defined(CONFIG_SMP) || defined(CONFIG_ICC)
Graf Yang6b3087c2009-01-07 23:14:39 +08001256 bfin_write_SICB_IMASK0(SIC_UNMASK_ALL);
1257 bfin_write_SICB_IMASK1(SIC_UNMASK_ALL);
1258# endif
Roy Huang24a07a12007-07-12 22:41:45 +08001259#else
Bryan Wu1394f032007-05-06 14:50:22 -07001260 bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
Roy Huang24a07a12007-07-12 22:41:45 +08001261#endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001262#else /* CONFIG_BF60x */
1263 bfin_write_SEC_GCTL(SEC_GCTL_RESET);
1264#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001265
1266 local_irq_disable();
1267
Mike Frysinger01f8e342011-06-26 13:56:23 -04001268#if BFIN_GPIO_PINT
Mike Frysingera055b2b2007-11-15 21:12:32 +08001269# ifdef CONFIG_PINTx_REASSIGN
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001270 pint[0]->assign = CONFIG_PINT0_ASSIGN;
1271 pint[1]->assign = CONFIG_PINT1_ASSIGN;
1272 pint[2]->assign = CONFIG_PINT2_ASSIGN;
1273 pint[3]->assign = CONFIG_PINT3_ASSIGN;
Steven Miao4f6b6002012-05-16 17:56:51 +08001274# ifdef CONFIG_BF60x
1275 pint[4]->assign = CONFIG_PINT4_ASSIGN;
1276 pint[5]->assign = CONFIG_PINT5_ASSIGN;
1277# endif
Mike Frysingera055b2b2007-11-15 21:12:32 +08001278# endif
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001279 /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
1280 init_pint_lut();
1281#endif
1282
1283 for (irq = 0; irq <= SYS_IRQS; irq++) {
Bryan Wu1394f032007-05-06 14:50:22 -07001284 if (irq <= IRQ_CORETMR)
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001285 irq_set_chip(irq, &bfin_core_irqchip);
Bryan Wu1394f032007-05-06 14:50:22 -07001286 else
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001287 irq_set_chip(irq, &bfin_internal_irqchip);
Bryan Wu1394f032007-05-06 14:50:22 -07001288
Michael Hennerich464abc52008-02-25 13:50:20 +08001289 switch (irq) {
Steven Miao4f6b6002012-05-16 17:56:51 +08001290#ifndef CONFIG_BF60x
Mike Frysinger01f8e342011-06-26 13:56:23 -04001291#if BFIN_GPIO_PINT
Michael Hennerich464abc52008-02-25 13:50:20 +08001292 case IRQ_PINT0:
1293 case IRQ_PINT1:
1294 case IRQ_PINT2:
1295 case IRQ_PINT3:
Mike Frysinger01f8e342011-06-26 13:56:23 -04001296#elif defined(BF537_FAMILY)
1297 case IRQ_PH_INTA_MAC_RX:
1298 case IRQ_PF_INTA_PG_INTA:
1299#elif defined(BF533_FAMILY)
1300 case IRQ_PROG_INTA:
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001301#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
Michael Hennerich464abc52008-02-25 13:50:20 +08001302 case IRQ_PORTF_INTA:
1303 case IRQ_PORTG_INTA:
1304 case IRQ_PORTH_INTA:
Michael Hennerich2c4f8292008-02-09 04:11:14 +08001305#elif defined(CONFIG_BF561)
Michael Hennerich464abc52008-02-25 13:50:20 +08001306 case IRQ_PROG0_INTA:
1307 case IRQ_PROG1_INTA:
1308 case IRQ_PROG2_INTA:
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001309#elif defined(BF538_FAMILY)
Michael Hennerichdc26aec2008-11-18 17:48:22 +08001310 case IRQ_PORTF_INTA:
Michael Hennerich59003142007-10-21 16:54:27 +08001311#endif
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001312 irq_set_chained_handler(irq, bfin_demux_gpio_irq);
Michael Hennerich464abc52008-02-25 13:50:20 +08001313 break;
Michael Hennerichaec59c92010-02-19 15:09:10 +00001314#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
1315 case IRQ_MAC_ERROR:
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001316 irq_set_chained_handler(irq,
1317 bfin_demux_mac_status_irq);
Michael Hennerichaec59c92010-02-19 15:09:10 +00001318 break;
1319#endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001320#if defined(CONFIG_SMP) || defined(CONFIG_ICC)
Graf Yang6b3087c2009-01-07 23:14:39 +08001321 case IRQ_SUPPLE_0:
1322 case IRQ_SUPPLE_1:
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001323 irq_set_handler(irq, handle_percpu_irq);
Graf Yang6b3087c2009-01-07 23:14:39 +08001324 break;
1325#endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001326#endif
Graf Yang179413142009-08-18 04:29:33 +00001327
Yi Licb191712009-12-30 07:12:50 +00001328#ifdef CONFIG_TICKSOURCE_CORETMR
1329 case IRQ_CORETMR:
1330# ifdef CONFIG_SMP
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001331 irq_set_handler(irq, handle_percpu_irq);
Yi Licb191712009-12-30 07:12:50 +00001332# else
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001333 irq_set_handler(irq, handle_simple_irq);
Yi Licb191712009-12-30 07:12:50 +00001334# endif
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001335 break;
Yi Licb191712009-12-30 07:12:50 +00001336#endif
1337
1338#ifdef CONFIG_TICKSOURCE_GPTMR0
Philippe Geruma40494a2009-06-16 05:25:42 +02001339 case IRQ_TIMER0:
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001340 irq_set_handler(irq, handle_simple_irq);
Michael Hennerich464abc52008-02-25 13:50:20 +08001341 break;
Graf Yang179413142009-08-18 04:29:33 +00001342#endif
Yi Licb191712009-12-30 07:12:50 +00001343
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001344 default:
Yi Licb191712009-12-30 07:12:50 +00001345#ifdef CONFIG_IPIPE
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001346 irq_set_handler(irq, handle_level_irq);
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001347#else
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001348 irq_set_handler(irq, handle_simple_irq);
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001349#endif
Philippe Geruma40494a2009-06-16 05:25:42 +02001350 break;
Bryan Wu1394f032007-05-06 14:50:22 -07001351 }
Bryan Wu1394f032007-05-06 14:50:22 -07001352 }
Michael Hennerich464abc52008-02-25 13:50:20 +08001353
Mike Frysingerf58c3272011-04-15 03:08:20 -04001354 init_mach_irq();
Bryan Wu1394f032007-05-06 14:50:22 -07001355
Steven Miao4f6b6002012-05-16 17:56:51 +08001356#ifndef CONFIG_BF60x
1357#if (defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)) && !defined(CONFIG_BF60x)
Michael Hennerichaec59c92010-02-19 15:09:10 +00001358 for (irq = IRQ_MAC_PHYINT; irq <= IRQ_MAC_STMDONE; irq++)
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001359 irq_set_chip_and_handler(irq, &bfin_mac_status_irqchip,
Michael Hennerichaec59c92010-02-19 15:09:10 +00001360 handle_level_irq);
1361#endif
Michael Hennerich464abc52008-02-25 13:50:20 +08001362 /* if configured as edge, then will be changed to do_edge_IRQ */
Michael Hennerichaec59c92010-02-19 15:09:10 +00001363 for (irq = GPIO_IRQ_BASE;
1364 irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++)
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001365 irq_set_chip_and_handler(irq, &bfin_gpio_irqchip,
Michael Hennerich464abc52008-02-25 13:50:20 +08001366 handle_level_irq);
Steven Miao4f6b6002012-05-16 17:56:51 +08001367#else
1368 for (irq = BFIN_IRQ(0); irq <= SYS_IRQS; irq++) {
Steven Miaoa5b4d4b2012-05-30 18:04:02 +08001369 if (irq < CORE_IRQS && irq != IRQ_CGU_EVT) {
Steven Miao4f6b6002012-05-16 17:56:51 +08001370 irq_set_chip(irq, &bfin_sec_irqchip);
1371 __irq_set_handler(irq, handle_sec_fault, 0, NULL);
1372 } else if (irq >= BFIN_IRQ(21) && irq <= BFIN_IRQ(26)) {
1373 irq_set_chip(irq, &bfin_sec_irqchip);
1374 irq_set_chained_handler(irq, bfin_demux_gpio_irq);
1375 } else if (irq >= BFIN_IRQ(34) && irq <= BFIN_IRQ(37)) {
1376 irq_set_chip(irq, &bfin_sec_irqchip);
1377 irq_set_handler(irq, handle_percpu_irq);
1378 } else {
1379 irq_set_chip_and_handler(irq, &bfin_sec_irqchip,
1380 handle_fasteoi_irq);
1381 __irq_set_preflow_handler(irq, bfin_sec_preflow_handler);
1382 }
1383 }
1384 for (irq = GPIO_IRQ_BASE;
1385 irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++)
1386 irq_set_chip_and_handler(irq, &bfin_gpio_irqchip,
1387 handle_level_irq);
1388#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001389 bfin_write_IMASK(0);
1390 CSYNC();
1391 ilat = bfin_read_ILAT();
1392 CSYNC();
1393 bfin_write_ILAT(ilat);
1394 CSYNC();
1395
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001396 printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
Mike Frysinger40059782008-11-18 17:48:22 +08001397 /* IMASK=xxx is equivalent to STI xx or bfin_irq_flags=xx,
Bryan Wu1394f032007-05-06 14:50:22 -07001398 * local_irq_enable()
1399 */
Steven Miao4f6b6002012-05-16 17:56:51 +08001400#ifndef CONFIG_BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001401 program_IAR();
1402 /* Therefore it's better to setup IARs before interrupts enabled */
1403 search_IAR();
1404
1405 /* Enable interrupts IVG7-15 */
Mike Frysinger40059782008-11-18 17:48:22 +08001406 bfin_irq_flags |= IMASK_IVG15 |
Steven Miao4f6b6002012-05-16 17:56:51 +08001407 IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
1408 IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
1409
1410 bfin_sti(bfin_irq_flags);
Bryan Wu1394f032007-05-06 14:50:22 -07001411
Michael Hennerich349ebbc2009-04-15 08:48:08 +00001412 /* This implicitly covers ANOMALY_05000171
1413 * Boot-ROM code modifies SICA_IWRx wakeup registers
1414 */
Mike Frysingerbe1d8542009-02-04 16:49:45 +08001415#ifdef SIC_IWR0
Michael Hennerich56f5f592008-08-06 17:55:32 +08001416 bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
Mike Frysingerbe1d8542009-02-04 16:49:45 +08001417# ifdef SIC_IWR1
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001418 /* BF52x/BF51x system reset does not properly reset SIC_IWR1 which
Michael Hennerich55546ac2008-08-13 17:41:13 +08001419 * will screw up the bootrom as it relies on MDMA0/1 waking it
1420 * up from IDLE instructions. See this report for more info:
1421 * http://blackfin.uclinux.org/gf/tracker/4323
1422 */
Mike Frysingerb7e11292008-11-18 17:48:22 +08001423 if (ANOMALY_05000435)
1424 bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
1425 else
1426 bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
Mike Frysingerbe1d8542009-02-04 16:49:45 +08001427# endif
1428# ifdef SIC_IWR2
Michael Hennerich56f5f592008-08-06 17:55:32 +08001429 bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001430# endif
1431#else
Michael Hennerich56f5f592008-08-06 17:55:32 +08001432 bfin_write_SIC_IWR(IWR_DISABLE_ALL);
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001433#endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001434#else /* CONFIG_BF60x */
1435 /* Enable interrupts IVG7-15 */
1436 bfin_irq_flags |= IMASK_IVG15 |
1437 IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
1438 IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001439
Steven Miao4f6b6002012-05-16 17:56:51 +08001440
1441 bfin_write_SEC_FCTL(SEC_FCTL_EN | SEC_FCTL_SYSRST_EN | SEC_FCTL_FLTIN_EN);
1442 bfin_sec_enable_sci(SIC_SYSIRQ(IRQ_WATCH0));
1443 bfin_sec_enable_ssi(SIC_SYSIRQ(IRQ_WATCH0));
1444 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET);
1445 udelay(100);
1446 bfin_write_SEC_GCTL(SEC_GCTL_EN);
1447 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN);
1448 init_software_driven_irq();
1449 register_syscore_ops(&sec_pm_syscore_ops);
1450#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001451 return 0;
1452}
1453
1454#ifdef CONFIG_DO_IRQ_L1
Mike Frysingera055b2b2007-11-15 21:12:32 +08001455__attribute__((l1_text))
Bryan Wu1394f032007-05-06 14:50:22 -07001456#endif
Mike Frysinger6b108042011-03-30 01:35:41 -04001457static int vec_to_irq(int vec)
1458{
Steven Miao4f6b6002012-05-16 17:56:51 +08001459#ifndef CONFIG_BF60x
Mike Frysinger6b108042011-03-30 01:35:41 -04001460 struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
1461 struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
1462 unsigned long sic_status[3];
Steven Miao4f6b6002012-05-16 17:56:51 +08001463#endif
Mike Frysinger6b108042011-03-30 01:35:41 -04001464 if (likely(vec == EVT_IVTMR_P))
1465 return IRQ_CORETMR;
Steven Miao4f6b6002012-05-16 17:56:51 +08001466#ifndef CONFIG_BF60x
Mike Frysinger6b108042011-03-30 01:35:41 -04001467#ifdef SIC_ISR
1468 sic_status[0] = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
1469#else
1470 if (smp_processor_id()) {
1471# ifdef SICB_ISR0
1472 /* This will be optimized out in UP mode. */
1473 sic_status[0] = bfin_read_SICB_ISR0() & bfin_read_SICB_IMASK0();
1474 sic_status[1] = bfin_read_SICB_ISR1() & bfin_read_SICB_IMASK1();
1475# endif
1476 } else {
1477 sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
1478 sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
1479 }
1480#endif
1481#ifdef SIC_ISR2
1482 sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
1483#endif
1484
1485 for (;; ivg++) {
1486 if (ivg >= ivg_stop)
1487 return -1;
1488#ifdef SIC_ISR
1489 if (sic_status[0] & ivg->isrflag)
1490#else
1491 if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
1492#endif
1493 return ivg->irqno;
1494 }
Steven Miao4f6b6002012-05-16 17:56:51 +08001495#else
1496 /* for bf60x read */
1497 return BFIN_IRQ(bfin_read_SEC_SCI(0, SEC_CSID));
1498#endif /* end of CONFIG_BF60x */
Mike Frysinger6b108042011-03-30 01:35:41 -04001499}
1500
1501#ifdef CONFIG_DO_IRQ_L1
1502__attribute__((l1_text))
1503#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001504void do_irq(int vec, struct pt_regs *fp)
1505{
Mike Frysinger6b108042011-03-30 01:35:41 -04001506 int irq = vec_to_irq(vec);
1507 if (irq == -1)
1508 return;
1509 asm_do_IRQ(irq, fp);
Bryan Wu1394f032007-05-06 14:50:22 -07001510}
Yi Li6a01f232009-01-07 23:14:39 +08001511
1512#ifdef CONFIG_IPIPE
1513
1514int __ipipe_get_irq_priority(unsigned irq)
1515{
1516 int ient, prio;
1517
1518 if (irq <= IRQ_CORETMR)
1519 return irq;
1520
1521 for (ient = 0; ient < NR_PERI_INTS; ient++) {
1522 struct ivgx *ivg = ivg_table + ient;
1523 if (ivg->irqno == irq) {
1524 for (prio = 0; prio <= IVG13-IVG7; prio++) {
1525 if (ivg7_13[prio].ifirst <= ivg &&
1526 ivg7_13[prio].istop > ivg)
1527 return IVG7 + prio;
1528 }
1529 }
1530 }
1531
1532 return IVG15;
1533}
1534
Yi Li6a01f232009-01-07 23:14:39 +08001535/* Hw interrupts are disabled on entry (check SAVE_CONTEXT). */
1536#ifdef CONFIG_DO_IRQ_L1
1537__attribute__((l1_text))
1538#endif
1539asmlinkage int __ipipe_grab_irq(int vec, struct pt_regs *regs)
1540{
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001541 struct ipipe_percpu_domain_data *p = ipipe_root_cpudom_ptr();
Philippe Geruma40494a2009-06-16 05:25:42 +02001542 struct ipipe_domain *this_domain = __ipipe_current_domain;
Yi Li6a01f232009-01-07 23:14:39 +08001543 struct ivgx *ivg_stop = ivg7_13[vec-IVG7].istop;
1544 struct ivgx *ivg = ivg7_13[vec-IVG7].ifirst;
Philippe Gerum5b5da4c2011-03-17 02:12:48 -04001545 int irq, s = 0;
Yi Li6a01f232009-01-07 23:14:39 +08001546
Mike Frysinger6b108042011-03-30 01:35:41 -04001547 irq = vec_to_irq(vec);
1548 if (irq == -1)
1549 return 0;
Yi Li6a01f232009-01-07 23:14:39 +08001550
1551 if (irq == IRQ_SYSTMR) {
Philippe Geruma40494a2009-06-16 05:25:42 +02001552#if !defined(CONFIG_GENERIC_CLOCKEVENTS) || defined(CONFIG_TICKSOURCE_GPTMR0)
Yi Li6a01f232009-01-07 23:14:39 +08001553 bfin_write_TIMER_STATUS(1); /* Latch TIMIL0 */
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001554#endif
Yi Li6a01f232009-01-07 23:14:39 +08001555 /* This is basically what we need from the register frame. */
1556 __raw_get_cpu_var(__ipipe_tick_regs).ipend = regs->ipend;
1557 __raw_get_cpu_var(__ipipe_tick_regs).pc = regs->pc;
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001558 if (this_domain != ipipe_root_domain)
Yi Li6a01f232009-01-07 23:14:39 +08001559 __raw_get_cpu_var(__ipipe_tick_regs).ipend &= ~0x10;
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001560 else
1561 __raw_get_cpu_var(__ipipe_tick_regs).ipend |= 0x10;
Yi Li6a01f232009-01-07 23:14:39 +08001562 }
1563
Philippe Gerum5b5da4c2011-03-17 02:12:48 -04001564 /*
1565 * We don't want Linux interrupt handlers to run at the
1566 * current core priority level (i.e. < EVT15), since this
1567 * might delay other interrupts handled by a high priority
1568 * domain. Here is what we do instead:
1569 *
1570 * - we raise the SYNCDEFER bit to prevent
1571 * __ipipe_handle_irq() to sync the pipeline for the root
1572 * stage for the incoming interrupt. Upon return, that IRQ is
1573 * pending in the interrupt log.
1574 *
1575 * - we raise the TIF_IRQ_SYNC bit for the current thread, so
1576 * that _schedule_and_signal_from_int will eventually sync the
1577 * pipeline from EVT15.
1578 */
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001579 if (this_domain == ipipe_root_domain) {
1580 s = __test_and_set_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
1581 barrier();
1582 }
Yi Li6a01f232009-01-07 23:14:39 +08001583
1584 ipipe_trace_irq_entry(irq);
1585 __ipipe_handle_irq(irq, regs);
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001586 ipipe_trace_irq_exit(irq);
Yi Li6a01f232009-01-07 23:14:39 +08001587
Philippe Gerum5b5da4c2011-03-17 02:12:48 -04001588 if (user_mode(regs) &&
1589 !ipipe_test_foreign_stack() &&
1590 (current->ipipe_flags & PF_EVTRET) != 0) {
1591 /*
1592 * Testing for user_regs() does NOT fully eliminate
1593 * foreign stack contexts, because of the forged
1594 * interrupt returns we do through
1595 * __ipipe_call_irqtail. In that case, we might have
1596 * preempted a foreign stack context in a high
1597 * priority domain, with a single interrupt level now
1598 * pending after the irqtail unwinding is done. In
1599 * which case user_mode() is now true, and the event
1600 * gets dispatched spuriously.
1601 */
1602 current->ipipe_flags &= ~PF_EVTRET;
1603 __ipipe_dispatch_event(IPIPE_EVENT_RETURN, regs);
1604 }
1605
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001606 if (this_domain == ipipe_root_domain) {
1607 set_thread_flag(TIF_IRQ_SYNC);
1608 if (!s) {
1609 __clear_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
1610 return !test_bit(IPIPE_STALL_FLAG, &p->status);
1611 }
1612 }
Yi Li6a01f232009-01-07 23:14:39 +08001613
Graf Yang1fa9be72009-05-15 11:01:59 +00001614 return 0;
Yi Li6a01f232009-01-07 23:14:39 +08001615}
1616
1617#endif /* CONFIG_IPIPE */