blob: efad5e657f6f95d9729b33469b2a3f018eaa798c [file] [log] [blame]
Jaecheol Leea35c50512012-03-10 02:59:22 -08001/*
2 * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
4 *
5 * EXYNOS4X12 - CPU frequency scaling support
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/module.h>
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/clk.h>
16#include <linux/io.h>
17#include <linux/slab.h>
18#include <linux/cpufreq.h>
19
20#include <mach/regs-clock.h>
Kukjin Kimc4aaa292012-12-28 16:29:10 -080021
22#include "exynos-cpufreq.h"
Jaecheol Leea35c50512012-03-10 02:59:22 -080023
Jaecheol Leea35c50512012-03-10 02:59:22 -080024static struct clk *cpu_clk;
25static struct clk *moutcore;
26static struct clk *mout_mpll;
27static struct clk *mout_apll;
28
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080029static unsigned int exynos4x12_volt_table[] = {
30 1350000, 1287500, 1250000, 1187500, 1137500, 1087500, 1037500,
31 1000000, 987500, 975000, 950000, 925000, 900000, 900000
Jaecheol Leea35c50512012-03-10 02:59:22 -080032};
33
Jaecheol Leea35c50512012-03-10 02:59:22 -080034static struct cpufreq_frequency_table exynos4x12_freq_table[] = {
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080035 {L0, CPUFREQ_ENTRY_INVALID},
Jaecheol Leea35c50512012-03-10 02:59:22 -080036 {L1, 1400 * 1000},
37 {L2, 1300 * 1000},
38 {L3, 1200 * 1000},
39 {L4, 1100 * 1000},
40 {L5, 1000 * 1000},
41 {L6, 900 * 1000},
42 {L7, 800 * 1000},
43 {L8, 700 * 1000},
44 {L9, 600 * 1000},
45 {L10, 500 * 1000},
46 {L11, 400 * 1000},
47 {L12, 300 * 1000},
48 {L13, 200 * 1000},
49 {0, CPUFREQ_TABLE_END},
50};
51
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080052static struct apll_freq *apll_freq_4x12;
Jaecheol Leea35c50512012-03-10 02:59:22 -080053
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080054static struct apll_freq apll_freq_4212[] = {
Jaecheol Leea35c50512012-03-10 02:59:22 -080055 /*
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080056 * values:
57 * freq
58 * clock divider for CORE, COREM0, COREM1, PERIPH, ATB, PCLK_DBG, APLL, CORE2
59 * clock divider for COPY, HPM, RESERVED
60 * PLL M, P, S
Jaecheol Leea35c50512012-03-10 02:59:22 -080061 */
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080062 APLL_FREQ(1500, 0, 3, 7, 0, 6, 1, 2, 0, 6, 2, 0, 250, 4, 0),
63 APLL_FREQ(1400, 0, 3, 7, 0, 6, 1, 2, 0, 6, 2, 0, 175, 3, 0),
64 APLL_FREQ(1300, 0, 3, 7, 0, 5, 1, 2, 0, 5, 2, 0, 325, 6, 0),
65 APLL_FREQ(1200, 0, 3, 7, 0, 5, 1, 2, 0, 5, 2, 0, 200, 4, 0),
66 APLL_FREQ(1100, 0, 3, 6, 0, 4, 1, 2, 0, 4, 2, 0, 275, 6, 0),
67 APLL_FREQ(1000, 0, 2, 5, 0, 4, 1, 1, 0, 4, 2, 0, 125, 3, 0),
68 APLL_FREQ(900, 0, 2, 5, 0, 3, 1, 1, 0, 3, 2, 0, 150, 4, 0),
69 APLL_FREQ(800, 0, 2, 5, 0, 3, 1, 1, 0, 3, 2, 0, 100, 3, 0),
70 APLL_FREQ(700, 0, 2, 4, 0, 3, 1, 1, 0, 3, 2, 0, 175, 3, 1),
71 APLL_FREQ(600, 0, 2, 4, 0, 3, 1, 1, 0, 3, 2, 0, 200, 4, 1),
72 APLL_FREQ(500, 0, 2, 4, 0, 3, 1, 1, 0, 3, 2, 0, 125, 3, 1),
73 APLL_FREQ(400, 0, 2, 4, 0, 3, 1, 1, 0, 3, 2, 0, 100, 3, 1),
74 APLL_FREQ(300, 0, 2, 4, 0, 2, 1, 1, 0, 3, 2, 0, 200, 4, 2),
75 APLL_FREQ(200, 0, 1, 3, 0, 1, 1, 1, 0, 3, 2, 0, 100, 3, 2),
Jaecheol Leea35c50512012-03-10 02:59:22 -080076};
77
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080078static struct apll_freq apll_freq_4412[] = {
Jaecheol Leea35c50512012-03-10 02:59:22 -080079 /*
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080080 * values:
81 * freq
82 * clock divider for CORE, COREM0, COREM1, PERIPH, ATB, PCLK_DBG, APLL, CORE2
83 * clock divider for COPY, HPM, CORES
84 * PLL M, P, S
Jaecheol Leea35c50512012-03-10 02:59:22 -080085 */
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080086 APLL_FREQ(1500, 0, 3, 7, 0, 6, 1, 2, 0, 6, 0, 7, 250, 4, 0),
87 APLL_FREQ(1400, 0, 3, 7, 0, 6, 1, 2, 0, 6, 0, 6, 175, 3, 0),
88 APLL_FREQ(1300, 0, 3, 7, 0, 5, 1, 2, 0, 5, 0, 6, 325, 6, 0),
89 APLL_FREQ(1200, 0, 3, 7, 0, 5, 1, 2, 0, 5, 0, 5, 200, 4, 0),
90 APLL_FREQ(1100, 0, 3, 6, 0, 4, 1, 2, 0, 4, 0, 5, 275, 6, 0),
91 APLL_FREQ(1000, 0, 2, 5, 0, 4, 1, 1, 0, 4, 0, 4, 125, 3, 0),
92 APLL_FREQ(900, 0, 2, 5, 0, 3, 1, 1, 0, 3, 0, 4, 150, 4, 0),
93 APLL_FREQ(800, 0, 2, 5, 0, 3, 1, 1, 0, 3, 0, 3, 100, 3, 0),
94 APLL_FREQ(700, 0, 2, 4, 0, 3, 1, 1, 0, 3, 0, 3, 175, 3, 1),
95 APLL_FREQ(600, 0, 2, 4, 0, 3, 1, 1, 0, 3, 0, 2, 200, 4, 1),
96 APLL_FREQ(500, 0, 2, 4, 0, 3, 1, 1, 0, 3, 0, 2, 125, 3, 1),
97 APLL_FREQ(400, 0, 2, 4, 0, 3, 1, 1, 0, 3, 0, 1, 100, 3, 1),
98 APLL_FREQ(300, 0, 2, 4, 0, 2, 1, 1, 0, 3, 0, 1, 200, 4, 2),
99 APLL_FREQ(200, 0, 1, 3, 0, 1, 1, 1, 0, 3, 0, 0, 100, 3, 2),
Jaecheol Leea35c50512012-03-10 02:59:22 -0800100};
101
102static void exynos4x12_set_clkdiv(unsigned int div_index)
103{
104 unsigned int tmp;
105 unsigned int stat_cpu1;
106
107 /* Change Divider - CPU0 */
108
Jonghwan Choi9d0554f2012-12-23 15:57:42 -0800109 tmp = apll_freq_4x12[div_index].clk_div_cpu0;
Jaecheol Leea35c50512012-03-10 02:59:22 -0800110
111 __raw_writel(tmp, EXYNOS4_CLKDIV_CPU);
112
113 while (__raw_readl(EXYNOS4_CLKDIV_STATCPU) & 0x11111111)
114 cpu_relax();
115
116 /* Change Divider - CPU1 */
Jonghwan Choi9d0554f2012-12-23 15:57:42 -0800117 tmp = apll_freq_4x12[div_index].clk_div_cpu1;
Jaecheol Leea35c50512012-03-10 02:59:22 -0800118
119 __raw_writel(tmp, EXYNOS4_CLKDIV_CPU1);
120 if (soc_is_exynos4212())
121 stat_cpu1 = 0x11;
122 else
123 stat_cpu1 = 0x111;
124
125 while (__raw_readl(EXYNOS4_CLKDIV_STATCPU1) & stat_cpu1)
126 cpu_relax();
127}
128
129static void exynos4x12_set_apll(unsigned int index)
130{
Lukasz Majewskicf467152013-10-09 14:08:42 +0200131 unsigned int tmp, freq = apll_freq_4x12[index].freq;
Jaecheol Leea35c50512012-03-10 02:59:22 -0800132
Lukasz Majewskicf467152013-10-09 14:08:42 +0200133 /* MUX_CORE_SEL = MPLL, ARMCLK uses MPLL for lock time */
Jaecheol Leea35c50512012-03-10 02:59:22 -0800134 clk_set_parent(moutcore, mout_mpll);
135
136 do {
137 cpu_relax();
138 tmp = (__raw_readl(EXYNOS4_CLKMUX_STATCPU)
139 >> EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT);
140 tmp &= 0x7;
141 } while (tmp != 0x2);
142
Lukasz Majewskicf467152013-10-09 14:08:42 +0200143 clk_set_rate(mout_apll, freq * 1000);
Jaecheol Leea35c50512012-03-10 02:59:22 -0800144
Lukasz Majewskicf467152013-10-09 14:08:42 +0200145 /* MUX_CORE_SEL = APLL */
Jaecheol Leea35c50512012-03-10 02:59:22 -0800146 clk_set_parent(moutcore, mout_apll);
147
148 do {
149 cpu_relax();
150 tmp = __raw_readl(EXYNOS4_CLKMUX_STATCPU);
151 tmp &= EXYNOS4_CLKMUX_STATCPU_MUXCORE_MASK;
152 } while (tmp != (0x1 << EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT));
153}
154
Jaecheol Leea35c50512012-03-10 02:59:22 -0800155static void exynos4x12_set_frequency(unsigned int old_index,
156 unsigned int new_index)
157{
Jaecheol Leea35c50512012-03-10 02:59:22 -0800158 if (old_index > new_index) {
Lukasz Majewskicf467152013-10-09 14:08:42 +0200159 exynos4x12_set_clkdiv(new_index);
160 exynos4x12_set_apll(new_index);
Jaecheol Leea35c50512012-03-10 02:59:22 -0800161 } else if (old_index < new_index) {
Lukasz Majewskicf467152013-10-09 14:08:42 +0200162 exynos4x12_set_apll(new_index);
163 exynos4x12_set_clkdiv(new_index);
Jaecheol Leea35c50512012-03-10 02:59:22 -0800164 }
165}
166
Jaecheol Leea35c50512012-03-10 02:59:22 -0800167int exynos4x12_cpufreq_init(struct exynos_dvfs_info *info)
168{
Jaecheol Leea35c50512012-03-10 02:59:22 -0800169 unsigned long rate;
170
Jaecheol Leea35c50512012-03-10 02:59:22 -0800171 cpu_clk = clk_get(NULL, "armclk");
172 if (IS_ERR(cpu_clk))
173 return PTR_ERR(cpu_clk);
174
175 moutcore = clk_get(NULL, "moutcore");
176 if (IS_ERR(moutcore))
177 goto err_moutcore;
178
179 mout_mpll = clk_get(NULL, "mout_mpll");
180 if (IS_ERR(mout_mpll))
181 goto err_mout_mpll;
182
183 rate = clk_get_rate(mout_mpll) / 1000;
184
185 mout_apll = clk_get(NULL, "mout_apll");
186 if (IS_ERR(mout_apll))
187 goto err_mout_apll;
188
Jonghwan Choi9d0554f2012-12-23 15:57:42 -0800189 if (soc_is_exynos4212())
190 apll_freq_4x12 = apll_freq_4212;
191 else
192 apll_freq_4x12 = apll_freq_4412;
Jaecheol Leea35c50512012-03-10 02:59:22 -0800193
194 info->mpll_freq_khz = rate;
Jonghwan Choi9d0554f2012-12-23 15:57:42 -0800195 /* 800Mhz */
Jaecheol Leea35c50512012-03-10 02:59:22 -0800196 info->pll_safe_idx = L7;
Jaecheol Leea35c50512012-03-10 02:59:22 -0800197 info->cpu_clk = cpu_clk;
198 info->volt_table = exynos4x12_volt_table;
199 info->freq_table = exynos4x12_freq_table;
200 info->set_freq = exynos4x12_set_frequency;
Jaecheol Leea35c50512012-03-10 02:59:22 -0800201
202 return 0;
203
204err_mout_apll:
205 clk_put(mout_mpll);
206err_mout_mpll:
207 clk_put(moutcore);
208err_moutcore:
209 clk_put(cpu_clk);
210
211 pr_debug("%s: failed initialization\n", __func__);
212 return -EINVAL;
213}