blob: fb7b620763a257658ddd60e5fd0c203248965f4d [file] [log] [blame]
Miguel Gaioead6db082010-10-27 15:33:18 -07001/*
2 * 74Hx164 - Generic serial-in/parallel-out 8-bits shift register GPIO driver
3 *
4 * Copyright (C) 2010 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2010 Miguel Gaio <miguel.gaio@efixo.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/init.h>
13#include <linux/mutex.h>
14#include <linux/spi/spi.h>
Linus Walleij91f6a4a2018-01-13 22:07:09 +010015#include <linux/gpio/driver.h>
16#include <linux/gpio/consumer.h>
Miguel Gaioead6db082010-10-27 15:33:18 -070017#include <linux/slab.h>
Paul Gortmakerbb207ef2011-07-03 13:38:09 -040018#include <linux/module.h>
Miguel Gaioead6db082010-10-27 15:33:18 -070019
Maxime Ripard20bc4d52012-09-10 22:35:39 +020020#define GEN_74X164_NUMBER_GPIOS 8
21
Miguel Gaioead6db082010-10-27 15:33:18 -070022struct gen_74x164_chip {
Miguel Gaioead6db082010-10-27 15:33:18 -070023 struct gpio_chip gpio_chip;
24 struct mutex lock;
Geert Uytterhoevena1585312017-11-21 15:18:10 +010025 struct gpio_desc *gpiod_oe;
Maxime Ripard20bc4d52012-09-10 22:35:39 +020026 u32 registers;
Geert Uytterhoeven902e7e62015-11-30 15:35:26 +010027 /*
28 * Since the registers are chained, every byte sent will make
29 * the previous byte shift to the next register in the
30 * chain. Thus, the first byte sent will end up in the last
31 * register at the end of the transfer. So, to have a logical
32 * numbering, store the bytes in reverse order.
33 */
Geert Uytterhoevena1585312017-11-21 15:18:10 +010034 u8 buffer[];
Miguel Gaioead6db082010-10-27 15:33:18 -070035};
36
Miguel Gaioead6db082010-10-27 15:33:18 -070037static int __gen_74x164_write_config(struct gen_74x164_chip *chip)
38{
Geert Uytterhoeven771d8992016-06-17 18:39:28 +020039 return spi_write(to_spi_device(chip->gpio_chip.parent), chip->buffer,
40 chip->registers);
Miguel Gaioead6db082010-10-27 15:33:18 -070041}
42
Miguel Gaioead6db082010-10-27 15:33:18 -070043static int gen_74x164_get_value(struct gpio_chip *gc, unsigned offset)
44{
Linus Walleijb2afc6f2015-12-03 18:20:29 +010045 struct gen_74x164_chip *chip = gpiochip_get_data(gc);
Geert Uytterhoeven902e7e62015-11-30 15:35:26 +010046 u8 bank = chip->registers - 1 - offset / 8;
Maxime Ripard20bc4d52012-09-10 22:35:39 +020047 u8 pin = offset % 8;
Miguel Gaioead6db082010-10-27 15:33:18 -070048 int ret;
49
50 mutex_lock(&chip->lock);
Maxime Ripard20bc4d52012-09-10 22:35:39 +020051 ret = (chip->buffer[bank] >> pin) & 0x1;
Miguel Gaioead6db082010-10-27 15:33:18 -070052 mutex_unlock(&chip->lock);
53
54 return ret;
55}
56
57static void gen_74x164_set_value(struct gpio_chip *gc,
58 unsigned offset, int val)
59{
Linus Walleijb2afc6f2015-12-03 18:20:29 +010060 struct gen_74x164_chip *chip = gpiochip_get_data(gc);
Geert Uytterhoeven902e7e62015-11-30 15:35:26 +010061 u8 bank = chip->registers - 1 - offset / 8;
Maxime Ripard20bc4d52012-09-10 22:35:39 +020062 u8 pin = offset % 8;
Miguel Gaioead6db082010-10-27 15:33:18 -070063
64 mutex_lock(&chip->lock);
65 if (val)
Maxime Ripard20bc4d52012-09-10 22:35:39 +020066 chip->buffer[bank] |= (1 << pin);
Miguel Gaioead6db082010-10-27 15:33:18 -070067 else
Maxime Ripard20bc4d52012-09-10 22:35:39 +020068 chip->buffer[bank] &= ~(1 << pin);
Miguel Gaioead6db082010-10-27 15:33:18 -070069
70 __gen_74x164_write_config(chip);
71 mutex_unlock(&chip->lock);
72}
73
Geert Uytterhoevend46ab682016-03-14 16:19:18 +010074static void gen_74x164_set_multiple(struct gpio_chip *gc, unsigned long *mask,
75 unsigned long *bits)
76{
77 struct gen_74x164_chip *chip = gpiochip_get_data(gc);
78 unsigned int i, idx, shift;
79 u8 bank, bankmask;
80
81 mutex_lock(&chip->lock);
82 for (i = 0, bank = chip->registers - 1; i < chip->registers;
83 i++, bank--) {
84 idx = i / sizeof(*mask);
85 shift = i % sizeof(*mask) * BITS_PER_BYTE;
86 bankmask = mask[idx] >> shift;
87 if (!bankmask)
88 continue;
89
90 chip->buffer[bank] &= ~bankmask;
91 chip->buffer[bank] |= bankmask & (bits[idx] >> shift);
92 }
93 __gen_74x164_write_config(chip);
94 mutex_unlock(&chip->lock);
95}
96
H Hartley Sweetena3cc68c2011-05-27 16:35:59 -070097static int gen_74x164_direction_output(struct gpio_chip *gc,
98 unsigned offset, int val)
99{
100 gen_74x164_set_value(gc, offset, val);
101 return 0;
102}
103
Bill Pemberton38363092012-11-19 13:22:34 -0500104static int gen_74x164_probe(struct spi_device *spi)
Miguel Gaioead6db082010-10-27 15:33:18 -0700105{
106 struct gen_74x164_chip *chip;
Geert Uytterhoeven410f4572015-11-30 15:35:25 +0100107 u32 nregs;
Miguel Gaioead6db082010-10-27 15:33:18 -0700108 int ret;
109
Miguel Gaioead6db082010-10-27 15:33:18 -0700110 /*
111 * bits_per_word cannot be configured in platform data
112 */
113 spi->bits_per_word = 8;
114
115 ret = spi_setup(spi);
116 if (ret < 0)
117 return ret;
118
Geert Uytterhoeven410f4572015-11-30 15:35:25 +0100119 if (of_property_read_u32(spi->dev.of_node, "registers-number",
120 &nregs)) {
121 dev_err(&spi->dev,
122 "Missing registers-number property in the DT.\n");
123 return -EINVAL;
124 }
125
126 chip = devm_kzalloc(&spi->dev, sizeof(*chip) + nregs, GFP_KERNEL);
Miguel Gaioead6db082010-10-27 15:33:18 -0700127 if (!chip)
128 return -ENOMEM;
129
Fabio Estevam7ebc1942017-08-07 09:41:50 -0300130 chip->gpiod_oe = devm_gpiod_get_optional(&spi->dev, "enable",
131 GPIOD_OUT_LOW);
132 if (IS_ERR(chip->gpiod_oe))
133 return PTR_ERR(chip->gpiod_oe);
134
135 gpiod_set_value_cansleep(chip->gpiod_oe, 1);
136
Jingoo Han6c0cf422013-03-15 18:17:18 +0900137 spi_set_drvdata(spi, chip);
Miguel Gaioead6db082010-10-27 15:33:18 -0700138
H Hartley Sweetena3cc68c2011-05-27 16:35:59 -0700139 chip->gpio_chip.label = spi->modalias;
140 chip->gpio_chip.direction_output = gen_74x164_direction_output;
Miguel Gaioead6db082010-10-27 15:33:18 -0700141 chip->gpio_chip.get = gen_74x164_get_value;
142 chip->gpio_chip.set = gen_74x164_set_value;
Geert Uytterhoevend46ab682016-03-14 16:19:18 +0100143 chip->gpio_chip.set_multiple = gen_74x164_set_multiple;
Alexander Shiyan61e73802013-12-07 14:08:22 +0400144 chip->gpio_chip.base = -1;
Maxime Ripard20bc4d52012-09-10 22:35:39 +0200145
Geert Uytterhoeven410f4572015-11-30 15:35:25 +0100146 chip->registers = nregs;
Maxime Ripard20bc4d52012-09-10 22:35:39 +0200147 chip->gpio_chip.ngpio = GEN_74X164_NUMBER_GPIOS * chip->registers;
Maxime Ripard20bc4d52012-09-10 22:35:39 +0200148
Linus Walleij9fb1f392013-12-04 14:42:46 +0100149 chip->gpio_chip.can_sleep = true;
Linus Walleij58383c782015-11-04 09:56:26 +0100150 chip->gpio_chip.parent = &spi->dev;
Miguel Gaioead6db082010-10-27 15:33:18 -0700151 chip->gpio_chip.owner = THIS_MODULE;
152
Alexander Shiyanbcc05622013-12-07 14:08:23 +0400153 mutex_init(&chip->lock);
154
Miguel Gaioead6db082010-10-27 15:33:18 -0700155 ret = __gen_74x164_write_config(chip);
156 if (ret) {
157 dev_err(&spi->dev, "Failed writing: %d\n", ret);
158 goto exit_destroy;
159 }
160
Linus Walleijb2afc6f2015-12-03 18:20:29 +0100161 ret = gpiochip_add_data(&chip->gpio_chip, chip);
Alexander Shiyanbcc05622013-12-07 14:08:23 +0400162 if (!ret)
163 return 0;
Miguel Gaioead6db082010-10-27 15:33:18 -0700164
165exit_destroy:
Miguel Gaioead6db082010-10-27 15:33:18 -0700166 mutex_destroy(&chip->lock);
Alexander Shiyanbcc05622013-12-07 14:08:23 +0400167
Miguel Gaioead6db082010-10-27 15:33:18 -0700168 return ret;
169}
170
Bill Pemberton206210c2012-11-19 13:25:50 -0500171static int gen_74x164_remove(struct spi_device *spi)
Miguel Gaioead6db082010-10-27 15:33:18 -0700172{
Alexander Shiyanbcc05622013-12-07 14:08:23 +0400173 struct gen_74x164_chip *chip = spi_get_drvdata(spi);
Miguel Gaioead6db082010-10-27 15:33:18 -0700174
Fabio Estevam7ebc1942017-08-07 09:41:50 -0300175 gpiod_set_value_cansleep(chip->gpiod_oe, 0);
abdoulaye berthe9f5132a2014-07-12 22:30:12 +0200176 gpiochip_remove(&chip->gpio_chip);
177 mutex_destroy(&chip->lock);
Miguel Gaioead6db082010-10-27 15:33:18 -0700178
abdoulaye berthe9f5132a2014-07-12 22:30:12 +0200179 return 0;
Miguel Gaioead6db082010-10-27 15:33:18 -0700180}
181
Maxime Ripard0a90a9f2012-09-07 14:18:13 +0200182static const struct of_device_id gen_74x164_dt_ids[] = {
183 { .compatible = "fairchild,74hc595" },
Nicolas Saenz Julienne80018bd2016-03-14 23:32:10 +0000184 { .compatible = "nxp,74lvc594" },
Maxime Ripard0a90a9f2012-09-07 14:18:13 +0200185 {},
186};
187MODULE_DEVICE_TABLE(of, gen_74x164_dt_ids);
188
Miguel Gaioead6db082010-10-27 15:33:18 -0700189static struct spi_driver gen_74x164_driver = {
190 .driver = {
H Hartley Sweetena3cc68c2011-05-27 16:35:59 -0700191 .name = "74x164",
Sachin Kamat187a53a2013-09-19 17:28:08 +0530192 .of_match_table = gen_74x164_dt_ids,
Miguel Gaioead6db082010-10-27 15:33:18 -0700193 },
194 .probe = gen_74x164_probe,
Bill Pemberton8283c4f2012-11-19 13:20:08 -0500195 .remove = gen_74x164_remove,
Miguel Gaioead6db082010-10-27 15:33:18 -0700196};
Maxime Ripardab3b8782012-09-05 10:40:50 +0200197module_spi_driver(gen_74x164_driver);
Miguel Gaioead6db082010-10-27 15:33:18 -0700198
199MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
200MODULE_AUTHOR("Miguel Gaio <miguel.gaio@efixo.com>");
201MODULE_DESCRIPTION("GPIO expander driver for 74X164 8-bits shift register");
202MODULE_LICENSE("GPL v2");