blob: 4eb93647aab7ae8fd4dfe51fb77df629b78cc869 [file] [log] [blame]
Tzachi Perelstein038ee082007-10-23 15:14:42 -04001/*
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -04002 * arch/arm/mach-orion5x/pci.c
Tzachi Perelstein038ee082007-10-23 15:14:42 -04003 *
Lennert Buytenhek159ffb32008-03-27 14:51:41 -04004 * PCI and PCIe functions for Marvell Orion System On Chip
Tzachi Perelstein038ee082007-10-23 15:14:42 -04005 *
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7 *
Lennert Buytenhek159ffb32008-03-27 14:51:41 -04008 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
Tzachi Perelstein038ee082007-10-23 15:14:42 -040010 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -040016#include <linux/mbus.h>
Bryan Wu158c0c62011-08-17 17:29:38 +080017#include <video/vga.h>
Nicolas Pitreff89c462009-01-07 04:52:58 +010018#include <asm/irq.h>
Tzachi Perelstein038ee082007-10-23 15:14:42 -040019#include <asm/mach/pci.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020020#include <plat/pcie.h>
Tzachi Perelstein038ee082007-10-23 15:14:42 -040021#include "common.h"
22
23/*****************************************************************************
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040024 * Orion has one PCIe controller and one PCI controller.
Tzachi Perelstein038ee082007-10-23 15:14:42 -040025 *
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040026 * Note1: The local PCIe bus number is '0'. The local PCI bus number
27 * follows the scanned PCIe bridged busses, if any.
Tzachi Perelstein038ee082007-10-23 15:14:42 -040028 *
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040029 * Note2: It is possible for PCI/PCIe agents to access many subsystem's
Tzachi Perelstein038ee082007-10-23 15:14:42 -040030 * space, by configuring BARs and Address Decode Windows, e.g. flashes on
31 * device bus, Orion registers, etc. However this code only enable the
32 * access to DDR banks.
33 ****************************************************************************/
34
35
36/*****************************************************************************
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040037 * PCIe controller
Tzachi Perelstein038ee082007-10-23 15:14:42 -040038 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040039#define PCIE_BASE ((void __iomem *)ORION5X_PCIE_VIRT_BASE)
Tzachi Perelstein038ee082007-10-23 15:14:42 -040040
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040041void __init orion5x_pcie_id(u32 *dev, u32 *rev)
Lennert Buytenhekabc01972008-03-27 14:51:40 -040042{
43 *dev = orion_pcie_dev_id(PCIE_BASE);
44 *rev = orion_pcie_rev(PCIE_BASE);
45}
Tzachi Perelstein038ee082007-10-23 15:14:42 -040046
Lennert Buytenhekabc01972008-03-27 14:51:40 -040047static int pcie_valid_config(int bus, int dev)
48{
49 /*
50 * Don't go out when trying to access --
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -040051 * 1. nonexisting device on local bus
Lennert Buytenhekabc01972008-03-27 14:51:40 -040052 * 2. where there's no device connected (no link)
53 */
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -040054 if (bus == 0 && dev == 0)
55 return 1;
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -040056
Lennert Buytenhekabc01972008-03-27 14:51:40 -040057 if (!orion_pcie_link_up(PCIE_BASE))
58 return 0;
59
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -040060 if (bus == 0 && dev != 1)
61 return 0;
62
Lennert Buytenhekabc01972008-03-27 14:51:40 -040063 return 1;
64}
65
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -040066
67/*
Lennert Buytenhek159ffb32008-03-27 14:51:41 -040068 * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
Tzachi Perelstein038ee082007-10-23 15:14:42 -040069 * and then reading the PCIE_CONF_DATA register. Need to make sure these
70 * transactions are atomic.
71 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040072static DEFINE_SPINLOCK(orion5x_pcie_lock);
Tzachi Perelstein038ee082007-10-23 15:14:42 -040073
Lennert Buytenhekabc01972008-03-27 14:51:40 -040074static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
75 int size, u32 *val)
Tzachi Perelstein038ee082007-10-23 15:14:42 -040076{
77 unsigned long flags;
Lennert Buytenhekabc01972008-03-27 14:51:40 -040078 int ret;
Tzachi Perelstein038ee082007-10-23 15:14:42 -040079
Lennert Buytenhekabc01972008-03-27 14:51:40 -040080 if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
Tzachi Perelstein038ee082007-10-23 15:14:42 -040081 *val = 0xffffffff;
82 return PCIBIOS_DEVICE_NOT_FOUND;
83 }
84
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040085 spin_lock_irqsave(&orion5x_pcie_lock, flags);
Lennert Buytenhekabc01972008-03-27 14:51:40 -040086 ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040087 spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -040088
89 return ret;
90}
91
Lennert Buytenhekabc01972008-03-27 14:51:40 -040092static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
93 int where, int size, u32 *val)
94{
95 int ret;
96
97 if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
98 *val = 0xffffffff;
99 return PCIBIOS_DEVICE_NOT_FOUND;
100 }
101
102 /*
103 * We only support access to the non-extended configuration
104 * space when using the WA access method (or we would have to
105 * sacrifice 256M of CPU virtual address space.)
106 */
107 if (where >= 0x100) {
108 *val = 0xffffffff;
109 return PCIBIOS_DEVICE_NOT_FOUND;
110 }
111
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400112 ret = orion_pcie_rd_conf_wa((void __iomem *)ORION5X_PCIE_WA_VIRT_BASE,
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400113 bus, devfn, where, size, val);
114
115 return ret;
116}
117
118static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
119 int where, int size, u32 val)
120{
121 unsigned long flags;
122 int ret;
123
124 if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
125 return PCIBIOS_DEVICE_NOT_FOUND;
126
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400127 spin_lock_irqsave(&orion5x_pcie_lock, flags);
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400128 ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400129 spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400130
131 return ret;
132}
133
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400134static struct pci_ops pcie_ops = {
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400135 .read = pcie_rd_conf,
136 .write = pcie_wr_conf,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400137};
138
139
Lennert Buytenheka9984272008-03-27 14:51:41 -0400140static int __init pcie_setup(struct pci_sys_data *sys)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400141{
142 struct resource *res;
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400143 int dev;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400144
145 /*
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400146 * Generic PCIe unit setup.
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400147 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400148 orion_pcie_setup(PCIE_BASE, &orion5x_mbus_dram_info);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400149
150 /*
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400151 * Check whether to apply Orion-1/Orion-NAS PCIe config
152 * read transaction workaround.
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400153 */
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400154 dev = orion_pcie_dev_id(PCIE_BASE);
155 if (dev == MV88F5181_DEV_ID || dev == MV88F5182_DEV_ID) {
156 printk(KERN_NOTICE "Applying Orion-1/Orion-NAS PCIe config "
157 "read transaction workaround\n");
Lennert Buytenhek386a0482008-05-10 17:01:18 +0200158 orion5x_setup_pcie_wa_win(ORION5X_PCIE_WA_PHYS_BASE,
159 ORION5X_PCIE_WA_SIZE);
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400160 pcie_ops.read = pcie_rd_conf_wa;
161 }
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400162
163 /*
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400164 * Request resources.
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400165 */
166 res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
167 if (!res)
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400168 panic("pcie_setup unable to alloc resources");
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400169
170 /*
171 * IORESOURCE_IO
172 */
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400173 res[0].name = "PCIe I/O Space";
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400174 res[0].flags = IORESOURCE_IO;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400175 res[0].start = ORION5X_PCIE_IO_BUS_BASE;
176 res[0].end = res[0].start + ORION5X_PCIE_IO_SIZE - 1;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400177 if (request_resource(&ioport_resource, &res[0]))
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400178 panic("Request PCIe IO resource failed\n");
Bjorn Helgaas37d15902011-10-28 16:26:16 -0600179 pci_add_resource(&sys->resources, &res[0]);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400180
181 /*
182 * IORESOURCE_MEM
183 */
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400184 res[1].name = "PCIe Memory Space";
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400185 res[1].flags = IORESOURCE_MEM;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400186 res[1].start = ORION5X_PCIE_MEM_PHYS_BASE;
187 res[1].end = res[1].start + ORION5X_PCIE_MEM_SIZE - 1;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400188 if (request_resource(&iomem_resource, &res[1]))
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400189 panic("Request PCIe Memory resource failed\n");
Bjorn Helgaas37d15902011-10-28 16:26:16 -0600190 pci_add_resource(&sys->resources, &res[1]);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400191
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400192 sys->io_offset = 0;
193
194 return 1;
195}
196
197/*****************************************************************************
198 * PCI controller
199 ****************************************************************************/
Nicolas Pitrefdd8b072009-04-22 20:08:17 +0100200#define ORION5X_PCI_REG(x) (ORION5X_PCI_VIRT_BASE | (x))
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400201#define PCI_MODE ORION5X_PCI_REG(0xd00)
202#define PCI_CMD ORION5X_PCI_REG(0xc00)
203#define PCI_P2P_CONF ORION5X_PCI_REG(0x1d14)
204#define PCI_CONF_ADDR ORION5X_PCI_REG(0xc78)
205#define PCI_CONF_DATA ORION5X_PCI_REG(0xc7c)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400206
207/*
208 * PCI_MODE bits
209 */
210#define PCI_MODE_64BIT (1 << 2)
211#define PCI_MODE_PCIX ((1 << 4) | (1 << 5))
212
213/*
214 * PCI_CMD bits
215 */
216#define PCI_CMD_HOST_REORDER (1 << 29)
217
218/*
219 * PCI_P2P_CONF bits
220 */
221#define PCI_P2P_BUS_OFFS 16
222#define PCI_P2P_BUS_MASK (0xff << PCI_P2P_BUS_OFFS)
223#define PCI_P2P_DEV_OFFS 24
224#define PCI_P2P_DEV_MASK (0x1f << PCI_P2P_DEV_OFFS)
225
226/*
227 * PCI_CONF_ADDR bits
228 */
229#define PCI_CONF_REG(reg) ((reg) & 0xfc)
230#define PCI_CONF_FUNC(func) (((func) & 0x3) << 8)
231#define PCI_CONF_DEV(dev) (((dev) & 0x1f) << 11)
232#define PCI_CONF_BUS(bus) (((bus) & 0xff) << 16)
233#define PCI_CONF_ADDR_EN (1 << 31)
234
235/*
236 * Internal configuration space
237 */
238#define PCI_CONF_FUNC_STAT_CMD 0
239#define PCI_CONF_REG_STAT_CMD 4
240#define PCIX_STAT 0x64
241#define PCIX_STAT_BUS_OFFS 8
242#define PCIX_STAT_BUS_MASK (0xff << PCIX_STAT_BUS_OFFS)
243
244/*
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400245 * PCI Address Decode Windows registers
246 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400247#define PCI_BAR_SIZE_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc08) : \
Lennert Buytenheke7068ad2008-05-10 16:30:01 +0200248 ((n) == 1) ? ORION5X_PCI_REG(0xd08) : \
249 ((n) == 2) ? ORION5X_PCI_REG(0xc0c) : \
250 ((n) == 3) ? ORION5X_PCI_REG(0xd0c) : 0)
251#define PCI_BAR_REMAP_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc48) : \
252 ((n) == 1) ? ORION5X_PCI_REG(0xd48) : \
253 ((n) == 2) ? ORION5X_PCI_REG(0xc4c) : \
254 ((n) == 3) ? ORION5X_PCI_REG(0xd4c) : 0)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400255#define PCI_BAR_ENABLE ORION5X_PCI_REG(0xc3c)
256#define PCI_ADDR_DECODE_CTRL ORION5X_PCI_REG(0xd3c)
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400257
258/*
259 * PCI configuration helpers for BAR settings
260 */
261#define PCI_CONF_FUNC_BAR_CS(n) ((n) >> 1)
262#define PCI_CONF_REG_BAR_LO_CS(n) (((n) & 1) ? 0x18 : 0x10)
263#define PCI_CONF_REG_BAR_HI_CS(n) (((n) & 1) ? 0x1c : 0x14)
264
265/*
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400266 * PCI config cycles are done by programming the PCI_CONF_ADDR register
267 * and then reading the PCI_CONF_DATA register. Need to make sure these
268 * transactions are atomic.
269 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400270static DEFINE_SPINLOCK(orion5x_pci_lock);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400271
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200272static int orion5x_pci_cardbus_mode;
273
Lennert Buytenhek92b913b2008-04-25 16:28:33 -0400274static int orion5x_pci_local_bus_nr(void)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400275{
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200276 u32 conf = readl(PCI_P2P_CONF);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400277 return((conf & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS);
278}
279
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400280static int orion5x_pci_hw_rd_conf(int bus, int dev, u32 func,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400281 u32 where, u32 size, u32 *val)
282{
283 unsigned long flags;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400284 spin_lock_irqsave(&orion5x_pci_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400285
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200286 writel(PCI_CONF_BUS(bus) |
287 PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
288 PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400289
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200290 *val = readl(PCI_CONF_DATA);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400291
292 if (size == 1)
293 *val = (*val >> (8*(where & 0x3))) & 0xff;
294 else if (size == 2)
295 *val = (*val >> (8*(where & 0x3))) & 0xffff;
296
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400297 spin_unlock_irqrestore(&orion5x_pci_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400298
299 return PCIBIOS_SUCCESSFUL;
300}
301
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400302static int orion5x_pci_hw_wr_conf(int bus, int dev, u32 func,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400303 u32 where, u32 size, u32 val)
304{
305 unsigned long flags;
306 int ret = PCIBIOS_SUCCESSFUL;
307
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400308 spin_lock_irqsave(&orion5x_pci_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400309
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200310 writel(PCI_CONF_BUS(bus) |
311 PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
312 PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400313
314 if (size == 4) {
315 __raw_writel(val, PCI_CONF_DATA);
316 } else if (size == 2) {
317 __raw_writew(val, PCI_CONF_DATA + (where & 0x3));
318 } else if (size == 1) {
319 __raw_writeb(val, PCI_CONF_DATA + (where & 0x3));
320 } else {
321 ret = PCIBIOS_BAD_REGISTER_NUMBER;
322 }
323
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400324 spin_unlock_irqrestore(&orion5x_pci_lock, flags);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400325
326 return ret;
327}
328
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200329static int orion5x_pci_valid_config(int bus, u32 devfn)
330{
331 if (bus == orion5x_pci_local_bus_nr()) {
332 /*
333 * Don't go out for local device
334 */
335 if (PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0)
336 return 0;
337
338 /*
339 * When the PCI signals are directly connected to a
340 * Cardbus slot, ignore all but device IDs 0 and 1.
341 */
342 if (orion5x_pci_cardbus_mode && PCI_SLOT(devfn) > 1)
343 return 0;
344 }
345
346 return 1;
347}
348
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400349static int orion5x_pci_rd_conf(struct pci_bus *bus, u32 devfn,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400350 int where, int size, u32 *val)
351{
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200352 if (!orion5x_pci_valid_config(bus->number, devfn)) {
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400353 *val = 0xffffffff;
354 return PCIBIOS_DEVICE_NOT_FOUND;
355 }
356
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400357 return orion5x_pci_hw_rd_conf(bus->number, PCI_SLOT(devfn),
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400358 PCI_FUNC(devfn), where, size, val);
359}
360
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400361static int orion5x_pci_wr_conf(struct pci_bus *bus, u32 devfn,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400362 int where, int size, u32 val)
363{
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200364 if (!orion5x_pci_valid_config(bus->number, devfn))
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400365 return PCIBIOS_DEVICE_NOT_FOUND;
366
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400367 return orion5x_pci_hw_wr_conf(bus->number, PCI_SLOT(devfn),
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400368 PCI_FUNC(devfn), where, size, val);
369}
370
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400371static struct pci_ops pci_ops = {
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400372 .read = orion5x_pci_rd_conf,
373 .write = orion5x_pci_wr_conf,
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400374};
375
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400376static void __init orion5x_pci_set_bus_nr(int nr)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400377{
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200378 u32 p2p = readl(PCI_P2P_CONF);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400379
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200380 if (readl(PCI_MODE) & PCI_MODE_PCIX) {
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400381 /*
382 * PCI-X mode
383 */
384 u32 pcix_status, bus, dev;
385 bus = (p2p & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS;
386 dev = (p2p & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400387 orion5x_pci_hw_rd_conf(bus, dev, 0, PCIX_STAT, 4, &pcix_status);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400388 pcix_status &= ~PCIX_STAT_BUS_MASK;
389 pcix_status |= (nr << PCIX_STAT_BUS_OFFS);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400390 orion5x_pci_hw_wr_conf(bus, dev, 0, PCIX_STAT, 4, pcix_status);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400391 } else {
392 /*
393 * PCI Conventional mode
394 */
395 p2p &= ~PCI_P2P_BUS_MASK;
396 p2p |= (nr << PCI_P2P_BUS_OFFS);
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200397 writel(p2p, PCI_P2P_CONF);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400398 }
399}
400
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400401static void __init orion5x_pci_master_slave_enable(void)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400402{
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -0400403 int bus_nr, func, reg;
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400404 u32 val;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400405
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400406 bus_nr = orion5x_pci_local_bus_nr();
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400407 func = PCI_CONF_FUNC_STAT_CMD;
408 reg = PCI_CONF_REG_STAT_CMD;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400409 orion5x_pci_hw_rd_conf(bus_nr, 0, func, reg, 4, &val);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400410 val |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400411 orion5x_pci_hw_wr_conf(bus_nr, 0, func, reg, 4, val | 0x7);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400412}
413
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400414static void __init orion5x_setup_pci_wins(struct mbus_dram_target_info *dram)
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400415{
416 u32 win_enable;
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400417 int bus;
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400418 int i;
419
420 /*
421 * First, disable windows.
422 */
423 win_enable = 0xffffffff;
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200424 writel(win_enable, PCI_BAR_ENABLE);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400425
426 /*
427 * Setup windows for DDR banks.
428 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400429 bus = orion5x_pci_local_bus_nr();
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400430
431 for (i = 0; i < dram->num_cs; i++) {
432 struct mbus_dram_window *cs = dram->cs + i;
433 u32 func = PCI_CONF_FUNC_BAR_CS(cs->cs_index);
434 u32 reg;
435 u32 val;
436
437 /*
438 * Write DRAM bank base address register.
439 */
440 reg = PCI_CONF_REG_BAR_LO_CS(cs->cs_index);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400441 orion5x_pci_hw_rd_conf(bus, 0, func, reg, 4, &val);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400442 val = (cs->base & 0xfffff000) | (val & 0xfff);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400443 orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, val);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400444
445 /*
446 * Write DRAM bank size register.
447 */
448 reg = PCI_CONF_REG_BAR_HI_CS(cs->cs_index);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400449 orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, 0);
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200450 writel((cs->size - 1) & 0xfffff000,
451 PCI_BAR_SIZE_DDR_CS(cs->cs_index));
452 writel(cs->base & 0xfffff000,
453 PCI_BAR_REMAP_DDR_CS(cs->cs_index));
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400454
455 /*
456 * Enable decode window for this chip select.
457 */
458 win_enable &= ~(1 << cs->cs_index);
459 }
460
461 /*
462 * Re-enable decode windows.
463 */
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200464 writel(win_enable, PCI_BAR_ENABLE);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400465
466 /*
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200467 * Disable automatic update of address remapping when writing to BARs.
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400468 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400469 orion5x_setbits(PCI_ADDR_DECODE_CTRL, 1);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400470}
471
Lennert Buytenheka9984272008-03-27 14:51:41 -0400472static int __init pci_setup(struct pci_sys_data *sys)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400473{
474 struct resource *res;
475
476 /*
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400477 * Point PCI unit MBUS decode windows to DRAM space.
478 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400479 orion5x_setup_pci_wins(&orion5x_mbus_dram_info);
Lennert Buytenhek1f2223b2008-03-27 14:51:39 -0400480
481 /*
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400482 * Master + Slave enable
483 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400484 orion5x_pci_master_slave_enable();
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400485
486 /*
487 * Force ordering
488 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400489 orion5x_setbits(PCI_CMD, PCI_CMD_HOST_REORDER);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400490
491 /*
492 * Request resources
493 */
494 res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
495 if (!res)
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400496 panic("pci_setup unable to alloc resources");
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400497
498 /*
499 * IORESOURCE_IO
500 */
501 res[0].name = "PCI I/O Space";
502 res[0].flags = IORESOURCE_IO;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400503 res[0].start = ORION5X_PCI_IO_BUS_BASE;
504 res[0].end = res[0].start + ORION5X_PCI_IO_SIZE - 1;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400505 if (request_resource(&ioport_resource, &res[0]))
506 panic("Request PCI IO resource failed\n");
Bjorn Helgaas37d15902011-10-28 16:26:16 -0600507 pci_add_resource(&sys->resources, &res[0]);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400508
509 /*
510 * IORESOURCE_MEM
511 */
512 res[1].name = "PCI Memory Space";
513 res[1].flags = IORESOURCE_MEM;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400514 res[1].start = ORION5X_PCI_MEM_PHYS_BASE;
515 res[1].end = res[1].start + ORION5X_PCI_MEM_SIZE - 1;
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400516 if (request_resource(&iomem_resource, &res[1]))
517 panic("Request PCI Memory resource failed\n");
Bjorn Helgaas37d15902011-10-28 16:26:16 -0600518 pci_add_resource(&sys->resources, &res[1]);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400519
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400520 sys->io_offset = 0;
521
522 return 1;
523}
524
525
526/*****************************************************************************
Lennert Buytenhek159ffb32008-03-27 14:51:41 -0400527 * General PCIe + PCI
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400528 ****************************************************************************/
Lennert Buytenhekd50c60a2008-03-27 14:51:41 -0400529static void __devinit rc_pci_fixup(struct pci_dev *dev)
530{
531 /*
532 * Prevent enumeration of root complex.
533 */
534 if (dev->bus->parent == NULL && dev->devfn == 0) {
535 int i;
536
537 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
538 dev->resource[i].start = 0;
539 dev->resource[i].end = 0;
540 dev->resource[i].flags = 0;
541 }
542 }
543}
544DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);
545
Per Andersson7a6bb262008-08-11 12:00:52 +0200546static int orion5x_pci_disabled __initdata;
547
548void __init orion5x_pci_disable(void)
549{
550 orion5x_pci_disabled = 1;
551}
552
Lennert Buytenhekda01bba2008-06-26 17:12:50 +0200553void __init orion5x_pci_set_cardbus_mode(void)
554{
555 orion5x_pci_cardbus_mode = 1;
556}
557
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400558int __init orion5x_pci_sys_setup(int nr, struct pci_sys_data *sys)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400559{
560 int ret = 0;
561
Rob Herringcc22b4c2011-06-28 21:22:40 -0500562 vga_base = ORION5X_PCIE_MEM_PHYS_BASE;
563
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400564 if (nr == 0) {
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400565 orion_pcie_set_local_bus_nr(PCIE_BASE, sys->busnr);
566 ret = pcie_setup(sys);
Per Andersson7a6bb262008-08-11 12:00:52 +0200567 } else if (nr == 1 && !orion5x_pci_disabled) {
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400568 orion5x_pci_set_bus_nr(sys->busnr);
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400569 ret = pci_setup(sys);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400570 }
571
572 return ret;
573}
574
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400575struct pci_bus __init *orion5x_pci_sys_scan_bus(int nr, struct pci_sys_data *sys)
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400576{
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400577 struct pci_bus *bus;
578
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400579 if (nr == 0) {
Bjorn Helgaas37d15902011-10-28 16:26:16 -0600580 bus = pci_scan_root_bus(NULL, sys->busnr, &pcie_ops, sys,
581 &sys->resources);
Per Andersson7a6bb262008-08-11 12:00:52 +0200582 } else if (nr == 1 && !orion5x_pci_disabled) {
Bjorn Helgaas37d15902011-10-28 16:26:16 -0600583 bus = pci_scan_root_bus(NULL, sys->busnr, &pci_ops, sys,
584 &sys->resources);
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400585 } else {
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400586 bus = NULL;
Lennert Buytenhekabc01972008-03-27 14:51:40 -0400587 BUG();
Tzachi Perelstein038ee082007-10-23 15:14:42 -0400588 }
589
590 return bus;
591}
Lennert Buytenhek92b913b2008-04-25 16:28:33 -0400592
Ralf Baechled5341942011-06-10 15:30:21 +0100593int __init orion5x_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
Lennert Buytenhek92b913b2008-04-25 16:28:33 -0400594{
595 int bus = dev->bus->number;
596
597 /*
598 * PCIe endpoint?
599 */
Per Andersson7a6bb262008-08-11 12:00:52 +0200600 if (orion5x_pci_disabled || bus < orion5x_pci_local_bus_nr())
Lennert Buytenhek92b913b2008-04-25 16:28:33 -0400601 return IRQ_ORION5X_PCIE0_INT;
602
603 return -1;
604}