blob: 44ea77febe17f06099a2849aa4a71202baac5b46 [file] [log] [blame]
Magnus Damm0468b2d2013-03-28 00:49:34 +09001/*
2 * Device Tree Source for the r8a7790 SoC
3 *
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05004 * Copyright (C) 2015 Renesas Electronics Corporation
Sergei Shtylyovd8913c62014-02-20 02:20:43 +03005 * Copyright (C) 2013-2014 Renesas Solutions Corp.
6 * Copyright (C) 2014 Cogent Embedded Inc.
Magnus Damm0468b2d2013-03-28 00:49:34 +09007 *
8 * This file is licensed under the terms of the GNU General Public License
9 * version 2. This program is licensed "as is" without any warranty of any
10 * kind, whether express or implied.
11 */
12
Laurent Pinchart22a1f592013-12-11 15:05:14 +010013#include <dt-bindings/clock/r8a7790-clock.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010014#include <dt-bindings/interrupt-controller/arm-gic.h>
15#include <dt-bindings/interrupt-controller/irq.h>
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010016#include <dt-bindings/power/r8a7790-sysc.h>
Laurent Pinchart5f75e732013-11-19 03:18:25 +010017
Magnus Damm0468b2d2013-03-28 00:49:34 +090018/ {
19 compatible = "renesas,r8a7790";
20 interrupt-parent = <&gic>;
Takashi Yoshii8585deb2013-03-29 16:49:17 +090021 #address-cells = <2>;
22 #size-cells = <2>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090023
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010024 aliases {
25 i2c0 = &i2c0;
26 i2c1 = &i2c1;
27 i2c2 = &i2c2;
28 i2c3 = &i2c3;
Wolfram Sang05f39912014-03-25 19:56:29 +010029 i2c4 = &iic0;
30 i2c5 = &iic1;
31 i2c6 = &iic2;
32 i2c7 = &iic3;
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +010033 spi0 = &qspi;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +010034 spi1 = &msiof0;
35 spi2 = &msiof1;
36 spi3 = &msiof2;
37 spi4 = &msiof3;
Ben Dooks9f685bf2014-08-13 00:16:18 +040038 vin0 = &vin0;
39 vin1 = &vin1;
40 vin2 = &vin2;
41 vin3 = &vin3;
Wolfram Sang6b1d7c62014-02-16 10:40:58 +010042 };
43
Magnus Damm0468b2d2013-03-28 00:49:34 +090044 cpus {
45 #address-cells = <1>;
46 #size-cells = <0>;
Magnus Dammdc378792016-06-28 16:10:40 +020047 enable-method = "renesas,apmu";
Magnus Damm0468b2d2013-03-28 00:49:34 +090048
49 cpu0: cpu@0 {
50 device_type = "cpu";
51 compatible = "arm,cortex-a15";
52 reg = <0>;
53 clock-frequency = <1300000000>;
Benoit Coussonb989e132014-06-03 21:02:24 +090054 voltage-tolerance = <1>; /* 1% */
55 clocks = <&cpg_clocks R8A7790_CLK_Z>;
56 clock-latency = <300000>; /* 300 us */
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010057 power-domains = <&sysc R8A7790_PD_CA15_CPU0>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020058 next-level-cache = <&L2_CA15>;
Benoit Coussonb989e132014-06-03 21:02:24 +090059
60 /* kHz - uV - OPPs unknown yet */
61 operating-points = <1400000 1000000>,
62 <1225000 1000000>,
63 <1050000 1000000>,
64 < 875000 1000000>,
65 < 700000 1000000>,
66 < 350000 1000000>;
Magnus Damm0468b2d2013-03-28 00:49:34 +090067 };
Magnus Dammc1f95972013-08-29 08:22:17 +090068
69 cpu1: cpu@1 {
70 device_type = "cpu";
71 compatible = "arm,cortex-a15";
72 reg = <1>;
73 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010074 power-domains = <&sysc R8A7790_PD_CA15_CPU1>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020075 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090076 };
77
78 cpu2: cpu@2 {
79 device_type = "cpu";
80 compatible = "arm,cortex-a15";
81 reg = <2>;
82 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010083 power-domains = <&sysc R8A7790_PD_CA15_CPU2>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020084 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090085 };
86
87 cpu3: cpu@3 {
88 device_type = "cpu";
89 compatible = "arm,cortex-a15";
90 reg = <3>;
91 clock-frequency = <1300000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +010092 power-domains = <&sysc R8A7790_PD_CA15_CPU3>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +020093 next-level-cache = <&L2_CA15>;
Magnus Dammc1f95972013-08-29 08:22:17 +090094 };
Magnus Damm2007e742013-09-15 00:28:58 +090095
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +020096 cpu4: cpu@100 {
Magnus Damm2007e742013-09-15 00:28:58 +090097 device_type = "cpu";
98 compatible = "arm,cortex-a7";
99 reg = <0x100>;
100 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100101 power-domains = <&sysc R8A7790_PD_CA7_CPU0>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200102 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900103 };
104
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +0200105 cpu5: cpu@101 {
Magnus Damm2007e742013-09-15 00:28:58 +0900106 device_type = "cpu";
107 compatible = "arm,cortex-a7";
108 reg = <0x101>;
109 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100110 power-domains = <&sysc R8A7790_PD_CA7_CPU1>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200111 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900112 };
113
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +0200114 cpu6: cpu@102 {
Magnus Damm2007e742013-09-15 00:28:58 +0900115 device_type = "cpu";
116 compatible = "arm,cortex-a7";
117 reg = <0x102>;
118 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100119 power-domains = <&sysc R8A7790_PD_CA7_CPU2>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200120 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900121 };
122
Geert Uytterhoeven1eed15e2016-05-13 09:38:33 +0200123 cpu7: cpu@103 {
Magnus Damm2007e742013-09-15 00:28:58 +0900124 device_type = "cpu";
125 compatible = "arm,cortex-a7";
126 reg = <0x103>;
127 clock-frequency = <780000000>;
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +0100128 power-domains = <&sysc R8A7790_PD_CA7_CPU3>;
Geert Uytterhoevenfb1cecd2015-06-02 14:31:39 +0200129 next-level-cache = <&L2_CA7>;
Magnus Damm2007e742013-09-15 00:28:58 +0900130 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +0200131
132 L2_CA15: cache-controller@0 {
133 compatible = "cache";
134 reg = <0>;
135 power-domains = <&sysc R8A7790_PD_CA15_SCU>;
136 cache-unified;
137 cache-level = <2>;
138 };
139
140 L2_CA7: cache-controller@100 {
141 compatible = "cache";
142 reg = <0x100>;
143 power-domains = <&sysc R8A7790_PD_CA7_SCU>;
144 cache-unified;
145 cache-level = <2>;
146 };
Magnus Damm0468b2d2013-03-28 00:49:34 +0900147 };
148
Kuninori Morimotoa8b805f32016-01-28 02:45:34 +0000149 thermal-zones {
150 cpu_thermal: cpu-thermal {
151 polling-delay-passive = <0>;
152 polling-delay = <0>;
153
154 thermal-sensors = <&thermal>;
155
156 trips {
157 cpu-crit {
158 temperature = <115000>;
159 hysteresis = <0>;
160 type = "critical";
161 };
162 };
163 cooling-maps {
164 };
165 };
166 };
167
Magnus Dammdc378792016-06-28 16:10:40 +0200168 apmu@e6151000 {
169 compatible = "renesas,r8a7790-apmu", "renesas,apmu";
170 reg = <0 0xe6151000 0 0x188>;
171 cpus = <&cpu4 &cpu5 &cpu6 &cpu7>;
172 };
173
174 apmu@e6152000 {
175 compatible = "renesas,r8a7790-apmu", "renesas,apmu";
176 reg = <0 0xe6152000 0 0x188>;
177 cpus = <&cpu0 &cpu1 &cpu2 &cpu3>;
178 };
179
Magnus Damm0468b2d2013-03-28 00:49:34 +0900180 gic: interrupt-controller@f1001000 {
Geert Uytterhoevene715e9c2015-06-17 15:03:33 +0200181 compatible = "arm,gic-400";
Magnus Damm0468b2d2013-03-28 00:49:34 +0900182 #interrupt-cells = <3>;
183 #address-cells = <0>;
184 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900185 reg = <0 0xf1001000 0 0x1000>,
186 <0 0xf1002000 0 0x1000>,
187 <0 0xf1004000 0 0x2000>,
188 <0 0xf1006000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900189 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900190 };
191
Magnus Damm23de2272013-11-21 14:19:29 +0900192 gpio0: gpio@e6050000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200193 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900194 reg = <0 0xe6050000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900195 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200196 #gpio-cells = <2>;
197 gpio-controller;
198 gpio-ranges = <&pfc 0 0 32>;
199 #interrupt-cells = <2>;
200 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200201 clocks = <&mstp9_clks R8A7790_CLK_GPIO0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100202 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200203 };
204
Magnus Damm23de2272013-11-21 14:19:29 +0900205 gpio1: gpio@e6051000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200206 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900207 reg = <0 0xe6051000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900208 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200209 #gpio-cells = <2>;
210 gpio-controller;
Sergei Shtylyov56a2182f2015-10-22 02:04:41 +0300211 gpio-ranges = <&pfc 0 32 30>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200212 #interrupt-cells = <2>;
213 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200214 clocks = <&mstp9_clks R8A7790_CLK_GPIO1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100215 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200216 };
217
Magnus Damm23de2272013-11-21 14:19:29 +0900218 gpio2: gpio@e6052000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200219 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900220 reg = <0 0xe6052000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900221 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200222 #gpio-cells = <2>;
223 gpio-controller;
Sergei Shtylyov56a2182f2015-10-22 02:04:41 +0300224 gpio-ranges = <&pfc 0 64 30>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200225 #interrupt-cells = <2>;
226 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200227 clocks = <&mstp9_clks R8A7790_CLK_GPIO2>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100228 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200229 };
230
Magnus Damm23de2272013-11-21 14:19:29 +0900231 gpio3: gpio@e6053000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200232 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900233 reg = <0 0xe6053000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900234 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200235 #gpio-cells = <2>;
236 gpio-controller;
237 gpio-ranges = <&pfc 0 96 32>;
238 #interrupt-cells = <2>;
239 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200240 clocks = <&mstp9_clks R8A7790_CLK_GPIO3>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100241 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200242 };
243
Magnus Damm23de2272013-11-21 14:19:29 +0900244 gpio4: gpio@e6054000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200245 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900246 reg = <0 0xe6054000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900247 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200248 #gpio-cells = <2>;
249 gpio-controller;
250 gpio-ranges = <&pfc 0 128 32>;
251 #interrupt-cells = <2>;
252 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200253 clocks = <&mstp9_clks R8A7790_CLK_GPIO4>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100254 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200255 };
256
Magnus Damm23de2272013-11-21 14:19:29 +0900257 gpio5: gpio@e6055000 {
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200258 compatible = "renesas,gpio-r8a7790", "renesas,gpio-rcar";
Magnus Damm23de2272013-11-21 14:19:29 +0900259 reg = <0 0xe6055000 0 0x50>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900260 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200261 #gpio-cells = <2>;
262 gpio-controller;
263 gpio-ranges = <&pfc 0 160 32>;
264 #interrupt-cells = <2>;
265 interrupt-controller;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +0200266 clocks = <&mstp9_clks R8A7790_CLK_GPIO5>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100267 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartf98e10c2013-05-10 15:51:14 +0200268 };
269
Kuninori Morimotoa8b805f32016-01-28 02:45:34 +0000270 thermal: thermal@e61f0000 {
271 compatible = "renesas,thermal-r8a7790",
272 "renesas,rcar-gen2-thermal",
273 "renesas,rcar-thermal";
Magnus Damm03e2f562013-11-20 16:59:30 +0900274 reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900275 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevend3a439d2014-01-07 19:57:14 +0100276 clocks = <&mstp5_clks R8A7790_CLK_THERMAL>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100277 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimotoa8b805f32016-01-28 02:45:34 +0000278 #thermal-sensor-cells = <0>;
Magnus Damm03e2f562013-11-20 16:59:30 +0900279 };
280
Magnus Damm0468b2d2013-03-28 00:49:34 +0900281 timer {
282 compatible = "arm,armv7-timer";
Simon Horman3abb4d52016-01-15 11:44:15 +0900283 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
284 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
285 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
286 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
Magnus Damm0468b2d2013-03-28 00:49:34 +0900287 };
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900288
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200289 cmt0: timer@ffca0000 {
Simon Horman37757032014-09-08 09:27:45 +0900290 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200291 reg = <0 0xffca0000 0 0x1004>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900292 interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
293 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200294 clocks = <&mstp1_clks R8A7790_CLK_CMT0>;
295 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100296 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200297
298 renesas,channels-mask = <0x60>;
299
300 status = "disabled";
301 };
302
303 cmt1: timer@e6130000 {
Simon Horman37757032014-09-08 09:27:45 +0900304 compatible = "renesas,cmt-48-r8a7790", "renesas,cmt-48-gen2";
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200305 reg = <0 0xe6130000 0 0x1004>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900306 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
307 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
308 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
309 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
310 <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
311 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
312 <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
313 <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200314 clocks = <&mstp3_clks R8A7790_CLK_CMT1>;
315 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100316 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart39cf6d72014-07-09 15:12:37 +0200317
318 renesas,channels-mask = <0xff>;
319
320 status = "disabled";
321 };
322
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900323 irqc0: interrupt-controller@e61c0000 {
Magnus Damm220fc352013-11-20 09:07:40 +0900324 compatible = "renesas,irqc-r8a7790", "renesas,irqc";
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900325 #interrupt-cells = <2>;
326 interrupt-controller;
Takashi Yoshii8585deb2013-03-29 16:49:17 +0900327 reg = <0 0xe61c0000 0 0x200>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900328 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
329 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
330 <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
331 <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +0100332 clocks = <&mstp4_clks R8A7790_CLK_IRQC>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100333 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Magnus Damm8f5ec0a2013-03-28 00:49:54 +0900334 };
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200335
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200336 dmac0: dma-controller@e6700000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900337 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200338 reg = <0 0xe6700000 0 0x20000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900339 interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH
340 GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
341 GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
342 GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
343 GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
344 GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
345 GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
346 GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
347 GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
348 GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
349 GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
350 GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
351 GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
352 GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
353 GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
354 GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200355 interrupt-names = "error",
356 "ch0", "ch1", "ch2", "ch3",
357 "ch4", "ch5", "ch6", "ch7",
358 "ch8", "ch9", "ch10", "ch11",
359 "ch12", "ch13", "ch14";
360 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC0>;
361 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100362 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200363 #dma-cells = <1>;
364 dma-channels = <15>;
365 };
366
367 dmac1: dma-controller@e6720000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900368 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200369 reg = <0 0xe6720000 0 0x20000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900370 interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
371 GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
372 GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
373 GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
374 GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
375 GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
376 GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
377 GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
378 GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
379 GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
380 GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
381 GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
382 GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
383 GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
384 GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
385 GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200386 interrupt-names = "error",
387 "ch0", "ch1", "ch2", "ch3",
388 "ch4", "ch5", "ch6", "ch7",
389 "ch8", "ch9", "ch10", "ch11",
390 "ch12", "ch13", "ch14";
391 clocks = <&mstp2_clks R8A7790_CLK_SYS_DMAC1>;
392 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100393 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchartb9fea492014-07-19 01:50:24 +0200394 #dma-cells = <1>;
395 dma-channels = <15>;
396 };
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800397
398 audma0: dma-controller@ec700000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900399 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800400 reg = <0 0xec700000 0 0x10000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900401 interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH
402 GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH
403 GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH
404 GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH
405 GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH
406 GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
407 GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
408 GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
409 GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
410 GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
411 GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
412 GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
413 GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
414 GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800415 interrupt-names = "error",
416 "ch0", "ch1", "ch2", "ch3",
417 "ch4", "ch5", "ch6", "ch7",
418 "ch8", "ch9", "ch10", "ch11",
419 "ch12";
420 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC0>;
421 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100422 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800423 #dma-cells = <1>;
424 dma-channels = <13>;
425 };
426
427 audma1: dma-controller@ec720000 {
Simon Horman4af0a662015-11-13 11:23:48 +0900428 compatible = "renesas,dmac-r8a7790", "renesas,rcar-dmac";
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800429 reg = <0 0xec720000 0 0x10000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900430 interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH
431 GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH
432 GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH
433 GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH
434 GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH
435 GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH
436 GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH
437 GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH
438 GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH
439 GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH
440 GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
441 GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
442 GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
443 GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800444 interrupt-names = "error",
445 "ch0", "ch1", "ch2", "ch3",
446 "ch4", "ch5", "ch6", "ch7",
447 "ch8", "ch9", "ch10", "ch11",
448 "ch12";
449 clocks = <&mstp5_clks R8A7790_CLK_AUDIO_DMAC1>;
450 clock-names = "fck";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100451 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimotoba3240b2014-11-03 17:44:51 -0800452 #dma-cells = <1>;
453 dma-channels = <13>;
454 };
455
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900456 usb_dmac0: dma-controller@e65a0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900457 compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900458 reg = <0 0xe65a0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900459 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH
460 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900461 interrupt-names = "ch0", "ch1";
462 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100463 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900464 #dma-cells = <1>;
465 dma-channels = <2>;
466 };
467
468 usb_dmac1: dma-controller@e65b0000 {
Simon Hormand01c8be2015-12-11 11:59:38 +0900469 compatible = "renesas,r8a7790-usb-dmac", "renesas,usb-dmac";
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900470 reg = <0 0xe65b0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900471 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH
472 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900473 interrupt-names = "ch0", "ch1";
474 clocks = <&mstp3_clks R8A7790_CLK_USBDMAC1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100475 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Yoshihiro Shimodaa3ff2092015-05-08 16:13:06 +0900476 #dma-cells = <1>;
477 dma-channels = <2>;
478 };
479
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200480 i2c0: i2c@e6508000 {
481 #address-cells = <1>;
482 #size-cells = <0>;
Simon Horman82f8bfb2016-12-13 12:45:49 +0100483 compatible = "renesas,i2c-r8a7790", "renesas,rcar-gen2-i2c";
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200484 reg = <0 0xe6508000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900485 interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000486 clocks = <&mstp9_clks R8A7790_CLK_I2C0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100487 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100488 i2c-scl-internal-delay-ns = <110>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200489 status = "disabled";
490 };
491
492 i2c1: i2c@e6518000 {
493 #address-cells = <1>;
494 #size-cells = <0>;
Simon Horman82f8bfb2016-12-13 12:45:49 +0100495 compatible = "renesas,i2c-r8a7790", "renesas,rcar-gen2-i2c";
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200496 reg = <0 0xe6518000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900497 interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000498 clocks = <&mstp9_clks R8A7790_CLK_I2C1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100499 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100500 i2c-scl-internal-delay-ns = <6>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200501 status = "disabled";
502 };
503
504 i2c2: i2c@e6530000 {
505 #address-cells = <1>;
506 #size-cells = <0>;
Simon Horman82f8bfb2016-12-13 12:45:49 +0100507 compatible = "renesas,i2c-r8a7790", "renesas,rcar-gen2-i2c";
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200508 reg = <0 0xe6530000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900509 interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000510 clocks = <&mstp9_clks R8A7790_CLK_I2C2>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100511 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100512 i2c-scl-internal-delay-ns = <6>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200513 status = "disabled";
514 };
515
516 i2c3: i2c@e6540000 {
517 #address-cells = <1>;
518 #size-cells = <0>;
Simon Horman82f8bfb2016-12-13 12:45:49 +0100519 compatible = "renesas,i2c-r8a7790", "renesas,rcar-gen2-i2c";
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200520 reg = <0 0xe6540000 0 0x40>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900521 interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooks2450bad2014-01-20 11:44:21 +0000522 clocks = <&mstp9_clks R8A7790_CLK_I2C3>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100523 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sangac8e7f32015-12-08 10:37:50 +0100524 i2c-scl-internal-delay-ns = <110>;
Guennadi Liakhovetskiedd2b9f2013-09-26 19:20:58 +0200525 status = "disabled";
526 };
527
Wolfram Sang05f39912014-03-25 19:56:29 +0100528 iic0: i2c@e6500000 {
529 #address-cells = <1>;
530 #size-cells = <0>;
Simon Hormanb8075ee2016-12-13 12:45:56 +0100531 compatible = "renesas,iic-r8a7790", "renesas,rcar-gen2-iic",
532 "renesas,rmobile-iic";
Wolfram Sang05f39912014-03-25 19:56:29 +0100533 reg = <0 0xe6500000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900534 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100535 clocks = <&mstp3_clks R8A7790_CLK_IIC0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200536 dmas = <&dmac0 0x61>, <&dmac0 0x62>,
537 <&dmac1 0x61>, <&dmac1 0x62>;
538 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100539 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100540 status = "disabled";
541 };
542
543 iic1: i2c@e6510000 {
544 #address-cells = <1>;
545 #size-cells = <0>;
Simon Hormanb8075ee2016-12-13 12:45:56 +0100546 compatible = "renesas,iic-r8a7790", "renesas,rcar-gen2-iic",
547 "renesas,rmobile-iic";
Wolfram Sang05f39912014-03-25 19:56:29 +0100548 reg = <0 0xe6510000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900549 interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100550 clocks = <&mstp3_clks R8A7790_CLK_IIC1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200551 dmas = <&dmac0 0x65>, <&dmac0 0x66>,
552 <&dmac1 0x65>, <&dmac1 0x66>;
553 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100554 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100555 status = "disabled";
556 };
557
558 iic2: i2c@e6520000 {
559 #address-cells = <1>;
560 #size-cells = <0>;
Simon Hormanb8075ee2016-12-13 12:45:56 +0100561 compatible = "renesas,iic-r8a7790", "renesas,rcar-gen2-iic",
562 "renesas,rmobile-iic";
Wolfram Sang05f39912014-03-25 19:56:29 +0100563 reg = <0 0xe6520000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900564 interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100565 clocks = <&mstp3_clks R8A7790_CLK_IIC2>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200566 dmas = <&dmac0 0x69>, <&dmac0 0x6a>,
567 <&dmac1 0x69>, <&dmac1 0x6a>;
568 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100569 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100570 status = "disabled";
571 };
572
573 iic3: i2c@e60b0000 {
574 #address-cells = <1>;
575 #size-cells = <0>;
Simon Hormanb8075ee2016-12-13 12:45:56 +0100576 compatible = "renesas,iic-r8a7790", "renesas,rcar-gen2-iic",
577 "renesas,rmobile-iic";
Wolfram Sang05f39912014-03-25 19:56:29 +0100578 reg = <0 0xe60b0000 0 0x425>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900579 interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100580 clocks = <&mstp9_clks R8A7790_CLK_IICDVFS>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200581 dmas = <&dmac0 0x77>, <&dmac0 0x78>,
582 <&dmac1 0x77>, <&dmac1 0x78>;
583 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100584 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Wolfram Sang05f39912014-03-25 19:56:29 +0100585 status = "disabled";
586 };
587
Laurent Pinchart22c2b782014-10-26 19:40:11 +0200588 mmcif0: mmc@ee200000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900589 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200590 reg = <0 0xee200000 0 0x80>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900591 interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100592 clocks = <&mstp3_clks R8A7790_CLK_MMCIF0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200593 dmas = <&dmac0 0xd1>, <&dmac0 0xd2>,
594 <&dmac1 0xd1>, <&dmac1 0xd2>;
595 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100596 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200597 reg-io-width = <4>;
598 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000599 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200600 };
601
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700602 mmcif1: mmc@ee220000 {
Magnus Damm063e85602013-11-20 09:05:53 +0900603 compatible = "renesas,mmcif-r8a7790", "renesas,sh-mmcif";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200604 reg = <0 0xee220000 0 0x80>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900605 interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100606 clocks = <&mstp3_clks R8A7790_CLK_MMCIF1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200607 dmas = <&dmac0 0xe1>, <&dmac0 0xe2>,
608 <&dmac1 0xe1>, <&dmac1 0xe2>;
609 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100610 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200611 reg-io-width = <4>;
612 status = "disabled";
Kuninori Morimoto96370052015-05-14 07:23:04 +0000613 max-frequency = <97500000>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200614 };
615
Laurent Pinchart9694c772013-05-09 15:05:57 +0200616 pfc: pfc@e6060000 {
617 compatible = "renesas,pfc-r8a7790";
618 reg = <0 0xe6060000 0 0x250>;
619 };
Olof Johansson55689bf2013-08-14 00:24:05 -0700620
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700621 sdhi0: sd@ee100000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200622 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000623 reg = <0 0xee100000 0 0x328>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900624 interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100625 clocks = <&mstp3_clks R8A7790_CLK_SDHI0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200626 dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
627 <&dmac1 0xcd>, <&dmac1 0xce>;
628 dma-names = "tx", "rx", "tx", "rx";
Wolfram Sang21c7d0f2016-04-18 11:41:30 +0200629 max-frequency = <195000000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100630 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200631 status = "disabled";
632 };
633
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700634 sdhi1: sd@ee120000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200635 compatible = "renesas,sdhi-r8a7790";
Kuninori Morimoto66f47ed2015-02-24 02:20:37 +0000636 reg = <0 0xee120000 0 0x328>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900637 interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100638 clocks = <&mstp3_clks R8A7790_CLK_SDHI1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200639 dmas = <&dmac0 0xc9>, <&dmac0 0xca>,
640 <&dmac1 0xc9>, <&dmac1 0xca>;
641 dma-names = "tx", "rx", "tx", "rx";
Wolfram Sang21c7d0f2016-04-18 11:41:30 +0200642 max-frequency = <195000000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100643 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200644 status = "disabled";
645 };
646
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700647 sdhi2: sd@ee140000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200648 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200649 reg = <0 0xee140000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900650 interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100651 clocks = <&mstp3_clks R8A7790_CLK_SDHI2>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200652 dmas = <&dmac0 0xc1>, <&dmac0 0xc2>,
653 <&dmac1 0xc1>, <&dmac1 0xc2>;
654 dma-names = "tx", "rx", "tx", "rx";
Ben Hutchings22f708b2016-04-01 17:44:38 +0200655 max-frequency = <97500000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100656 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200657 status = "disabled";
658 };
659
Kuninori Morimotob718aa42013-10-21 19:36:13 -0700660 sdhi3: sd@ee160000 {
Guennadi Liakhovetskidf1d0582013-08-29 17:14:49 +0200661 compatible = "renesas,sdhi-r8a7790";
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200662 reg = <0 0xee160000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900663 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart72197ca2013-12-11 15:05:15 +0100664 clocks = <&mstp3_clks R8A7790_CLK_SDHI3>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200665 dmas = <&dmac0 0xd3>, <&dmac0 0xd4>,
666 <&dmac1 0xd3>, <&dmac1 0xd4>;
667 dma-names = "tx", "rx", "tx", "rx";
Ben Hutchings22f708b2016-04-01 17:44:38 +0200668 max-frequency = <97500000>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100669 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Guennadi Liakhovetski8c9b1aa2013-07-08 17:54:46 +0200670 status = "disabled";
671 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +0100672
Laurent Pinchart597af202013-10-29 16:23:12 +0100673 scifa0: serial@e6c40000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100674 compatible = "renesas,scifa-r8a7790",
675 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100676 reg = <0 0xe6c40000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900677 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100678 clocks = <&mstp2_clks R8A7790_CLK_SCIFA0>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100679 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200680 dmas = <&dmac0 0x21>, <&dmac0 0x22>,
681 <&dmac1 0x21>, <&dmac1 0x22>;
682 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100683 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100684 status = "disabled";
685 };
686
687 scifa1: serial@e6c50000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100688 compatible = "renesas,scifa-r8a7790",
689 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100690 reg = <0 0xe6c50000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900691 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100692 clocks = <&mstp2_clks R8A7790_CLK_SCIFA1>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100693 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200694 dmas = <&dmac0 0x25>, <&dmac0 0x26>,
695 <&dmac1 0x25>, <&dmac1 0x26>;
696 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100697 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100698 status = "disabled";
699 };
700
701 scifa2: serial@e6c60000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100702 compatible = "renesas,scifa-r8a7790",
703 "renesas,rcar-gen2-scifa", "renesas,scifa";
Laurent Pinchart597af202013-10-29 16:23:12 +0100704 reg = <0 0xe6c60000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900705 interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100706 clocks = <&mstp2_clks R8A7790_CLK_SCIFA2>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100707 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200708 dmas = <&dmac0 0x27>, <&dmac0 0x28>,
709 <&dmac1 0x27>, <&dmac1 0x28>;
710 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100711 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100712 status = "disabled";
713 };
714
715 scifb0: serial@e6c20000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100716 compatible = "renesas,scifb-r8a7790",
717 "renesas,rcar-gen2-scifb", "renesas,scifb";
Geert Uytterhoevenf31fbe82016-09-19 16:18:53 +0200718 reg = <0 0xe6c20000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900719 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100720 clocks = <&mstp2_clks R8A7790_CLK_SCIFB0>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100721 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200722 dmas = <&dmac0 0x3d>, <&dmac0 0x3e>,
723 <&dmac1 0x3d>, <&dmac1 0x3e>;
724 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100725 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100726 status = "disabled";
727 };
728
729 scifb1: serial@e6c30000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100730 compatible = "renesas,scifb-r8a7790",
731 "renesas,rcar-gen2-scifb", "renesas,scifb";
Geert Uytterhoevenf31fbe82016-09-19 16:18:53 +0200732 reg = <0 0xe6c30000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900733 interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100734 clocks = <&mstp2_clks R8A7790_CLK_SCIFB1>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100735 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200736 dmas = <&dmac0 0x19>, <&dmac0 0x1a>,
737 <&dmac1 0x19>, <&dmac1 0x1a>;
738 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100739 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100740 status = "disabled";
741 };
742
743 scifb2: serial@e6ce0000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100744 compatible = "renesas,scifb-r8a7790",
745 "renesas,rcar-gen2-scifb", "renesas,scifb";
Geert Uytterhoevenf31fbe82016-09-19 16:18:53 +0200746 reg = <0 0xe6ce0000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900747 interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100748 clocks = <&mstp2_clks R8A7790_CLK_SCIFB2>;
Laurent Pinchart6c6e12a2016-01-29 10:47:37 +0100749 clock-names = "fck";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200750 dmas = <&dmac0 0x1d>, <&dmac0 0x1e>,
751 <&dmac1 0x1d>, <&dmac1 0x1e>;
752 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100753 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100754 status = "disabled";
755 };
756
757 scif0: serial@e6e60000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100758 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
759 "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100760 reg = <0 0xe6e60000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900761 interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100762 clocks = <&mstp7_clks R8A7790_CLK_SCIF0>, <&zs_clk>,
763 <&scif_clk>;
764 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200765 dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
766 <&dmac1 0x29>, <&dmac1 0x2a>;
767 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100768 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100769 status = "disabled";
770 };
771
772 scif1: serial@e6e68000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100773 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
774 "renesas,scif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100775 reg = <0 0xe6e68000 0 64>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900776 interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100777 clocks = <&mstp7_clks R8A7790_CLK_SCIF1>, <&zs_clk>,
778 <&scif_clk>;
779 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200780 dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
781 <&dmac1 0x2d>, <&dmac1 0x2e>;
782 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100783 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100784 status = "disabled";
785 };
786
Geert Uytterhoeven022869a2016-03-03 10:32:41 +0100787 scif2: serial@e6e56000 {
788 compatible = "renesas,scif-r8a7790", "renesas,rcar-gen2-scif",
789 "renesas,scif";
790 reg = <0 0xe6e56000 0 64>;
791 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
792 clocks = <&mstp3_clks R8A7790_CLK_SCIF2>, <&zs_clk>,
793 <&scif_clk>;
794 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200795 dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
796 <&dmac1 0x2b>, <&dmac1 0x2c>;
797 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100798 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoeven022869a2016-03-03 10:32:41 +0100799 status = "disabled";
800 };
801
Laurent Pinchart597af202013-10-29 16:23:12 +0100802 hscif0: serial@e62c0000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100803 compatible = "renesas,hscif-r8a7790",
804 "renesas,rcar-gen2-hscif", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100805 reg = <0 0xe62c0000 0 96>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900806 interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100807 clocks = <&mstp7_clks R8A7790_CLK_HSCIF0>, <&zs_clk>,
808 <&scif_clk>;
809 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200810 dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
811 <&dmac1 0x39>, <&dmac1 0x3a>;
812 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100813 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100814 status = "disabled";
815 };
816
817 hscif1: serial@e62c8000 {
Geert Uytterhoevena20dc9f2016-01-29 10:32:04 +0100818 compatible = "renesas,hscif-r8a7790",
819 "renesas,rcar-gen2-hscif", "renesas,hscif";
Laurent Pinchart597af202013-10-29 16:23:12 +0100820 reg = <0 0xe62c8000 0 96>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900821 interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +0100822 clocks = <&mstp7_clks R8A7790_CLK_HSCIF1>, <&zs_clk>,
823 <&scif_clk>;
824 clock-names = "fck", "brg_int", "scif_clk";
Niklas Söderlundbadf8572016-05-12 10:54:42 +0200825 dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
826 <&dmac1 0x4d>, <&dmac1 0x4e>;
827 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100828 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart597af202013-10-29 16:23:12 +0100829 status = "disabled";
830 };
831
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300832 ether: ethernet@ee700000 {
833 compatible = "renesas,ether-r8a7790";
834 reg = <0 0xee700000 0 0x400>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900835 interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300836 clocks = <&mstp8_clks R8A7790_CLK_ETHER>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100837 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyovd8913c62014-02-20 02:20:43 +0300838 phy-mode = "rmii";
839 #address-cells = <1>;
840 #size-cells = <0>;
841 status = "disabled";
842 };
843
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300844 avb: ethernet@e6800000 {
Simon Hormand92df7e2016-02-23 10:17:45 +0900845 compatible = "renesas,etheravb-r8a7790",
846 "renesas,etheravb-rcar-gen2";
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300847 reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900848 interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300849 clocks = <&mstp8_clks R8A7790_CLK_ETHERAVB>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100850 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyovf25d6b92015-06-16 02:43:51 +0300851 #address-cells = <1>;
852 #size-cells = <0>;
853 status = "disabled";
854 };
855
Valentine Barshakcde630f2014-01-14 21:05:30 +0400856 sata0: sata@ee300000 {
857 compatible = "renesas,sata-r8a7790";
858 reg = <0 0xee300000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900859 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400860 clocks = <&mstp8_clks R8A7790_CLK_SATA0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100861 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400862 status = "disabled";
863 };
864
865 sata1: sata@ee500000 {
866 compatible = "renesas,sata-r8a7790";
867 reg = <0 0xee500000 0 0x2000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900868 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400869 clocks = <&mstp8_clks R8A7790_CLK_SATA1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100870 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Valentine Barshakcde630f2014-01-14 21:05:30 +0400871 status = "disabled";
872 };
873
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900874 hsusb: usb@e6590000 {
Simon Hormand87ec942016-01-04 08:20:17 +1100875 compatible = "renesas,usbhs-r8a7790", "renesas,rcar-gen2-usbhs";
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900876 reg = <0 0xe6590000 0 0x100>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900877 interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900878 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
Yoshihiro Shimodae8295dc2015-05-08 16:13:07 +0900879 dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
880 <&usb_dmac1 0>, <&usb_dmac1 1>;
881 dma-names = "ch0", "ch1", "ch2", "ch3";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100882 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200883 renesas,buswait = <4>;
884 phys = <&usb0 1>;
885 phy-names = "usb";
Yoshihiro Shimodaae0a5552014-10-24 19:44:33 +0900886 status = "disabled";
887 };
888
Sergei Shtylyove089f652014-09-27 01:00:20 +0400889 usbphy: usb-phy@e6590100 {
Simon Horman3b0922c2016-12-01 15:25:51 +0100890 compatible = "renesas,usb-phy-r8a7790",
891 "renesas,rcar-gen2-usb-phy";
Sergei Shtylyove089f652014-09-27 01:00:20 +0400892 reg = <0 0xe6590100 0 0x100>;
893 #address-cells = <1>;
894 #size-cells = <0>;
895 clocks = <&mstp7_clks R8A7790_CLK_HSUSB>;
896 clock-names = "usbhs";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100897 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyove089f652014-09-27 01:00:20 +0400898 status = "disabled";
899
900 usb0: usb-channel@0 {
901 reg = <0>;
902 #phy-cells = <1>;
903 };
904 usb2: usb-channel@2 {
905 reg = <2>;
906 #phy-cells = <1>;
907 };
908 };
909
Ben Dooks9f685bf2014-08-13 00:16:18 +0400910 vin0: video@e6ef0000 {
911 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400912 reg = <0 0xe6ef0000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900913 interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200914 clocks = <&mstp8_clks R8A7790_CLK_VIN0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100915 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400916 status = "disabled";
917 };
918
919 vin1: video@e6ef1000 {
920 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400921 reg = <0 0xe6ef1000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900922 interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200923 clocks = <&mstp8_clks R8A7790_CLK_VIN1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100924 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400925 status = "disabled";
926 };
927
928 vin2: video@e6ef2000 {
929 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400930 reg = <0 0xe6ef2000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900931 interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200932 clocks = <&mstp8_clks R8A7790_CLK_VIN2>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100933 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400934 status = "disabled";
935 };
936
937 vin3: video@e6ef3000 {
938 compatible = "renesas,vin-r8a7790";
Ben Dooks9f685bf2014-08-13 00:16:18 +0400939 reg = <0 0xe6ef3000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900940 interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +0200941 clocks = <&mstp8_clks R8A7790_CLK_VIN3>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100942 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooks9f685bf2014-08-13 00:16:18 +0400943 status = "disabled";
944 };
945
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100946 vsp1@fe920000 {
947 compatible = "renesas,vsp1";
948 reg = <0 0xfe920000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900949 interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100950 clocks = <&mstp1_clks R8A7790_CLK_VSP1_R>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100951 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100952 };
953
954 vsp1@fe928000 {
955 compatible = "renesas,vsp1";
956 reg = <0 0xfe928000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900957 interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100958 clocks = <&mstp1_clks R8A7790_CLK_VSP1_S>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100959 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100960 };
961
962 vsp1@fe930000 {
963 compatible = "renesas,vsp1";
964 reg = <0 0xfe930000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900965 interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100966 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU0>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100967 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100968 };
969
970 vsp1@fe938000 {
971 compatible = "renesas,vsp1";
972 reg = <0 0xfe938000 0 0x8000>;
Simon Horman3abb4d52016-01-15 11:44:15 +0900973 interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100974 clocks = <&mstp1_clks R8A7790_CLK_VSP1_DU1>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +0100975 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100976 };
977
978 du: display@feb00000 {
979 compatible = "renesas,du-r8a7790";
980 reg = <0 0xfeb00000 0 0x70000>,
981 <0 0xfeb90000 0 0x1c>,
982 <0 0xfeb94000 0 0x1c>;
983 reg-names = "du", "lvds.0", "lvds.1";
Simon Horman3abb4d52016-01-15 11:44:15 +0900984 interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
985 <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
986 <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart3ac6a832014-01-21 16:00:46 +0100987 clocks = <&mstp7_clks R8A7790_CLK_DU0>,
988 <&mstp7_clks R8A7790_CLK_DU1>,
989 <&mstp7_clks R8A7790_CLK_DU2>,
990 <&mstp7_clks R8A7790_CLK_LVDS0>,
991 <&mstp7_clks R8A7790_CLK_LVDS1>;
992 clock-names = "du.0", "du.1", "du.2", "lvds.0", "lvds.1";
993 status = "disabled";
994
995 ports {
996 #address-cells = <1>;
997 #size-cells = <0>;
998
999 port@0 {
1000 reg = <0>;
1001 du_out_rgb: endpoint {
1002 };
1003 };
1004 port@1 {
1005 reg = <1>;
1006 du_out_lvds0: endpoint {
1007 };
1008 };
1009 port@2 {
1010 reg = <2>;
1011 du_out_lvds1: endpoint {
1012 };
1013 };
1014 };
1015 };
1016
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001017 can0: can@e6e80000 {
Simon Horman28e941d2016-03-14 11:13:59 +09001018 compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can";
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001019 reg = <0 0xe6e80000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001020 interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001021 clocks = <&mstp9_clks R8A7790_CLK_RCAN0>,
1022 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
1023 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001024 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001025 status = "disabled";
1026 };
1027
1028 can1: can@e6e88000 {
Simon Horman28e941d2016-03-14 11:13:59 +09001029 compatible = "renesas,can-r8a7790", "renesas,rcar-gen2-can";
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001030 reg = <0 0xe6e88000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001031 interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001032 clocks = <&mstp9_clks R8A7790_CLK_RCAN1>,
1033 <&cpg_clocks R8A7790_CLK_RCAN>, <&can_clk>;
1034 clock-names = "clkp1", "clkp2", "can_clk";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001035 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Sergei Shtylyov6a7742b2015-01-06 00:34:42 +03001036 status = "disabled";
1037 };
1038
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001039 jpu: jpeg-codec@fe980000 {
Simon Horman1c4b68f2016-02-24 11:29:05 +09001040 compatible = "renesas,jpu-r8a7790", "renesas,rcar-gen2-jpu";
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001041 reg = <0 0xfe980000 0 0x10300>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001042 interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001043 clocks = <&mstp1_clks R8A7790_CLK_JPU>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001044 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Mikhail Ulyanovfb847572015-07-24 16:25:45 +03001045 };
1046
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001047 clocks {
1048 #address-cells = <2>;
1049 #size-cells = <2>;
1050 ranges;
1051
1052 /* External root clock */
Simon Hormanb19dd472016-03-16 09:21:13 +09001053 extal_clk: extal {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001054 compatible = "fixed-clock";
1055 #clock-cells = <0>;
1056 /* This value must be overriden by the board. */
1057 clock-frequency = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001058 };
1059
Phil Edworthy51d17912014-06-13 10:37:16 +01001060 /* External PCIe clock - can be overridden by the board */
Simon Hormanb19dd472016-03-16 09:21:13 +09001061 pcie_bus_clk: pcie_bus {
Phil Edworthy51d17912014-06-13 10:37:16 +01001062 compatible = "fixed-clock";
1063 #clock-cells = <0>;
Geert Uytterhoeven03adc182016-04-25 16:08:33 +02001064 clock-frequency = <0>;
Phil Edworthy51d17912014-06-13 10:37:16 +01001065 };
1066
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001067 /*
1068 * The external audio clocks are configured as 0 Hz fixed frequency clocks by
1069 * default. Boards that provide audio clocks should override them.
1070 */
1071 audio_clk_a: audio_clk_a {
1072 compatible = "fixed-clock";
1073 #clock-cells = <0>;
1074 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001075 };
1076 audio_clk_b: audio_clk_b {
1077 compatible = "fixed-clock";
1078 #clock-cells = <0>;
1079 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001080 };
1081 audio_clk_c: audio_clk_c {
1082 compatible = "fixed-clock";
1083 #clock-cells = <0>;
1084 clock-frequency = <0>;
Kuninori Morimotoc7c2ec32014-01-13 18:25:39 -08001085 };
1086
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +01001087 /* External SCIF clock */
1088 scif_clk: scif {
1089 compatible = "fixed-clock";
1090 #clock-cells = <0>;
1091 /* This value must be overridden by the board. */
1092 clock-frequency = <0>;
Geert Uytterhoeven42af65e2016-01-29 11:04:39 +01001093 };
1094
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001095 /* External USB clock - can be overridden by the board */
Simon Hormanb19dd472016-03-16 09:21:13 +09001096 usb_extal_clk: usb_extal {
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001097 compatible = "fixed-clock";
1098 #clock-cells = <0>;
1099 clock-frequency = <48000000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001100 };
1101
1102 /* External CAN clock */
1103 can_clk: can_clk {
1104 compatible = "fixed-clock";
1105 #clock-cells = <0>;
1106 /* This value must be overridden by the board. */
1107 clock-frequency = <0>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001108 };
1109
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001110 /* Special CPG clocks */
1111 cpg_clocks: cpg_clocks@e6150000 {
1112 compatible = "renesas,r8a7790-cpg-clocks",
1113 "renesas,rcar-gen2-cpg-clocks";
1114 reg = <0 0xe6150000 0 0x1000>;
Sergei Shtylyov41650f42015-01-06 00:33:25 +03001115 clocks = <&extal_clk &usb_extal_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001116 #clock-cells = <1>;
1117 clock-output-names = "main", "pll0", "pll1", "pll3",
1118 "lb", "qspi", "sdh", "sd0", "sd1",
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001119 "z", "rcan", "adsp";
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001120 #power-domain-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001121 };
1122
1123 /* Variable factor clocks */
Simon Hormanb19dd472016-03-16 09:21:13 +09001124 sd2_clk: sd2@e6150078 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001125 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1126 reg = <0 0xe6150078 0 4>;
1127 clocks = <&pll1_div2_clk>;
1128 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001129 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001130 sd3_clk: sd3@e615026c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001131 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
Shinobu Ueharaedd7b932014-10-30 14:57:57 +09001132 reg = <0 0xe615026c 0 4>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001133 clocks = <&pll1_div2_clk>;
1134 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001135 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001136 mmc0_clk: mmc0@e6150240 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001137 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1138 reg = <0 0xe6150240 0 4>;
1139 clocks = <&pll1_div2_clk>;
1140 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001141 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001142 mmc1_clk: mmc1@e6150244 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001143 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1144 reg = <0 0xe6150244 0 4>;
1145 clocks = <&pll1_div2_clk>;
1146 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001147 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001148 ssp_clk: ssp@e6150248 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001149 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1150 reg = <0 0xe6150248 0 4>;
1151 clocks = <&pll1_div2_clk>;
1152 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001153 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001154 ssprs_clk: ssprs@e615024c {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001155 compatible = "renesas,r8a7790-div6-clock", "renesas,cpg-div6-clock";
1156 reg = <0 0xe615024c 0 4>;
1157 clocks = <&pll1_div2_clk>;
1158 #clock-cells = <0>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001159 };
1160
1161 /* Fixed factor clocks */
Simon Hormanb19dd472016-03-16 09:21:13 +09001162 pll1_div2_clk: pll1_div2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001163 compatible = "fixed-factor-clock";
1164 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1165 #clock-cells = <0>;
1166 clock-div = <2>;
1167 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001168 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001169 z2_clk: z2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001170 compatible = "fixed-factor-clock";
1171 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1172 #clock-cells = <0>;
1173 clock-div = <2>;
1174 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001175 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001176 zg_clk: zg {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001177 compatible = "fixed-factor-clock";
1178 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1179 #clock-cells = <0>;
1180 clock-div = <3>;
1181 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001182 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001183 zx_clk: zx {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001184 compatible = "fixed-factor-clock";
1185 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1186 #clock-cells = <0>;
1187 clock-div = <3>;
1188 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001189 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001190 zs_clk: zs {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001191 compatible = "fixed-factor-clock";
1192 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1193 #clock-cells = <0>;
1194 clock-div = <6>;
1195 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001196 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001197 hp_clk: hp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001198 compatible = "fixed-factor-clock";
1199 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1200 #clock-cells = <0>;
1201 clock-div = <12>;
1202 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001203 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001204 i_clk: i {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001205 compatible = "fixed-factor-clock";
1206 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1207 #clock-cells = <0>;
1208 clock-div = <2>;
1209 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001210 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001211 b_clk: b {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001212 compatible = "fixed-factor-clock";
1213 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1214 #clock-cells = <0>;
1215 clock-div = <12>;
1216 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001217 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001218 p_clk: p {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001219 compatible = "fixed-factor-clock";
1220 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1221 #clock-cells = <0>;
1222 clock-div = <24>;
1223 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001224 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001225 cl_clk: cl {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001226 compatible = "fixed-factor-clock";
1227 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1228 #clock-cells = <0>;
1229 clock-div = <48>;
1230 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001231 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001232 m2_clk: m2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001233 compatible = "fixed-factor-clock";
1234 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1235 #clock-cells = <0>;
1236 clock-div = <8>;
1237 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001238 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001239 imp_clk: imp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001240 compatible = "fixed-factor-clock";
1241 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1242 #clock-cells = <0>;
1243 clock-div = <4>;
1244 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001245 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001246 rclk_clk: rclk {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001247 compatible = "fixed-factor-clock";
1248 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1249 #clock-cells = <0>;
1250 clock-div = <(48 * 1024)>;
1251 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001252 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001253 oscclk_clk: oscclk {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001254 compatible = "fixed-factor-clock";
1255 clocks = <&cpg_clocks R8A7790_CLK_PLL1>;
1256 #clock-cells = <0>;
1257 clock-div = <(12 * 1024)>;
1258 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001259 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001260 zb3_clk: zb3 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001261 compatible = "fixed-factor-clock";
1262 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1263 #clock-cells = <0>;
1264 clock-div = <4>;
1265 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001266 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001267 zb3d2_clk: zb3d2 {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001268 compatible = "fixed-factor-clock";
1269 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1270 #clock-cells = <0>;
1271 clock-div = <8>;
1272 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001273 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001274 ddr_clk: ddr {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001275 compatible = "fixed-factor-clock";
1276 clocks = <&cpg_clocks R8A7790_CLK_PLL3>;
1277 #clock-cells = <0>;
1278 clock-div = <8>;
1279 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001280 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001281 mp_clk: mp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001282 compatible = "fixed-factor-clock";
1283 clocks = <&pll1_div2_clk>;
1284 #clock-cells = <0>;
1285 clock-div = <15>;
1286 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001287 };
Simon Hormanb19dd472016-03-16 09:21:13 +09001288 cp_clk: cp {
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001289 compatible = "fixed-factor-clock";
1290 clocks = <&extal_clk>;
1291 #clock-cells = <0>;
1292 clock-div = <2>;
1293 clock-mult = <1>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001294 };
1295
1296 /* Gate clocks */
Laurent Pinchart9d909512013-12-19 16:51:01 +01001297 mstp0_clks: mstp0_clks@e6150130 {
1298 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1299 reg = <0 0xe6150130 0 4>, <0 0xe6150030 0 4>;
1300 clocks = <&mp_clk>;
1301 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001302 clock-indices = <R8A7790_CLK_MSIOF0>;
Laurent Pinchart9d909512013-12-19 16:51:01 +01001303 clock-output-names = "msiof0";
1304 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001305 mstp1_clks: mstp1_clks@e6150134 {
1306 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1307 reg = <0 0xe6150134 0 4>, <0 0xe6150038 0 4>;
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001308 clocks = <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&m2_clk>,
1309 <&zs_clk>, <&p_clk>, <&zg_clk>, <&zs_clk>, <&zs_clk>,
1310 <&zs_clk>, <&zs_clk>, <&p_clk>, <&p_clk>, <&rclk_clk>,
1311 <&cp_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>, <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001312 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001313 clock-indices = <
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001314 R8A7790_CLK_VCP1 R8A7790_CLK_VCP0 R8A7790_CLK_VPC1
1315 R8A7790_CLK_VPC0 R8A7790_CLK_JPU R8A7790_CLK_SSP1
1316 R8A7790_CLK_TMU1 R8A7790_CLK_3DG R8A7790_CLK_2DDMAC
1317 R8A7790_CLK_FDP1_2 R8A7790_CLK_FDP1_1 R8A7790_CLK_FDP1_0
1318 R8A7790_CLK_TMU3 R8A7790_CLK_TMU2 R8A7790_CLK_CMT0
1319 R8A7790_CLK_TMU0 R8A7790_CLK_VSP1_DU1 R8A7790_CLK_VSP1_DU0
1320 R8A7790_CLK_VSP1_R R8A7790_CLK_VSP1_S
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001321 >;
1322 clock-output-names =
Yoshifumi Hosoya4ba8f242014-10-14 16:01:42 +09001323 "vcp1", "vcp0", "vpc1", "vpc0", "jpu", "ssp1",
1324 "tmu1", "3dg", "2ddmac", "fdp1-2", "fdp1-1",
1325 "fdp1-0", "tmu3", "tmu2", "cmt0", "tmu0",
Kouei Abe2284ff52014-10-14 16:01:40 +09001326 "vsp1-du1", "vsp1-du0", "vsp1-rt", "vsp1-sy";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001327 };
1328 mstp2_clks: mstp2_clks@e6150138 {
1329 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1330 reg = <0 0xe6150138 0 4>, <0 0xe6150040 0 4>;
1331 clocks = <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>,
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001332 <&mp_clk>, <&mp_clk>, <&mp_clk>, <&mp_clk>, <&zs_clk>,
1333 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001334 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001335 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001336 R8A7790_CLK_SCIFA2 R8A7790_CLK_SCIFA1 R8A7790_CLK_SCIFA0
Laurent Pinchart9d909512013-12-19 16:51:01 +01001337 R8A7790_CLK_MSIOF2 R8A7790_CLK_SCIFB0 R8A7790_CLK_SCIFB1
1338 R8A7790_CLK_MSIOF1 R8A7790_CLK_MSIOF3 R8A7790_CLK_SCIFB2
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001339 R8A7790_CLK_SYS_DMAC1 R8A7790_CLK_SYS_DMAC0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001340 >;
1341 clock-output-names =
Laurent Pinchart9d909512013-12-19 16:51:01 +01001342 "scifa2", "scifa1", "scifa0", "msiof2", "scifb0",
Laurent Pinchartc819acd2014-07-19 01:50:23 +02001343 "scifb1", "msiof1", "msiof3", "scifb2",
1344 "sys-dmac1", "sys-dmac0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001345 };
1346 mstp3_clks: mstp3_clks@e615013c {
1347 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1348 reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001349 clocks = <&hp_clk>, <&cp_clk>, <&mmc1_clk>, <&p_clk>, <&sd3_clk>,
Wolfram Sang17465142014-03-11 22:24:37 +01001350 <&sd2_clk>, <&cpg_clocks R8A7790_CLK_SD1>, <&cpg_clocks R8A7790_CLK_SD0>, <&mmc0_clk>,
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001351 <&hp_clk>, <&mp_clk>, <&hp_clk>, <&mp_clk>, <&rclk_clk>,
1352 <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001353 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001354 clock-indices = <
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001355 R8A7790_CLK_IIC2 R8A7790_CLK_TPU0 R8A7790_CLK_MMCIF1 R8A7790_CLK_SCIF2 R8A7790_CLK_SDHI3
Wolfram Sang17465142014-03-11 22:24:37 +01001356 R8A7790_CLK_SDHI2 R8A7790_CLK_SDHI1 R8A7790_CLK_SDHI0 R8A7790_CLK_MMCIF0
Phil Edworthyecafea82014-06-13 10:37:15 +01001357 R8A7790_CLK_IIC0 R8A7790_CLK_PCIEC R8A7790_CLK_IIC1 R8A7790_CLK_SSUSB R8A7790_CLK_CMT1
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001358 R8A7790_CLK_USBDMAC0 R8A7790_CLK_USBDMAC1
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001359 >;
1360 clock-output-names =
Geert Uytterhoeven38805822016-03-03 10:32:40 +01001361 "iic2", "tpu0", "mmcif1", "scif2", "sdhi3",
Wolfram Sang17465142014-03-11 22:24:37 +01001362 "sdhi2", "sdhi1", "sdhi0", "mmcif0",
Yoshihiro Shimodab02ce792014-11-17 18:25:13 +09001363 "iic0", "pciec", "iic1", "ssusb", "cmt1",
1364 "usbdmac0", "usbdmac1";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001365 };
Geert Uytterhoeven61624ca2015-03-18 19:55:59 +01001366 mstp4_clks: mstp4_clks@e6150140 {
1367 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1368 reg = <0 0xe6150140 0 4>, <0 0xe615004c 0 4>;
1369 clocks = <&cp_clk>;
1370 #clock-cells = <1>;
1371 clock-indices = <R8A7790_CLK_IRQC>;
1372 clock-output-names = "irqc";
1373 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001374 mstp5_clks: mstp5_clks@e6150144 {
1375 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1376 reg = <0 0xe6150144 0 4>, <0 0xe615003c 0 4>;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001377 clocks = <&hp_clk>, <&hp_clk>, <&cpg_clocks R8A7790_CLK_ADSP>,
1378 <&extal_clk>, <&p_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001379 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001380 clock-indices = <
1381 R8A7790_CLK_AUDIO_DMAC0 R8A7790_CLK_AUDIO_DMAC1
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001382 R8A7790_CLK_ADSP_MOD R8A7790_CLK_THERMAL
1383 R8A7790_CLK_PWM
Ben Dooksb54010a2014-11-10 19:49:37 +01001384 >;
Sergei Shtylyov3453ca92014-12-30 23:21:45 +03001385 clock-output-names = "audmac0", "audmac1", "adsp_mod",
1386 "thermal", "pwm";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001387 };
1388 mstp7_clks: mstp7_clks@e615014c {
1389 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1390 reg = <0 0xe615014c 0 4>, <0 0xe61501c4 0 4>;
Kazuya Mizuguchib621f6d2015-02-19 10:42:55 -05001391 clocks = <&mp_clk>, <&hp_clk>, <&zs_clk>, <&zs_clk>, <&p_clk>,
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001392 <&p_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>, <&zx_clk>,
1393 <&zx_clk>;
1394 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001395 clock-indices = <
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001396 R8A7790_CLK_EHCI R8A7790_CLK_HSUSB R8A7790_CLK_HSCIF1
1397 R8A7790_CLK_HSCIF0 R8A7790_CLK_SCIF1 R8A7790_CLK_SCIF0
1398 R8A7790_CLK_DU2 R8A7790_CLK_DU1 R8A7790_CLK_DU0
1399 R8A7790_CLK_LVDS1 R8A7790_CLK_LVDS0
1400 >;
1401 clock-output-names =
1402 "ehci", "hsusb", "hscif1", "hscif0", "scif1",
1403 "scif0", "du2", "du1", "du0", "lvds1", "lvds0";
1404 };
1405 mstp8_clks: mstp8_clks@e6150990 {
1406 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1407 reg = <0 0xe6150990 0 4>, <0 0xe61509a0 0 4>;
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001408 clocks = <&hp_clk>, <&zg_clk>, <&zg_clk>, <&zg_clk>,
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001409 <&zg_clk>, <&hp_clk>, <&p_clk>, <&zs_clk>,
1410 <&zs_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001411 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001412 clock-indices = <
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001413 R8A7790_CLK_MLB R8A7790_CLK_VIN3 R8A7790_CLK_VIN2
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001414 R8A7790_CLK_VIN1 R8A7790_CLK_VIN0
1415 R8A7790_CLK_ETHERAVB R8A7790_CLK_ETHER
Andrey Gusakovf6b5dd42014-12-18 23:41:52 +03001416 R8A7790_CLK_SATA1 R8A7790_CLK_SATA0
Laurent Pinchart3f2beaa2014-01-07 09:22:53 +01001417 >;
Laurent Pinchartbccccc32014-01-07 09:22:55 +01001418 clock-output-names =
Sergei Shtylyov63d2d752015-06-16 02:42:42 +03001419 "mlb", "vin3", "vin2", "vin1", "vin0",
1420 "etheravb", "ether", "sata1", "sata0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001421 };
1422 mstp9_clks: mstp9_clks@e6150994 {
1423 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1424 reg = <0 0xe6150994 0 4>, <0 0xe61509a4 0 4>;
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001425 clocks = <&cp_clk>, <&cp_clk>, <&cp_clk>,
1426 <&cp_clk>, <&cp_clk>, <&cp_clk>,
1427 <&p_clk>, <&p_clk>, <&cpg_clocks R8A7790_CLK_QSPI>, <&cp_clk>,
Laurent Pinchart3672b052014-04-01 13:02:17 +02001428 <&hp_clk>, <&hp_clk>, <&hp_clk>, <&hp_clk>;
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001429 #clock-cells = <1>;
Ben Dooksb54010a2014-11-10 19:49:37 +01001430 clock-indices = <
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001431 R8A7790_CLK_GPIO5 R8A7790_CLK_GPIO4 R8A7790_CLK_GPIO3
1432 R8A7790_CLK_GPIO2 R8A7790_CLK_GPIO1 R8A7790_CLK_GPIO0
Wolfram Sang17465142014-03-11 22:24:37 +01001433 R8A7790_CLK_RCAN1 R8A7790_CLK_RCAN0 R8A7790_CLK_QSPI_MOD R8A7790_CLK_IICDVFS
1434 R8A7790_CLK_I2C3 R8A7790_CLK_I2C2 R8A7790_CLK_I2C1 R8A7790_CLK_I2C0
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001435 >;
Laurent Pinchart91b56ca2013-12-19 16:51:03 +01001436 clock-output-names =
Geert Uytterhoeven81f68832014-04-23 10:25:27 +02001437 "gpio5", "gpio4", "gpio3", "gpio2", "gpio1", "gpio0",
Wolfram Sang17465142014-03-11 22:24:37 +01001438 "rcan1", "rcan0", "qspi_mod", "iic3",
1439 "i2c3", "i2c2", "i2c1", "i2c0";
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001440 };
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001441 mstp10_clks: mstp10_clks@e6150998 {
1442 compatible = "renesas,r8a7790-mstp-clocks", "renesas,cpg-mstp-clocks";
1443 reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
1444 clocks = <&p_clk>,
1445 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1446 <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>, <&p_clk>,
1447 <&p_clk>,
1448 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1449 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1450 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1451 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
1452 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001453 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>,
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001454 <&mstp10_clks R8A7790_CLK_SCU_ALL>, <&mstp10_clks R8A7790_CLK_SCU_ALL>;
1455
1456 #clock-cells = <1>;
1457 clock-indices = <
1458 R8A7790_CLK_SSI_ALL
1459 R8A7790_CLK_SSI9 R8A7790_CLK_SSI8 R8A7790_CLK_SSI7 R8A7790_CLK_SSI6 R8A7790_CLK_SSI5
1460 R8A7790_CLK_SSI4 R8A7790_CLK_SSI3 R8A7790_CLK_SSI2 R8A7790_CLK_SSI1 R8A7790_CLK_SSI0
1461 R8A7790_CLK_SCU_ALL
1462 R8A7790_CLK_SCU_DVC1 R8A7790_CLK_SCU_DVC0
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001463 R8A7790_CLK_SCU_CTU1_MIX1 R8A7790_CLK_SCU_CTU0_MIX0
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001464 R8A7790_CLK_SCU_SRC9 R8A7790_CLK_SCU_SRC8 R8A7790_CLK_SCU_SRC7 R8A7790_CLK_SCU_SRC6 R8A7790_CLK_SCU_SRC5
1465 R8A7790_CLK_SCU_SRC4 R8A7790_CLK_SCU_SRC3 R8A7790_CLK_SCU_SRC2 R8A7790_CLK_SCU_SRC1 R8A7790_CLK_SCU_SRC0
1466 >;
1467 clock-output-names =
1468 "ssi-all",
1469 "ssi9", "ssi8", "ssi7", "ssi6", "ssi5",
1470 "ssi4", "ssi3", "ssi2", "ssi1", "ssi0",
1471 "scu-all",
1472 "scu-dvc1", "scu-dvc0",
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001473 "scu-ctu1-mix1", "scu-ctu0-mix0",
Kuninori Morimotobcde3722014-06-10 23:53:27 -07001474 "scu-src9", "scu-src8", "scu-src7", "scu-src6", "scu-src5",
1475 "scu-src4", "scu-src3", "scu-src2", "scu-src1", "scu-src0";
1476 };
Laurent Pinchart22a1f592013-12-11 15:05:14 +01001477 };
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001478
Geert Uytterhoeven328f39b82016-11-14 19:37:11 +01001479 prr: chipid@ff000044 {
1480 compatible = "renesas,prr";
1481 reg = <0 0xff000044 0 4>;
1482 };
1483
Geert Uytterhoevendd2b2672015-06-12 10:08:25 +02001484 rst: reset-controller@e6160000 {
1485 compatible = "renesas,r8a7790-rst";
1486 reg = <0 0xe6160000 0 0x0100>;
1487 };
1488
Geert Uytterhoeven4c8eb3c2015-01-20 14:44:58 +01001489 sysc: system-controller@e6180000 {
1490 compatible = "renesas,r8a7790-sysc";
1491 reg = <0 0xe6180000 0 0x0200>;
1492 #power-domain-cells = <1>;
1493 };
1494
Geert Uytterhoevenfad6d452014-02-25 11:30:13 +01001495 qspi: spi@e6b10000 {
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001496 compatible = "renesas,qspi-r8a7790", "renesas,qspi";
1497 reg = <0 0xe6b10000 0 0x2c>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001498 interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001499 clocks = <&mstp9_clks R8A7790_CLK_QSPI_MOD>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001500 dmas = <&dmac0 0x17>, <&dmac0 0x18>,
1501 <&dmac1 0x17>, <&dmac1 0x18>;
1502 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001503 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoeven7053e132014-02-10 11:47:29 +01001504 num-cs = <1>;
1505 #address-cells = <1>;
1506 #size-cells = <0>;
1507 status = "disabled";
1508 };
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001509
1510 msiof0: spi@e6e20000 {
Simon Horman654450b2016-12-20 11:32:39 +01001511 compatible = "renesas,msiof-r8a7790",
1512 "renesas,rcar-gen2-msiof";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001513 reg = <0 0xe6e20000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001514 interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001515 clocks = <&mstp0_clks R8A7790_CLK_MSIOF0>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001516 dmas = <&dmac0 0x51>, <&dmac0 0x52>,
1517 <&dmac1 0x51>, <&dmac1 0x52>;
1518 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001519 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001520 #address-cells = <1>;
1521 #size-cells = <0>;
1522 status = "disabled";
1523 };
1524
1525 msiof1: spi@e6e10000 {
Simon Horman654450b2016-12-20 11:32:39 +01001526 compatible = "renesas,msiof-r8a7790",
1527 "renesas,rcar-gen2-msiof";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001528 reg = <0 0xe6e10000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001529 interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001530 clocks = <&mstp2_clks R8A7790_CLK_MSIOF1>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001531 dmas = <&dmac0 0x55>, <&dmac0 0x56>,
1532 <&dmac1 0x55>, <&dmac1 0x56>;
1533 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001534 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001535 #address-cells = <1>;
1536 #size-cells = <0>;
1537 status = "disabled";
1538 };
1539
1540 msiof2: spi@e6e00000 {
Simon Horman654450b2016-12-20 11:32:39 +01001541 compatible = "renesas,msiof-r8a7790",
1542 "renesas,rcar-gen2-msiof";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001543 reg = <0 0xe6e00000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001544 interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001545 clocks = <&mstp2_clks R8A7790_CLK_MSIOF2>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001546 dmas = <&dmac0 0x41>, <&dmac0 0x42>,
1547 <&dmac1 0x41>, <&dmac1 0x42>;
1548 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001549 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001550 #address-cells = <1>;
1551 #size-cells = <0>;
1552 status = "disabled";
1553 };
1554
1555 msiof3: spi@e6c90000 {
Simon Horman654450b2016-12-20 11:32:39 +01001556 compatible = "renesas,msiof-r8a7790",
1557 "renesas,rcar-gen2-msiof";
Ryo Kataokac7d1f082015-04-05 01:54:31 +09001558 reg = <0 0xe6c90000 0 0x0064>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001559 interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001560 clocks = <&mstp2_clks R8A7790_CLK_MSIOF3>;
Niklas Söderlundbadf8572016-05-12 10:54:42 +02001561 dmas = <&dmac0 0x45>, <&dmac0 0x46>,
1562 <&dmac1 0x45>, <&dmac1 0x46>;
1563 dma-names = "tx", "rx", "tx", "rx";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001564 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Geert Uytterhoevenae8a6142014-02-25 11:30:15 +01001565 #address-cells = <1>;
1566 #size-cells = <0>;
1567 status = "disabled";
1568 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001569
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001570 xhci: usb@ee000000 {
Simon Horman92cc7792016-03-24 11:01:07 +09001571 compatible = "renesas,xhci-r8a7790", "renesas,rcar-gen2-xhci";
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001572 reg = <0 0xee000000 0 0xc00>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001573 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001574 clocks = <&mstp3_clks R8A7790_CLK_SSUSB>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001575 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Yoshihiro Shimoda157fcd82014-10-24 19:41:46 +09001576 phys = <&usb2 1>;
1577 phy-names = "usb";
1578 status = "disabled";
1579 };
1580
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001581 pci0: pci@ee090000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001582 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001583 device_type = "pci";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001584 reg = <0 0xee090000 0 0xc00>,
1585 <0 0xee080000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001586 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001587 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001588 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001589 status = "disabled";
1590
1591 bus-range = <0 0>;
1592 #address-cells = <3>;
1593 #size-cells = <2>;
1594 #interrupt-cells = <1>;
1595 ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1596 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001597 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
1598 0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH
1599 0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001600
1601 usb@0,1 {
1602 reg = <0x800 0 0 0 0>;
1603 device_type = "pci";
1604 phys = <&usb0 0>;
1605 phy-names = "usb";
1606 };
1607
1608 usb@0,2 {
1609 reg = <0x1000 0 0 0 0>;
1610 device_type = "pci";
1611 phys = <&usb0 0>;
1612 phy-names = "usb";
1613 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001614 };
1615
1616 pci1: pci@ee0b0000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001617 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001618 device_type = "pci";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001619 reg = <0 0xee0b0000 0 0xc00>,
1620 <0 0xee0a0000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001621 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Geert Uytterhoeven484adb02015-08-04 14:28:10 +02001622 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001623 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001624 status = "disabled";
1625
1626 bus-range = <1 1>;
1627 #address-cells = <3>;
1628 #size-cells = <2>;
1629 #interrupt-cells = <1>;
1630 ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
1631 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001632 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
1633 0x0800 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH
1634 0x1000 0 0 2 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001635 };
1636
1637 pci2: pci@ee0d0000 {
Simon Horman2d82c142015-12-18 11:42:37 +09001638 compatible = "renesas,pci-r8a7790", "renesas,pci-rcar-gen2";
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001639 device_type = "pci";
1640 clocks = <&mstp7_clks R8A7790_CLK_EHCI>;
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001641 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001642 reg = <0 0xee0d0000 0 0xc00>,
1643 <0 0xee0c0000 0 0x1100>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001644 interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001645 status = "disabled";
1646
1647 bus-range = <2 2>;
1648 #address-cells = <3>;
1649 #size-cells = <2>;
1650 #interrupt-cells = <1>;
1651 ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1652 interrupt-map-mask = <0xff00 0 0 0x7>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001653 interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
1654 0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH
1655 0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
Sergei Shtylyov538c40e2014-09-29 22:21:59 +04001656
1657 usb@0,1 {
1658 reg = <0x800 0 0 0 0>;
1659 device_type = "pci";
1660 phys = <&usb2 0>;
1661 phy-names = "usb";
1662 };
1663
1664 usb@0,2 {
1665 reg = <0x1000 0 0 0 0>;
1666 device_type = "pci";
1667 phys = <&usb2 0>;
1668 phy-names = "usb";
1669 };
Ben Dooksff4f3eb2014-06-24 21:59:54 +04001670 };
1671
Phil Edworthy745329d2014-06-13 10:37:17 +01001672 pciec: pcie@fe000000 {
Simon Hormane670be82015-12-18 11:36:02 +09001673 compatible = "renesas,pcie-r8a7790", "renesas,pcie-rcar-gen2";
Phil Edworthy745329d2014-06-13 10:37:17 +01001674 reg = <0 0xfe000000 0 0x80000>;
1675 #address-cells = <3>;
1676 #size-cells = <2>;
1677 bus-range = <0x00 0xff>;
1678 device_type = "pci";
1679 ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
1680 0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
1681 0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
1682 0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1683 /* Map all possible DDR as inbound ranges */
1684 dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000
1685 0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001686 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1687 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1688 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001689 #interrupt-cells = <1>;
1690 interrupt-map-mask = <0 0 0 0>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001691 interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001692 clocks = <&mstp3_clks R8A7790_CLK_PCIEC>, <&pcie_bus_clk>;
1693 clock-names = "pcie", "pcie_bus";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001694 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Phil Edworthy745329d2014-06-13 10:37:17 +01001695 status = "disabled";
1696 };
1697
Geert Uytterhoevenb694e382015-04-27 14:55:28 +02001698 rcar_sound: sound@ec500000 {
Kuninori Morimotoad632412014-12-17 06:11:52 +00001699 /*
1700 * #sound-dai-cells is required
1701 *
1702 * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
1703 * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
1704 */
Geert Uytterhoeven31078ec2015-01-06 21:01:52 +01001705 compatible = "renesas,rcar_sound-r8a7790", "renesas,rcar_sound-gen2";
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001706 reg = <0 0xec500000 0 0x1000>, /* SCU */
1707 <0 0xec5a0000 0 0x100>, /* ADG */
1708 <0 0xec540000 0 0x1000>, /* SSIU */
Kuninori Morimoto4bc4a202015-08-24 08:27:56 +00001709 <0 0xec541000 0 0x280>, /* SSI */
Kuninori Morimoto0c602672015-03-10 01:39:39 +00001710 <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/
1711 reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
Kuninori Morimoto46a158f2015-03-10 01:39:01 +00001712
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001713 clocks = <&mstp10_clks R8A7790_CLK_SSI_ALL>,
1714 <&mstp10_clks R8A7790_CLK_SSI9>, <&mstp10_clks R8A7790_CLK_SSI8>,
1715 <&mstp10_clks R8A7790_CLK_SSI7>, <&mstp10_clks R8A7790_CLK_SSI6>,
1716 <&mstp10_clks R8A7790_CLK_SSI5>, <&mstp10_clks R8A7790_CLK_SSI4>,
1717 <&mstp10_clks R8A7790_CLK_SSI3>, <&mstp10_clks R8A7790_CLK_SSI2>,
1718 <&mstp10_clks R8A7790_CLK_SSI1>, <&mstp10_clks R8A7790_CLK_SSI0>,
1719 <&mstp10_clks R8A7790_CLK_SCU_SRC9>, <&mstp10_clks R8A7790_CLK_SCU_SRC8>,
1720 <&mstp10_clks R8A7790_CLK_SCU_SRC7>, <&mstp10_clks R8A7790_CLK_SCU_SRC6>,
1721 <&mstp10_clks R8A7790_CLK_SCU_SRC5>, <&mstp10_clks R8A7790_CLK_SCU_SRC4>,
1722 <&mstp10_clks R8A7790_CLK_SCU_SRC3>, <&mstp10_clks R8A7790_CLK_SCU_SRC2>,
1723 <&mstp10_clks R8A7790_CLK_SCU_SRC1>, <&mstp10_clks R8A7790_CLK_SCU_SRC0>,
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001724 <&mstp10_clks R8A7790_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7790_CLK_SCU_CTU1_MIX1>,
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001725 <&mstp10_clks R8A7790_CLK_SCU_CTU0_MIX0>, <&mstp10_clks R8A7790_CLK_SCU_CTU1_MIX1>,
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001726 <&mstp10_clks R8A7790_CLK_SCU_DVC0>, <&mstp10_clks R8A7790_CLK_SCU_DVC1>,
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001727 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, <&m2_clk>;
1728 clock-names = "ssi-all",
1729 "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1730 "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1731 "src.9", "src.8", "src.7", "src.6", "src.5",
1732 "src.4", "src.3", "src.2", "src.1", "src.0",
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001733 "ctu.0", "ctu.1",
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001734 "mix.0", "mix.1",
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001735 "dvc.0", "dvc.1",
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001736 "clk_a", "clk_b", "clk_c", "clk_i";
Geert Uytterhoeven36ee3c22015-01-20 14:44:58 +01001737 power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001738
1739 status = "disabled";
1740
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001741 rcar_sound,dvc {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001742 dvc0: dvc-0 {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001743 dmas = <&audma0 0xbc>;
1744 dma-names = "tx";
1745 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001746 dvc1: dvc-1 {
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001747 dmas = <&audma0 0xbe>;
1748 dma-names = "tx";
1749 };
Kuninori Morimoto334d69a2014-06-25 17:52:17 -07001750 };
1751
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001752 rcar_sound,mix {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001753 mix0: mix-0 { };
1754 mix1: mix-1 { };
Kuninori Morimotofc67bf42015-07-21 00:26:42 +00001755 };
1756
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001757 rcar_sound,ctu {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001758 ctu00: ctu-0 { };
1759 ctu01: ctu-1 { };
1760 ctu02: ctu-2 { };
1761 ctu03: ctu-3 { };
1762 ctu10: ctu-4 { };
1763 ctu11: ctu-5 { };
1764 ctu12: ctu-6 { };
1765 ctu13: ctu-7 { };
Kuninori Morimotoa7163782015-07-21 00:26:20 +00001766 };
1767
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001768 rcar_sound,src {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001769 src0: src-0 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001770 interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001771 dmas = <&audma0 0x85>, <&audma1 0x9a>;
1772 dma-names = "rx", "tx";
1773 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001774 src1: src-1 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001775 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001776 dmas = <&audma0 0x87>, <&audma1 0x9c>;
1777 dma-names = "rx", "tx";
1778 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001779 src2: src-2 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001780 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001781 dmas = <&audma0 0x89>, <&audma1 0x9e>;
1782 dma-names = "rx", "tx";
1783 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001784 src3: src-3 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001785 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001786 dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1787 dma-names = "rx", "tx";
1788 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001789 src4: src-4 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001790 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001791 dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1792 dma-names = "rx", "tx";
1793 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001794 src5: src-5 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001795 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001796 dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1797 dma-names = "rx", "tx";
1798 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001799 src6: src-6 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001800 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001801 dmas = <&audma0 0x91>, <&audma1 0xb4>;
1802 dma-names = "rx", "tx";
1803 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001804 src7: src-7 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001805 interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001806 dmas = <&audma0 0x93>, <&audma1 0xb6>;
1807 dma-names = "rx", "tx";
1808 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001809 src8: src-8 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001810 interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001811 dmas = <&audma0 0x95>, <&audma1 0xb8>;
1812 dma-names = "rx", "tx";
1813 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001814 src9: src-9 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001815 interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001816 dmas = <&audma0 0x97>, <&audma1 0xba>;
1817 dma-names = "rx", "tx";
1818 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001819 };
1820
1821 rcar_sound,ssi {
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001822 ssi0: ssi-0 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001823 interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001824 dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
1825 dma-names = "rx", "tx", "rxu", "txu";
1826 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001827 ssi1: ssi-1 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001828 interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001829 dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
1830 dma-names = "rx", "tx", "rxu", "txu";
1831 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001832 ssi2: ssi-2 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001833 interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001834 dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
1835 dma-names = "rx", "tx", "rxu", "txu";
1836 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001837 ssi3: ssi-3 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001838 interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001839 dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
1840 dma-names = "rx", "tx", "rxu", "txu";
1841 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001842 ssi4: ssi-4 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001843 interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001844 dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
1845 dma-names = "rx", "tx", "rxu", "txu";
1846 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001847 ssi5: ssi-5 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001848 interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001849 dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
1850 dma-names = "rx", "tx", "rxu", "txu";
1851 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001852 ssi6: ssi-6 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001853 interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001854 dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
1855 dma-names = "rx", "tx", "rxu", "txu";
1856 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001857 ssi7: ssi-7 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001858 interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001859 dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
1860 dma-names = "rx", "tx", "rxu", "txu";
1861 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001862 ssi8: ssi-8 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001863 interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001864 dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
1865 dma-names = "rx", "tx", "rxu", "txu";
1866 };
Geert Uytterhoeven2c3de362016-05-20 09:09:56 +02001867 ssi9: ssi-9 {
Simon Horman3abb4d52016-01-15 11:44:15 +09001868 interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
Kuninori Morimoto118a5092015-03-10 01:40:13 +00001869 dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
1870 dma-names = "rx", "tx", "rxu", "txu";
1871 };
Kuninori Morimoto7df2fd52014-06-10 23:53:54 -07001872 };
1873 };
Laurent Pinchart70496722015-01-27 11:13:23 +02001874
1875 ipmmu_sy0: mmu@e6280000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001876 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001877 reg = <0 0xe6280000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001878 interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
1879 <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001880 #iommu-cells = <1>;
1881 status = "disabled";
1882 };
1883
1884 ipmmu_sy1: mmu@e6290000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001885 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001886 reg = <0 0xe6290000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001887 interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001888 #iommu-cells = <1>;
1889 status = "disabled";
1890 };
1891
1892 ipmmu_ds: mmu@e6740000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001893 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001894 reg = <0 0xe6740000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001895 interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
1896 <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001897 #iommu-cells = <1>;
1898 status = "disabled";
1899 };
1900
1901 ipmmu_mp: mmu@ec680000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001902 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001903 reg = <0 0xec680000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001904 interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001905 #iommu-cells = <1>;
1906 status = "disabled";
1907 };
1908
1909 ipmmu_mx: mmu@fe951000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001910 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001911 reg = <0 0xfe951000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001912 interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
1913 <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001914 #iommu-cells = <1>;
1915 status = "disabled";
1916 };
1917
1918 ipmmu_rt: mmu@ffc80000 {
Magnus Dammc8d66862015-11-17 13:30:56 +09001919 compatible = "renesas,ipmmu-r8a7790", "renesas,ipmmu-vmsa";
Laurent Pinchart70496722015-01-27 11:13:23 +02001920 reg = <0 0xffc80000 0 0x1000>;
Simon Horman3abb4d52016-01-15 11:44:15 +09001921 interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
Laurent Pinchart70496722015-01-27 11:13:23 +02001922 #iommu-cells = <1>;
1923 status = "disabled";
1924 };
Magnus Damm0468b2d2013-03-28 00:49:34 +09001925};