blob: 7e8cf213fd813d8530f65c8439a77fd16ffeff9b [file] [log] [blame]
Florian Fainelli80105be2014-04-24 18:08:57 -07001/*
2 * Broadcom BCM7xxx System Port Ethernet MAC driver
3 *
4 * Copyright (C) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12
13#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19#include <linux/platform_device.h>
20#include <linux/of.h>
21#include <linux/of_net.h>
22#include <linux/of_mdio.h>
23#include <linux/phy.h>
24#include <linux/phy_fixed.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27
28#include "bcmsysport.h"
29
30/* I/O accessors register helpers */
31#define BCM_SYSPORT_IO_MACRO(name, offset) \
32static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
33{ \
34 u32 reg = __raw_readl(priv->base + offset + off); \
35 return reg; \
36} \
37static inline void name##_writel(struct bcm_sysport_priv *priv, \
38 u32 val, u32 off) \
39{ \
40 __raw_writel(val, priv->base + offset + off); \
41} \
42
43BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
44BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
45BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
46BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
47BCM_SYSPORT_IO_MACRO(rdma, SYS_PORT_RDMA_OFFSET);
48BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
49BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
50BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
51BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
52BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
53
54/* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
55 * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
56 */
57#define BCM_SYSPORT_INTR_L2(which) \
58static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
59 u32 mask) \
60{ \
Florian Fainelli80105be2014-04-24 18:08:57 -070061 priv->irq##which##_mask &= ~(mask); \
Florian Fainelli9a0a5c42016-08-24 14:21:41 -070062 intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
Florian Fainelli80105be2014-04-24 18:08:57 -070063} \
64static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
65 u32 mask) \
66{ \
67 intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
68 priv->irq##which##_mask |= (mask); \
69} \
70
71BCM_SYSPORT_INTR_L2(0)
72BCM_SYSPORT_INTR_L2(1)
73
74/* Register accesses to GISB/RBUS registers are expensive (few hundred
75 * nanoseconds), so keep the check for 64-bits explicit here to save
76 * one register write per-packet on 32-bits platforms.
77 */
78static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
79 void __iomem *d,
80 dma_addr_t addr)
81{
82#ifdef CONFIG_PHYS_ADDR_T_64BIT
83 __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
Florian Fainelli23acb2f2014-07-09 17:36:46 -070084 d + DESC_ADDR_HI_STATUS_LEN);
Florian Fainelli80105be2014-04-24 18:08:57 -070085#endif
86 __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
87}
88
89static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -070090 struct dma_desc *desc,
91 unsigned int port)
Florian Fainelli80105be2014-04-24 18:08:57 -070092{
93 /* Ports are latched, so write upper address first */
94 tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
95 tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
96}
97
98/* Ethtool operations */
Florian Fainelli80105be2014-04-24 18:08:57 -070099static int bcm_sysport_set_rx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700100 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700101{
102 struct bcm_sysport_priv *priv = netdev_priv(dev);
103 u32 reg;
104
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700105 priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
Florian Fainelli80105be2014-04-24 18:08:57 -0700106 reg = rxchk_readl(priv, RXCHK_CONTROL);
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700107 if (priv->rx_chk_en)
Florian Fainelli80105be2014-04-24 18:08:57 -0700108 reg |= RXCHK_EN;
109 else
110 reg &= ~RXCHK_EN;
111
112 /* If UniMAC forwards CRC, we need to skip over it to get
113 * a valid CHK bit to be set in the per-packet status word
114 */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -0700115 if (priv->rx_chk_en && priv->crc_fwd)
Florian Fainelli80105be2014-04-24 18:08:57 -0700116 reg |= RXCHK_SKIP_FCS;
117 else
118 reg &= ~RXCHK_SKIP_FCS;
119
Florian Fainellid09d3032014-08-28 15:11:03 -0700120 /* If Broadcom tags are enabled (e.g: using a switch), make
121 * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
122 * tag after the Ethernet MAC Source Address.
123 */
124 if (netdev_uses_dsa(dev))
125 reg |= RXCHK_BRCM_TAG_EN;
126 else
127 reg &= ~RXCHK_BRCM_TAG_EN;
128
Florian Fainelli80105be2014-04-24 18:08:57 -0700129 rxchk_writel(priv, reg, RXCHK_CONTROL);
130
131 return 0;
132}
133
134static int bcm_sysport_set_tx_csum(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700135 netdev_features_t wanted)
Florian Fainelli80105be2014-04-24 18:08:57 -0700136{
137 struct bcm_sysport_priv *priv = netdev_priv(dev);
138 u32 reg;
139
140 /* Hardware transmit checksum requires us to enable the Transmit status
141 * block prepended to the packet contents
142 */
143 priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
144 reg = tdma_readl(priv, TDMA_CONTROL);
145 if (priv->tsb_en)
146 reg |= TSB_EN;
147 else
148 reg &= ~TSB_EN;
149 tdma_writel(priv, reg, TDMA_CONTROL);
150
151 return 0;
152}
153
154static int bcm_sysport_set_features(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700155 netdev_features_t features)
Florian Fainelli80105be2014-04-24 18:08:57 -0700156{
157 netdev_features_t changed = features ^ dev->features;
158 netdev_features_t wanted = dev->wanted_features;
159 int ret = 0;
160
161 if (changed & NETIF_F_RXCSUM)
162 ret = bcm_sysport_set_rx_csum(dev, wanted);
163 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
164 ret = bcm_sysport_set_tx_csum(dev, wanted);
165
166 return ret;
167}
168
169/* Hardware counters must be kept in sync because the order/offset
170 * is important here (order in structure declaration = order in hardware)
171 */
172static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
173 /* general stats */
174 STAT_NETDEV(rx_packets),
175 STAT_NETDEV(tx_packets),
176 STAT_NETDEV(rx_bytes),
177 STAT_NETDEV(tx_bytes),
178 STAT_NETDEV(rx_errors),
179 STAT_NETDEV(tx_errors),
180 STAT_NETDEV(rx_dropped),
181 STAT_NETDEV(tx_dropped),
182 STAT_NETDEV(multicast),
183 /* UniMAC RSV counters */
184 STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
185 STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
186 STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
187 STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
188 STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
189 STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
190 STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
191 STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
192 STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
193 STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
194 STAT_MIB_RX("rx_pkts", mib.rx.pkt),
195 STAT_MIB_RX("rx_bytes", mib.rx.bytes),
196 STAT_MIB_RX("rx_multicast", mib.rx.mca),
197 STAT_MIB_RX("rx_broadcast", mib.rx.bca),
198 STAT_MIB_RX("rx_fcs", mib.rx.fcs),
199 STAT_MIB_RX("rx_control", mib.rx.cf),
200 STAT_MIB_RX("rx_pause", mib.rx.pf),
201 STAT_MIB_RX("rx_unknown", mib.rx.uo),
202 STAT_MIB_RX("rx_align", mib.rx.aln),
203 STAT_MIB_RX("rx_outrange", mib.rx.flr),
204 STAT_MIB_RX("rx_code", mib.rx.cde),
205 STAT_MIB_RX("rx_carrier", mib.rx.fcr),
206 STAT_MIB_RX("rx_oversize", mib.rx.ovr),
207 STAT_MIB_RX("rx_jabber", mib.rx.jbr),
208 STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
209 STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
210 STAT_MIB_RX("rx_unicast", mib.rx.uc),
211 STAT_MIB_RX("rx_ppp", mib.rx.ppp),
212 STAT_MIB_RX("rx_crc", mib.rx.rcrc),
213 /* UniMAC TSV counters */
214 STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
215 STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
216 STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
217 STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
218 STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
219 STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
220 STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
221 STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
222 STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
223 STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
224 STAT_MIB_TX("tx_pkts", mib.tx.pkts),
225 STAT_MIB_TX("tx_multicast", mib.tx.mca),
226 STAT_MIB_TX("tx_broadcast", mib.tx.bca),
227 STAT_MIB_TX("tx_pause", mib.tx.pf),
228 STAT_MIB_TX("tx_control", mib.tx.cf),
229 STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
230 STAT_MIB_TX("tx_oversize", mib.tx.ovr),
231 STAT_MIB_TX("tx_defer", mib.tx.drf),
232 STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
233 STAT_MIB_TX("tx_single_col", mib.tx.scl),
234 STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
235 STAT_MIB_TX("tx_late_col", mib.tx.lcl),
236 STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
237 STAT_MIB_TX("tx_frags", mib.tx.frg),
238 STAT_MIB_TX("tx_total_col", mib.tx.ncl),
239 STAT_MIB_TX("tx_jabber", mib.tx.jbr),
240 STAT_MIB_TX("tx_bytes", mib.tx.bytes),
241 STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
242 STAT_MIB_TX("tx_unicast", mib.tx.uc),
243 /* UniMAC RUNT counters */
244 STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
245 STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
246 STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
247 STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
248 /* RXCHK misc statistics */
249 STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
250 STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700251 RXCHK_OTHER_DISC_CNTR),
Florian Fainelli80105be2014-04-24 18:08:57 -0700252 /* RBUF misc statistics */
253 STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
254 STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800255 STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
256 STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
257 STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli80105be2014-04-24 18:08:57 -0700258};
259
260#define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
261
262static void bcm_sysport_get_drvinfo(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700263 struct ethtool_drvinfo *info)
Florian Fainelli80105be2014-04-24 18:08:57 -0700264{
265 strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
266 strlcpy(info->version, "0.1", sizeof(info->version));
267 strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
Florian Fainelli80105be2014-04-24 18:08:57 -0700268}
269
270static u32 bcm_sysport_get_msglvl(struct net_device *dev)
271{
272 struct bcm_sysport_priv *priv = netdev_priv(dev);
273
274 return priv->msg_enable;
275}
276
277static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
278{
279 struct bcm_sysport_priv *priv = netdev_priv(dev);
280
281 priv->msg_enable = enable;
282}
283
284static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
285{
286 switch (string_set) {
287 case ETH_SS_STATS:
288 return BCM_SYSPORT_STATS_LEN;
289 default:
290 return -EOPNOTSUPP;
291 }
292}
293
294static void bcm_sysport_get_strings(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700295 u32 stringset, u8 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700296{
297 int i;
298
299 switch (stringset) {
300 case ETH_SS_STATS:
301 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
302 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700303 bcm_sysport_gstrings_stats[i].stat_string,
304 ETH_GSTRING_LEN);
Florian Fainelli80105be2014-04-24 18:08:57 -0700305 }
306 break;
307 default:
308 break;
309 }
310}
311
312static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
313{
314 int i, j = 0;
315
316 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
317 const struct bcm_sysport_stats *s;
318 u8 offset = 0;
319 u32 val = 0;
320 char *p;
321
322 s = &bcm_sysport_gstrings_stats[i];
323 switch (s->type) {
324 case BCM_SYSPORT_STAT_NETDEV:
Florian Fainelli55ff4ea2015-02-28 18:09:17 -0800325 case BCM_SYSPORT_STAT_SOFT:
Florian Fainelli80105be2014-04-24 18:08:57 -0700326 continue;
327 case BCM_SYSPORT_STAT_MIB_RX:
328 case BCM_SYSPORT_STAT_MIB_TX:
329 case BCM_SYSPORT_STAT_RUNT:
330 if (s->type != BCM_SYSPORT_STAT_MIB_RX)
331 offset = UMAC_MIB_STAT_OFFSET;
332 val = umac_readl(priv, UMAC_MIB_START + j + offset);
333 break;
334 case BCM_SYSPORT_STAT_RXCHK:
335 val = rxchk_readl(priv, s->reg_offset);
336 if (val == ~0)
337 rxchk_writel(priv, 0, s->reg_offset);
338 break;
339 case BCM_SYSPORT_STAT_RBUF:
340 val = rbuf_readl(priv, s->reg_offset);
341 if (val == ~0)
342 rbuf_writel(priv, 0, s->reg_offset);
343 break;
344 }
345
346 j += s->stat_sizeof;
347 p = (char *)priv + s->stat_offset;
348 *(u32 *)p = val;
349 }
350
351 netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
352}
353
354static void bcm_sysport_get_stats(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700355 struct ethtool_stats *stats, u64 *data)
Florian Fainelli80105be2014-04-24 18:08:57 -0700356{
357 struct bcm_sysport_priv *priv = netdev_priv(dev);
358 int i;
359
360 if (netif_running(dev))
361 bcm_sysport_update_mib_counters(priv);
362
363 for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
364 const struct bcm_sysport_stats *s;
365 char *p;
366
367 s = &bcm_sysport_gstrings_stats[i];
368 if (s->type == BCM_SYSPORT_STAT_NETDEV)
369 p = (char *)&dev->stats;
370 else
371 p = (char *)priv;
372 p += s->stat_offset;
Florian Fainelli016eb552016-06-30 13:27:20 -0700373 data[i] = *(unsigned long *)p;
Florian Fainelli80105be2014-04-24 18:08:57 -0700374 }
375}
376
Florian Fainelli83e82f42014-07-01 21:08:40 -0700377static void bcm_sysport_get_wol(struct net_device *dev,
378 struct ethtool_wolinfo *wol)
379{
380 struct bcm_sysport_priv *priv = netdev_priv(dev);
381 u32 reg;
382
383 wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
384 wol->wolopts = priv->wolopts;
385
386 if (!(priv->wolopts & WAKE_MAGICSECURE))
387 return;
388
389 /* Return the programmed SecureOn password */
390 reg = umac_readl(priv, UMAC_PSW_MS);
391 put_unaligned_be16(reg, &wol->sopass[0]);
392 reg = umac_readl(priv, UMAC_PSW_LS);
393 put_unaligned_be32(reg, &wol->sopass[2]);
394}
395
396static int bcm_sysport_set_wol(struct net_device *dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700397 struct ethtool_wolinfo *wol)
Florian Fainelli83e82f42014-07-01 21:08:40 -0700398{
399 struct bcm_sysport_priv *priv = netdev_priv(dev);
400 struct device *kdev = &priv->pdev->dev;
401 u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
402
403 if (!device_can_wakeup(kdev))
404 return -ENOTSUPP;
405
406 if (wol->wolopts & ~supported)
407 return -EINVAL;
408
409 /* Program the SecureOn password */
410 if (wol->wolopts & WAKE_MAGICSECURE) {
411 umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700412 UMAC_PSW_MS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700413 umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700414 UMAC_PSW_LS);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700415 }
416
417 /* Flag the device and relevant IRQ as wakeup capable */
418 if (wol->wolopts) {
419 device_set_wakeup_enable(kdev, 1);
Florian Fainelli61b423a2014-10-10 10:51:54 -0700420 if (priv->wol_irq_disabled)
421 enable_irq_wake(priv->wol_irq);
Florian Fainelli83e82f42014-07-01 21:08:40 -0700422 priv->wol_irq_disabled = 0;
423 } else {
424 device_set_wakeup_enable(kdev, 0);
425 /* Avoid unbalanced disable_irq_wake calls */
426 if (!priv->wol_irq_disabled)
427 disable_irq_wake(priv->wol_irq);
428 priv->wol_irq_disabled = 1;
429 }
430
431 priv->wolopts = wol->wolopts;
432
433 return 0;
434}
435
Florian Fainellib1a15e82015-05-11 15:12:41 -0700436static int bcm_sysport_get_coalesce(struct net_device *dev,
437 struct ethtool_coalesce *ec)
438{
439 struct bcm_sysport_priv *priv = netdev_priv(dev);
440 u32 reg;
441
442 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
443
444 ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
445 ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
446
Florian Fainellid0634862015-05-11 15:12:42 -0700447 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
448
449 ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
450 ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
451
Florian Fainellib1a15e82015-05-11 15:12:41 -0700452 return 0;
453}
454
455static int bcm_sysport_set_coalesce(struct net_device *dev,
456 struct ethtool_coalesce *ec)
457{
458 struct bcm_sysport_priv *priv = netdev_priv(dev);
459 unsigned int i;
460 u32 reg;
461
Florian Fainellid0634862015-05-11 15:12:42 -0700462 /* Base system clock is 125Mhz, DMA timeout is this reference clock
463 * divided by 1024, which yield roughly 8.192 us, our maximum value has
464 * to fit in the RING_TIMEOUT_MASK (16 bits).
Florian Fainellib1a15e82015-05-11 15:12:41 -0700465 */
466 if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
Florian Fainellid0634862015-05-11 15:12:42 -0700467 ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
468 ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
469 ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
Florian Fainellib1a15e82015-05-11 15:12:41 -0700470 return -EINVAL;
471
Florian Fainellid0634862015-05-11 15:12:42 -0700472 if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
473 (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
Florian Fainellib1a15e82015-05-11 15:12:41 -0700474 return -EINVAL;
475
476 for (i = 0; i < dev->num_tx_queues; i++) {
477 reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(i));
478 reg &= ~(RING_INTR_THRESH_MASK |
479 RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
480 reg |= ec->tx_max_coalesced_frames;
481 reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) <<
482 RING_TIMEOUT_SHIFT;
483 tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(i));
484 }
485
Florian Fainellid0634862015-05-11 15:12:42 -0700486 reg = rdma_readl(priv, RDMA_MBDONE_INTR);
487 reg &= ~(RDMA_INTR_THRESH_MASK |
488 RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
489 reg |= ec->rx_max_coalesced_frames;
490 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192) <<
491 RDMA_TIMEOUT_SHIFT;
492 rdma_writel(priv, reg, RDMA_MBDONE_INTR);
493
Florian Fainellib1a15e82015-05-11 15:12:41 -0700494 return 0;
495}
496
Florian Fainelli80105be2014-04-24 18:08:57 -0700497static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
498{
499 dev_kfree_skb_any(cb->skb);
500 cb->skb = NULL;
501 dma_unmap_addr_set(cb, dma_addr, 0);
502}
503
Florian Fainellic73b0182015-05-28 15:24:43 -0700504static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
505 struct bcm_sysport_cb *cb)
Florian Fainelli80105be2014-04-24 18:08:57 -0700506{
507 struct device *kdev = &priv->pdev->dev;
508 struct net_device *ndev = priv->netdev;
Florian Fainellic73b0182015-05-28 15:24:43 -0700509 struct sk_buff *skb, *rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700510 dma_addr_t mapping;
Florian Fainelli80105be2014-04-24 18:08:57 -0700511
Florian Fainellic73b0182015-05-28 15:24:43 -0700512 /* Allocate a new SKB for a new packet */
513 skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
514 if (!skb) {
515 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -0700516 netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700517 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700518 }
519
Florian Fainellic73b0182015-05-28 15:24:43 -0700520 mapping = dma_map_single(kdev, skb->data,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700521 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainellic73b0182015-05-28 15:24:43 -0700522 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -0800523 priv->mib.rx_dma_failed++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700524 dev_kfree_skb_any(skb);
Florian Fainelli80105be2014-04-24 18:08:57 -0700525 netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
Florian Fainellic73b0182015-05-28 15:24:43 -0700526 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700527 }
528
Florian Fainellic73b0182015-05-28 15:24:43 -0700529 /* Grab the current SKB on the ring */
530 rx_skb = cb->skb;
531 if (likely(rx_skb))
532 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
533 RX_BUF_LENGTH, DMA_FROM_DEVICE);
534
535 /* Put the new SKB on the ring */
536 cb->skb = skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700537 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellibaf387a2015-05-28 15:24:42 -0700538 dma_desc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli80105be2014-04-24 18:08:57 -0700539
540 netif_dbg(priv, rx_status, ndev, "RX refill\n");
541
Florian Fainellic73b0182015-05-28 15:24:43 -0700542 /* Return the current SKB to the caller */
543 return rx_skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700544}
545
546static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
547{
548 struct bcm_sysport_cb *cb;
Florian Fainellic73b0182015-05-28 15:24:43 -0700549 struct sk_buff *skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700550 unsigned int i;
551
552 for (i = 0; i < priv->num_rx_bds; i++) {
Florian Fainellibaf387a2015-05-28 15:24:42 -0700553 cb = &priv->rx_cbs[i];
Florian Fainellic73b0182015-05-28 15:24:43 -0700554 skb = bcm_sysport_rx_refill(priv, cb);
555 if (skb)
556 dev_kfree_skb(skb);
557 if (!cb->skb)
558 return -ENOMEM;
Florian Fainelli80105be2014-04-24 18:08:57 -0700559 }
560
Florian Fainellic73b0182015-05-28 15:24:43 -0700561 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700562}
563
564/* Poll the hardware for up to budget packets to process */
565static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
566 unsigned int budget)
567{
Florian Fainelli80105be2014-04-24 18:08:57 -0700568 struct net_device *ndev = priv->netdev;
569 unsigned int processed = 0, to_process;
570 struct bcm_sysport_cb *cb;
571 struct sk_buff *skb;
572 unsigned int p_index;
573 u16 len, status;
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400574 struct bcm_rsb *rsb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700575
576 /* Determine how much we should process since last call */
577 p_index = rdma_readl(priv, RDMA_PROD_INDEX);
578 p_index &= RDMA_PROD_INDEX_MASK;
579
580 if (p_index < priv->rx_c_index)
581 to_process = (RDMA_CONS_INDEX_MASK + 1) -
582 priv->rx_c_index + p_index;
583 else
584 to_process = p_index - priv->rx_c_index;
585
586 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700587 "p_index=%d rx_c_index=%d to_process=%d\n",
588 p_index, priv->rx_c_index, to_process);
Florian Fainelli80105be2014-04-24 18:08:57 -0700589
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700590 while ((processed < to_process) && (processed < budget)) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700591 cb = &priv->rx_cbs[priv->rx_read_ptr];
Florian Fainellic73b0182015-05-28 15:24:43 -0700592 skb = bcm_sysport_rx_refill(priv, cb);
Florian Fainellife24ba02014-09-08 11:37:51 -0700593
Florian Fainellife24ba02014-09-08 11:37:51 -0700594
595 /* We do not have a backing SKB, so we do not a corresponding
596 * DMA mapping for this incoming packet since
597 * bcm_sysport_rx_refill always either has both skb and mapping
598 * or none.
599 */
600 if (unlikely(!skb)) {
601 netif_err(priv, rx_err, ndev, "out of memory!\n");
602 ndev->stats.rx_dropped++;
603 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700604 goto next;
Florian Fainellife24ba02014-09-08 11:37:51 -0700605 }
606
Florian Fainelli80105be2014-04-24 18:08:57 -0700607 /* Extract the Receive Status Block prepended */
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400608 rsb = (struct bcm_rsb *)skb->data;
Florian Fainelli80105be2014-04-24 18:08:57 -0700609 len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
610 status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700611 DESC_STATUS_MASK;
Florian Fainelli80105be2014-04-24 18:08:57 -0700612
Florian Fainelli80105be2014-04-24 18:08:57 -0700613 netif_dbg(priv, rx_status, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700614 "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
615 p_index, priv->rx_c_index, priv->rx_read_ptr,
616 len, status);
Florian Fainelli80105be2014-04-24 18:08:57 -0700617
Florian Fainelli25977ac2015-05-28 15:24:44 -0700618 if (unlikely(len > RX_BUF_LENGTH)) {
619 netif_err(priv, rx_status, ndev, "oversized packet\n");
620 ndev->stats.rx_length_errors++;
621 ndev->stats.rx_errors++;
622 dev_kfree_skb_any(skb);
623 goto next;
624 }
625
Florian Fainelli80105be2014-04-24 18:08:57 -0700626 if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
627 netif_err(priv, rx_status, ndev, "fragmented packet!\n");
628 ndev->stats.rx_dropped++;
629 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700630 dev_kfree_skb_any(skb);
631 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700632 }
633
634 if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
635 netif_err(priv, rx_err, ndev, "error packet\n");
Florian Fainelliad51c612014-06-05 10:22:16 -0700636 if (status & RX_STATUS_OVFLOW)
Florian Fainelli80105be2014-04-24 18:08:57 -0700637 ndev->stats.rx_over_errors++;
638 ndev->stats.rx_dropped++;
639 ndev->stats.rx_errors++;
Florian Fainellic73b0182015-05-28 15:24:43 -0700640 dev_kfree_skb_any(skb);
641 goto next;
Florian Fainelli80105be2014-04-24 18:08:57 -0700642 }
643
644 skb_put(skb, len);
645
646 /* Hardware validated our checksum */
647 if (likely(status & DESC_L4_CSUM))
648 skb->ip_summed = CHECKSUM_UNNECESSARY;
649
Florian Fainellie0ea05d2014-06-05 10:22:17 -0700650 /* Hardware pre-pends packets with 2bytes before Ethernet
651 * header plus we have the Receive Status Block, strip off all
652 * of this from the SKB.
Florian Fainelli80105be2014-04-24 18:08:57 -0700653 */
654 skb_pull(skb, sizeof(*rsb) + 2);
655 len -= (sizeof(*rsb) + 2);
656
657 /* UniMAC may forward CRC */
658 if (priv->crc_fwd) {
659 skb_trim(skb, len - ETH_FCS_LEN);
660 len -= ETH_FCS_LEN;
661 }
662
663 skb->protocol = eth_type_trans(skb, ndev);
664 ndev->stats.rx_packets++;
665 ndev->stats.rx_bytes += len;
666
667 napi_gro_receive(&priv->napi, skb);
Florian Fainellic73b0182015-05-28 15:24:43 -0700668next:
669 processed++;
670 priv->rx_read_ptr++;
671
672 if (priv->rx_read_ptr == priv->num_rx_bds)
673 priv->rx_read_ptr = 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700674 }
675
676 return processed;
677}
678
679static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700680 struct bcm_sysport_cb *cb,
681 unsigned int *bytes_compl,
682 unsigned int *pkts_compl)
Florian Fainelli80105be2014-04-24 18:08:57 -0700683{
684 struct device *kdev = &priv->pdev->dev;
685 struct net_device *ndev = priv->netdev;
686
687 if (cb->skb) {
688 ndev->stats.tx_bytes += cb->skb->len;
689 *bytes_compl += cb->skb->len;
690 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700691 dma_unmap_len(cb, dma_len),
692 DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700693 ndev->stats.tx_packets++;
694 (*pkts_compl)++;
695 bcm_sysport_free_cb(cb);
696 /* SKB fragment */
697 } else if (dma_unmap_addr(cb, dma_addr)) {
698 ndev->stats.tx_bytes += dma_unmap_len(cb, dma_len);
699 dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700700 dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -0700701 dma_unmap_addr_set(cb, dma_addr, 0);
702 }
703}
704
705/* Reclaim queued SKBs for transmission completion, lockless version */
706static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
707 struct bcm_sysport_tx_ring *ring)
708{
709 struct net_device *ndev = priv->netdev;
710 unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
711 unsigned int pkts_compl = 0, bytes_compl = 0;
712 struct bcm_sysport_cb *cb;
713 struct netdev_queue *txq;
714 u32 hw_ind;
715
716 txq = netdev_get_tx_queue(ndev, ring->index);
717
718 /* Compute how many descriptors have been processed since last call */
719 hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
720 c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
721 ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
722
723 last_c_index = ring->c_index;
724 num_tx_cbs = ring->size;
725
726 c_index &= (num_tx_cbs - 1);
727
728 if (c_index >= last_c_index)
729 last_tx_cn = c_index - last_c_index;
730 else
731 last_tx_cn = num_tx_cbs - last_c_index + c_index;
732
733 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700734 "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
735 ring->index, c_index, last_tx_cn, last_c_index);
Florian Fainelli80105be2014-04-24 18:08:57 -0700736
737 while (last_tx_cn-- > 0) {
738 cb = ring->cbs + last_c_index;
739 bcm_sysport_tx_reclaim_one(priv, cb, &bytes_compl, &pkts_compl);
740
741 ring->desc_count++;
742 last_c_index++;
743 last_c_index &= (num_tx_cbs - 1);
744 }
745
746 ring->c_index = c_index;
747
748 if (netif_tx_queue_stopped(txq) && pkts_compl)
749 netif_tx_wake_queue(txq);
750
751 netif_dbg(priv, tx_done, ndev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700752 "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
753 ring->index, ring->c_index, pkts_compl, bytes_compl);
Florian Fainelli80105be2014-04-24 18:08:57 -0700754
755 return pkts_compl;
756}
757
758/* Locked version of the per-ring TX reclaim routine */
759static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
760 struct bcm_sysport_tx_ring *ring)
761{
762 unsigned int released;
Florian Fainellid8498082014-06-05 10:22:15 -0700763 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -0700764
Florian Fainellid8498082014-06-05 10:22:15 -0700765 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700766 released = __bcm_sysport_tx_reclaim(priv, ring);
Florian Fainellid8498082014-06-05 10:22:15 -0700767 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -0700768
769 return released;
770}
771
772static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
773{
774 struct bcm_sysport_tx_ring *ring =
775 container_of(napi, struct bcm_sysport_tx_ring, napi);
776 unsigned int work_done = 0;
777
778 work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
779
Florian Fainelli16f62d92014-06-26 10:06:46 -0700780 if (work_done == 0) {
Florian Fainelli80105be2014-04-24 18:08:57 -0700781 napi_complete(napi);
782 /* re-enable TX interrupt */
783 intrl2_1_mask_clear(ring->priv, BIT(ring->index));
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800784
785 return 0;
Florian Fainelli80105be2014-04-24 18:08:57 -0700786 }
787
Florian Fainelli9dfa9a22014-11-12 15:40:43 -0800788 return budget;
Florian Fainelli80105be2014-04-24 18:08:57 -0700789}
790
791static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
792{
793 unsigned int q;
794
795 for (q = 0; q < priv->netdev->num_tx_queues; q++)
796 bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
797}
798
799static int bcm_sysport_poll(struct napi_struct *napi, int budget)
800{
801 struct bcm_sysport_priv *priv =
802 container_of(napi, struct bcm_sysport_priv, napi);
803 unsigned int work_done = 0;
804
805 work_done = bcm_sysport_desc_rx(priv, budget);
806
807 priv->rx_c_index += work_done;
808 priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
809 rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
810
811 if (work_done < budget) {
Florian Fainellic82f47e2016-04-20 11:37:09 -0700812 napi_complete_done(napi, work_done);
Florian Fainelli80105be2014-04-24 18:08:57 -0700813 /* re-enable RX interrupts */
814 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
815 }
816
817 return work_done;
818}
819
Florian Fainelli83e82f42014-07-01 21:08:40 -0700820static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
821{
822 u32 reg;
823
824 /* Stop monitoring MPD interrupt */
825 intrl2_0_mask_set(priv, INTRL2_0_MPD);
826
827 /* Clear the MagicPacket detection logic */
828 reg = umac_readl(priv, UMAC_MPD_CTRL);
829 reg &= ~MPD_EN;
830 umac_writel(priv, reg, UMAC_MPD_CTRL);
831
832 netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
833}
Florian Fainelli80105be2014-04-24 18:08:57 -0700834
835/* RX and misc interrupt routine */
836static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
837{
838 struct net_device *dev = dev_id;
839 struct bcm_sysport_priv *priv = netdev_priv(dev);
840
841 priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
842 ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
843 intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
844
845 if (unlikely(priv->irq0_stat == 0)) {
846 netdev_warn(priv->netdev, "spurious RX interrupt\n");
847 return IRQ_NONE;
848 }
849
850 if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
851 if (likely(napi_schedule_prep(&priv->napi))) {
852 /* disable RX interrupts */
853 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
Florian Fainelliba909502016-04-20 11:37:08 -0700854 __napi_schedule_irqoff(&priv->napi);
Florian Fainelli80105be2014-04-24 18:08:57 -0700855 }
856 }
857
858 /* TX ring is full, perform a full reclaim since we do not know
859 * which one would trigger this interrupt
860 */
861 if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
862 bcm_sysport_tx_reclaim_all(priv);
863
Florian Fainelli83e82f42014-07-01 21:08:40 -0700864 if (priv->irq0_stat & INTRL2_0_MPD) {
865 netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
866 bcm_sysport_resume_from_wol(priv);
867 }
868
Florian Fainelli80105be2014-04-24 18:08:57 -0700869 return IRQ_HANDLED;
870}
871
872/* TX interrupt service routine */
873static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
874{
875 struct net_device *dev = dev_id;
876 struct bcm_sysport_priv *priv = netdev_priv(dev);
877 struct bcm_sysport_tx_ring *txr;
878 unsigned int ring;
879
880 priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
881 ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
882 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
883
884 if (unlikely(priv->irq1_stat == 0)) {
885 netdev_warn(priv->netdev, "spurious TX interrupt\n");
886 return IRQ_NONE;
887 }
888
889 for (ring = 0; ring < dev->num_tx_queues; ring++) {
890 if (!(priv->irq1_stat & BIT(ring)))
891 continue;
892
893 txr = &priv->tx_rings[ring];
894
895 if (likely(napi_schedule_prep(&txr->napi))) {
896 intrl2_1_mask_set(priv, BIT(ring));
Florian Fainelliba909502016-04-20 11:37:08 -0700897 __napi_schedule_irqoff(&txr->napi);
Florian Fainelli80105be2014-04-24 18:08:57 -0700898 }
899 }
900
901 return IRQ_HANDLED;
902}
903
Florian Fainelli83e82f42014-07-01 21:08:40 -0700904static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
905{
906 struct bcm_sysport_priv *priv = dev_id;
907
908 pm_wakeup_event(&priv->pdev->dev, 0);
909
910 return IRQ_HANDLED;
911}
912
Florian Fainelli6cec4f52015-07-31 11:42:55 -0700913#ifdef CONFIG_NET_POLL_CONTROLLER
914static void bcm_sysport_poll_controller(struct net_device *dev)
915{
916 struct bcm_sysport_priv *priv = netdev_priv(dev);
917
918 disable_irq(priv->irq0);
919 bcm_sysport_rx_isr(priv->irq0, priv);
920 enable_irq(priv->irq0);
921
922 disable_irq(priv->irq1);
923 bcm_sysport_tx_isr(priv->irq1, priv);
924 enable_irq(priv->irq1);
925}
926#endif
927
Florian Fainellie87474a2014-10-02 09:43:16 -0700928static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
929 struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -0700930{
931 struct sk_buff *nskb;
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400932 struct bcm_tsb *tsb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700933 u32 csum_info;
934 u8 ip_proto;
935 u16 csum_start;
936 u16 ip_ver;
937
938 /* Re-allocate SKB if needed */
939 if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
940 nskb = skb_realloc_headroom(skb, sizeof(*tsb));
941 dev_kfree_skb(skb);
942 if (!nskb) {
943 dev->stats.tx_errors++;
944 dev->stats.tx_dropped++;
Florian Fainellie87474a2014-10-02 09:43:16 -0700945 return NULL;
Florian Fainelli80105be2014-04-24 18:08:57 -0700946 }
947 skb = nskb;
948 }
949
Paul Gortmaker3afc5572014-05-30 15:39:30 -0400950 tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
Florian Fainelli80105be2014-04-24 18:08:57 -0700951 /* Zero-out TSB by default */
952 memset(tsb, 0, sizeof(*tsb));
953
954 if (skb->ip_summed == CHECKSUM_PARTIAL) {
955 ip_ver = htons(skb->protocol);
956 switch (ip_ver) {
957 case ETH_P_IP:
958 ip_proto = ip_hdr(skb)->protocol;
959 break;
960 case ETH_P_IPV6:
961 ip_proto = ipv6_hdr(skb)->nexthdr;
962 break;
963 default:
Florian Fainellie87474a2014-10-02 09:43:16 -0700964 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700965 }
966
967 /* Get the checksum offset and the L4 (transport) offset */
968 csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
969 csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
970 csum_info |= (csum_start << L4_PTR_SHIFT);
971
972 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
973 csum_info |= L4_LENGTH_VALID;
974 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
975 csum_info |= L4_UDP;
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700976 } else {
Florian Fainelli80105be2014-04-24 18:08:57 -0700977 csum_info = 0;
Florian Fainelli23acb2f2014-07-09 17:36:46 -0700978 }
Florian Fainelli80105be2014-04-24 18:08:57 -0700979
980 tsb->l4_ptr_dest_map = csum_info;
981 }
982
Florian Fainellie87474a2014-10-02 09:43:16 -0700983 return skb;
Florian Fainelli80105be2014-04-24 18:08:57 -0700984}
985
986static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
987 struct net_device *dev)
988{
989 struct bcm_sysport_priv *priv = netdev_priv(dev);
990 struct device *kdev = &priv->pdev->dev;
991 struct bcm_sysport_tx_ring *ring;
992 struct bcm_sysport_cb *cb;
993 struct netdev_queue *txq;
994 struct dma_desc *desc;
Florian Fainellidab531b2014-05-14 19:32:14 -0700995 unsigned int skb_len;
Florian Fainellid8498082014-06-05 10:22:15 -0700996 unsigned long flags;
Florian Fainelli80105be2014-04-24 18:08:57 -0700997 dma_addr_t mapping;
998 u32 len_status;
999 u16 queue;
1000 int ret;
1001
1002 queue = skb_get_queue_mapping(skb);
1003 txq = netdev_get_tx_queue(dev, queue);
1004 ring = &priv->tx_rings[queue];
1005
Florian Fainellid8498082014-06-05 10:22:15 -07001006 /* lock against tx reclaim in BH context and TX ring full interrupt */
1007 spin_lock_irqsave(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001008 if (unlikely(ring->desc_count == 0)) {
1009 netif_tx_stop_queue(txq);
1010 netdev_err(dev, "queue %d awake and ring full!\n", queue);
1011 ret = NETDEV_TX_BUSY;
1012 goto out;
1013 }
1014
Florian Fainellidab531b2014-05-14 19:32:14 -07001015 /* The Ethernet switch we are interfaced with needs packets to be at
1016 * least 64 bytes (including FCS) otherwise they will be discarded when
1017 * they enter the switch port logic. When Broadcom tags are enabled, we
1018 * need to make sure that packets are at least 68 bytes
1019 * (including FCS and tag) because the length verification is done after
1020 * the Broadcom tag is stripped off the ingress packet.
1021 */
Florian Fainellibb7da332017-01-03 16:34:48 -08001022 if (skb_put_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
Florian Fainellidab531b2014-05-14 19:32:14 -07001023 ret = NETDEV_TX_OK;
1024 goto out;
1025 }
1026
Florian Fainelli38e5a852017-01-03 16:34:49 -08001027 /* Insert TSB and checksum infos */
1028 if (priv->tsb_en) {
1029 skb = bcm_sysport_insert_tsb(skb, dev);
1030 if (!skb) {
1031 ret = NETDEV_TX_OK;
1032 goto out;
1033 }
1034 }
1035
Florian Fainellibb7da332017-01-03 16:34:48 -08001036 skb_len = skb->len;
Florian Fainellidab531b2014-05-14 19:32:14 -07001037
1038 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001039 if (dma_mapping_error(kdev, mapping)) {
Florian Fainelli60b4ea12014-11-19 10:29:55 -08001040 priv->mib.tx_dma_failed++;
Florian Fainelli80105be2014-04-24 18:08:57 -07001041 netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001042 skb->data, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001043 ret = NETDEV_TX_OK;
1044 goto out;
1045 }
1046
1047 /* Remember the SKB for future freeing */
1048 cb = &ring->cbs[ring->curr_desc];
1049 cb->skb = skb;
1050 dma_unmap_addr_set(cb, dma_addr, mapping);
Florian Fainellidab531b2014-05-14 19:32:14 -07001051 dma_unmap_len_set(cb, dma_len, skb_len);
Florian Fainelli80105be2014-04-24 18:08:57 -07001052
1053 /* Fetch a descriptor entry from our pool */
1054 desc = ring->desc_cpu;
1055
1056 desc->addr_lo = lower_32_bits(mapping);
1057 len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
Florian Fainellidab531b2014-05-14 19:32:14 -07001058 len_status |= (skb_len << DESC_LEN_SHIFT);
Florian Fainelli80105be2014-04-24 18:08:57 -07001059 len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001060 DESC_STATUS_SHIFT;
Florian Fainelli80105be2014-04-24 18:08:57 -07001061 if (skb->ip_summed == CHECKSUM_PARTIAL)
1062 len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
1063
1064 ring->curr_desc++;
1065 if (ring->curr_desc == ring->size)
1066 ring->curr_desc = 0;
1067 ring->desc_count--;
1068
1069 /* Ensure write completion of the descriptor status/length
1070 * in DRAM before the System Port WRITE_PORT register latches
1071 * the value
1072 */
1073 wmb();
1074 desc->addr_status_len = len_status;
1075 wmb();
1076
1077 /* Write this descriptor address to the RING write port */
1078 tdma_port_write_desc_addr(priv, desc, ring->index);
1079
1080 /* Check ring space and update SW control flow */
1081 if (ring->desc_count == 0)
1082 netif_tx_stop_queue(txq);
1083
1084 netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001085 ring->index, ring->desc_count, ring->curr_desc);
Florian Fainelli80105be2014-04-24 18:08:57 -07001086
1087 ret = NETDEV_TX_OK;
1088out:
Florian Fainellid8498082014-06-05 10:22:15 -07001089 spin_unlock_irqrestore(&ring->lock, flags);
Florian Fainelli80105be2014-04-24 18:08:57 -07001090 return ret;
1091}
1092
1093static void bcm_sysport_tx_timeout(struct net_device *dev)
1094{
1095 netdev_warn(dev, "transmit timeout!\n");
1096
Florian Westphal860e9532016-05-03 16:33:13 +02001097 netif_trans_update(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001098 dev->stats.tx_errors++;
1099
1100 netif_tx_wake_all_queues(dev);
1101}
1102
1103/* phylib adjust link callback */
1104static void bcm_sysport_adj_link(struct net_device *dev)
1105{
1106 struct bcm_sysport_priv *priv = netdev_priv(dev);
Philippe Reynes715a0222016-06-19 20:39:08 +02001107 struct phy_device *phydev = dev->phydev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001108 unsigned int changed = 0;
1109 u32 cmd_bits = 0, reg;
1110
1111 if (priv->old_link != phydev->link) {
1112 changed = 1;
1113 priv->old_link = phydev->link;
1114 }
1115
1116 if (priv->old_duplex != phydev->duplex) {
1117 changed = 1;
1118 priv->old_duplex = phydev->duplex;
1119 }
1120
1121 switch (phydev->speed) {
1122 case SPEED_2500:
1123 cmd_bits = CMD_SPEED_2500;
1124 break;
1125 case SPEED_1000:
1126 cmd_bits = CMD_SPEED_1000;
1127 break;
1128 case SPEED_100:
1129 cmd_bits = CMD_SPEED_100;
1130 break;
1131 case SPEED_10:
1132 cmd_bits = CMD_SPEED_10;
1133 break;
1134 default:
1135 break;
1136 }
1137 cmd_bits <<= CMD_SPEED_SHIFT;
1138
1139 if (phydev->duplex == DUPLEX_HALF)
1140 cmd_bits |= CMD_HD_EN;
1141
1142 if (priv->old_pause != phydev->pause) {
1143 changed = 1;
1144 priv->old_pause = phydev->pause;
1145 }
1146
1147 if (!phydev->pause)
1148 cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
1149
Florian Fainelli4a804c02014-09-02 11:17:07 -07001150 if (!changed)
1151 return;
1152
1153 if (phydev->link) {
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001154 reg = umac_readl(priv, UMAC_CMD);
1155 reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
Florian Fainelli80105be2014-04-24 18:08:57 -07001156 CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
1157 CMD_TX_PAUSE_IGNORE);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001158 reg |= cmd_bits;
1159 umac_writel(priv, reg, UMAC_CMD);
Florian Fainellid5e32cc2014-05-14 19:32:13 -07001160 }
Florian Fainelli4a804c02014-09-02 11:17:07 -07001161
Philippe Reynes715a0222016-06-19 20:39:08 +02001162 phy_print_status(phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001163}
1164
1165static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
1166 unsigned int index)
1167{
1168 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1169 struct device *kdev = &priv->pdev->dev;
1170 size_t size;
1171 void *p;
1172 u32 reg;
1173
1174 /* Simple descriptors partitioning for now */
1175 size = 256;
1176
1177 /* We just need one DMA descriptor which is DMA-able, since writing to
1178 * the port will allocate a new descriptor in its internal linked-list
1179 */
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001180 p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
1181 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001182 if (!p) {
1183 netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
1184 return -ENOMEM;
1185 }
1186
Florian Fainelli40a8a312014-07-09 17:36:47 -07001187 ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001188 if (!ring->cbs) {
1189 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1190 return -ENOMEM;
1191 }
1192
1193 /* Initialize SW view of the ring */
1194 spin_lock_init(&ring->lock);
1195 ring->priv = priv;
Eric Dumazetd64b5e82015-11-18 06:31:00 -08001196 netif_tx_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
Florian Fainelli80105be2014-04-24 18:08:57 -07001197 ring->index = index;
1198 ring->size = size;
1199 ring->alloc_size = ring->size;
1200 ring->desc_cpu = p;
1201 ring->desc_count = ring->size;
1202 ring->curr_desc = 0;
1203
1204 /* Initialize HW ring */
1205 tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
1206 tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
1207 tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
1208 tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
1209 tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
1210 tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
1211
1212 /* Program the number of descriptors as MAX_THRESHOLD and half of
1213 * its size for the hysteresis trigger
1214 */
1215 tdma_writel(priv, ring->size |
1216 1 << RING_HYST_THRESH_SHIFT,
1217 TDMA_DESC_RING_MAX_HYST(index));
1218
1219 /* Enable the ring queue in the arbiter */
1220 reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
1221 reg |= (1 << index);
1222 tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
1223
1224 napi_enable(&ring->napi);
1225
1226 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001227 "TDMA cfg, size=%d, desc_cpu=%p\n",
1228 ring->size, ring->desc_cpu);
Florian Fainelli80105be2014-04-24 18:08:57 -07001229
1230 return 0;
1231}
1232
1233static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001234 unsigned int index)
Florian Fainelli80105be2014-04-24 18:08:57 -07001235{
1236 struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
1237 struct device *kdev = &priv->pdev->dev;
1238 u32 reg;
1239
1240 /* Caller should stop the TDMA engine */
1241 reg = tdma_readl(priv, TDMA_STATUS);
1242 if (!(reg & TDMA_DISABLED))
1243 netdev_warn(priv->netdev, "TDMA not stopped!\n");
1244
Florian Fainelli914adb52014-10-31 15:51:35 -07001245 /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
1246 * fail, so by checking this pointer we know whether the TX ring was
1247 * fully initialized or not.
1248 */
1249 if (!ring->cbs)
1250 return;
1251
Florian Fainelli80105be2014-04-24 18:08:57 -07001252 napi_disable(&ring->napi);
1253 netif_napi_del(&ring->napi);
1254
1255 bcm_sysport_tx_reclaim(priv, ring);
1256
1257 kfree(ring->cbs);
1258 ring->cbs = NULL;
1259
1260 if (ring->desc_dma) {
Florian Fainelli3e8fc382014-10-31 15:51:34 -07001261 dma_free_coherent(kdev, sizeof(struct dma_desc),
1262 ring->desc_cpu, ring->desc_dma);
Florian Fainelli80105be2014-04-24 18:08:57 -07001263 ring->desc_dma = 0;
1264 }
1265 ring->size = 0;
1266 ring->alloc_size = 0;
1267
1268 netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
1269}
1270
1271/* RDMA helper */
1272static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001273 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001274{
1275 unsigned int timeout = 1000;
1276 u32 reg;
1277
1278 reg = rdma_readl(priv, RDMA_CONTROL);
1279 if (enable)
1280 reg |= RDMA_EN;
1281 else
1282 reg &= ~RDMA_EN;
1283 rdma_writel(priv, reg, RDMA_CONTROL);
1284
1285 /* Poll for RMDA disabling completion */
1286 do {
1287 reg = rdma_readl(priv, RDMA_STATUS);
1288 if (!!(reg & RDMA_DISABLED) == !enable)
1289 return 0;
1290 usleep_range(1000, 2000);
1291 } while (timeout-- > 0);
1292
1293 netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
1294
1295 return -ETIMEDOUT;
1296}
1297
1298/* TDMA helper */
1299static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001300 unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001301{
1302 unsigned int timeout = 1000;
1303 u32 reg;
1304
1305 reg = tdma_readl(priv, TDMA_CONTROL);
1306 if (enable)
1307 reg |= TDMA_EN;
1308 else
1309 reg &= ~TDMA_EN;
1310 tdma_writel(priv, reg, TDMA_CONTROL);
1311
1312 /* Poll for TMDA disabling completion */
1313 do {
1314 reg = tdma_readl(priv, TDMA_STATUS);
1315 if (!!(reg & TDMA_DISABLED) == !enable)
1316 return 0;
1317
1318 usleep_range(1000, 2000);
1319 } while (timeout-- > 0);
1320
1321 netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
1322
1323 return -ETIMEDOUT;
1324}
1325
1326static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
1327{
Florian Fainellibaf387a2015-05-28 15:24:42 -07001328 struct bcm_sysport_cb *cb;
Florian Fainelli80105be2014-04-24 18:08:57 -07001329 u32 reg;
1330 int ret;
Florian Fainellibaf387a2015-05-28 15:24:42 -07001331 int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001332
1333 /* Initialize SW view of the RX ring */
1334 priv->num_rx_bds = NUM_RX_DESC;
1335 priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
Florian Fainelli80105be2014-04-24 18:08:57 -07001336 priv->rx_c_index = 0;
1337 priv->rx_read_ptr = 0;
Florian Fainelli40a8a312014-07-09 17:36:47 -07001338 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
1339 GFP_KERNEL);
Florian Fainelli80105be2014-04-24 18:08:57 -07001340 if (!priv->rx_cbs) {
1341 netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
1342 return -ENOMEM;
1343 }
1344
Florian Fainellibaf387a2015-05-28 15:24:42 -07001345 for (i = 0; i < priv->num_rx_bds; i++) {
1346 cb = priv->rx_cbs + i;
1347 cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
1348 }
1349
Florian Fainelli80105be2014-04-24 18:08:57 -07001350 ret = bcm_sysport_alloc_rx_bufs(priv);
1351 if (ret) {
1352 netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
1353 return ret;
1354 }
1355
1356 /* Initialize HW, ensure RDMA is disabled */
1357 reg = rdma_readl(priv, RDMA_STATUS);
1358 if (!(reg & RDMA_DISABLED))
1359 rdma_enable_set(priv, 0);
1360
1361 rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
1362 rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
1363 rdma_writel(priv, 0, RDMA_PROD_INDEX);
1364 rdma_writel(priv, 0, RDMA_CONS_INDEX);
1365 rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
1366 RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
1367 /* Operate the queue in ring mode */
1368 rdma_writel(priv, 0, RDMA_START_ADDR_HI);
1369 rdma_writel(priv, 0, RDMA_START_ADDR_LO);
1370 rdma_writel(priv, 0, RDMA_END_ADDR_HI);
1371 rdma_writel(priv, NUM_HW_RX_DESC_WORDS - 1, RDMA_END_ADDR_LO);
1372
1373 rdma_writel(priv, 1, RDMA_MBDONE_INTR);
1374
1375 netif_dbg(priv, hw, priv->netdev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001376 "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
1377 priv->num_rx_bds, priv->rx_bds);
Florian Fainelli80105be2014-04-24 18:08:57 -07001378
1379 return 0;
1380}
1381
1382static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
1383{
1384 struct bcm_sysport_cb *cb;
1385 unsigned int i;
1386 u32 reg;
1387
1388 /* Caller should ensure RDMA is disabled */
1389 reg = rdma_readl(priv, RDMA_STATUS);
1390 if (!(reg & RDMA_DISABLED))
1391 netdev_warn(priv->netdev, "RDMA not stopped!\n");
1392
1393 for (i = 0; i < priv->num_rx_bds; i++) {
1394 cb = &priv->rx_cbs[i];
1395 if (dma_unmap_addr(cb, dma_addr))
1396 dma_unmap_single(&priv->pdev->dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001397 dma_unmap_addr(cb, dma_addr),
1398 RX_BUF_LENGTH, DMA_FROM_DEVICE);
Florian Fainelli80105be2014-04-24 18:08:57 -07001399 bcm_sysport_free_cb(cb);
1400 }
1401
1402 kfree(priv->rx_cbs);
1403 priv->rx_cbs = NULL;
1404
1405 netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
1406}
1407
1408static void bcm_sysport_set_rx_mode(struct net_device *dev)
1409{
1410 struct bcm_sysport_priv *priv = netdev_priv(dev);
1411 u32 reg;
1412
1413 reg = umac_readl(priv, UMAC_CMD);
1414 if (dev->flags & IFF_PROMISC)
1415 reg |= CMD_PROMISC;
1416 else
1417 reg &= ~CMD_PROMISC;
1418 umac_writel(priv, reg, UMAC_CMD);
1419
1420 /* No support for ALLMULTI */
1421 if (dev->flags & IFF_ALLMULTI)
1422 return;
1423}
1424
1425static inline void umac_enable_set(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001426 u32 mask, unsigned int enable)
Florian Fainelli80105be2014-04-24 18:08:57 -07001427{
1428 u32 reg;
1429
1430 reg = umac_readl(priv, UMAC_CMD);
1431 if (enable)
Florian Fainelli18e21b02014-07-01 21:08:36 -07001432 reg |= mask;
Florian Fainelli80105be2014-04-24 18:08:57 -07001433 else
Florian Fainelli18e21b02014-07-01 21:08:36 -07001434 reg &= ~mask;
Florian Fainelli80105be2014-04-24 18:08:57 -07001435 umac_writel(priv, reg, UMAC_CMD);
Florian Fainelli00b91c62014-05-15 14:33:53 -07001436
1437 /* UniMAC stops on a packet boundary, wait for a full-sized packet
1438 * to be processed (1 msec).
1439 */
1440 if (enable == 0)
1441 usleep_range(1000, 2000);
Florian Fainelli80105be2014-04-24 18:08:57 -07001442}
1443
Florian Fainelli412bce82014-06-26 10:06:45 -07001444static inline void umac_reset(struct bcm_sysport_priv *priv)
Florian Fainelli80105be2014-04-24 18:08:57 -07001445{
Florian Fainelli80105be2014-04-24 18:08:57 -07001446 u32 reg;
Florian Fainelli80105be2014-04-24 18:08:57 -07001447
Florian Fainelli412bce82014-06-26 10:06:45 -07001448 reg = umac_readl(priv, UMAC_CMD);
1449 reg |= CMD_SW_RESET;
1450 umac_writel(priv, reg, UMAC_CMD);
1451 udelay(10);
1452 reg = umac_readl(priv, UMAC_CMD);
1453 reg &= ~CMD_SW_RESET;
1454 umac_writel(priv, reg, UMAC_CMD);
Florian Fainelli80105be2014-04-24 18:08:57 -07001455}
1456
1457static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001458 unsigned char *addr)
Florian Fainelli80105be2014-04-24 18:08:57 -07001459{
1460 umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
1461 (addr[2] << 8) | addr[3], UMAC_MAC0);
1462 umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
1463}
1464
1465static void topctrl_flush(struct bcm_sysport_priv *priv)
1466{
1467 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
1468 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
1469 mdelay(1);
1470 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
1471 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
1472}
1473
Florian Fainellifb3b5962014-12-08 15:59:18 -08001474static int bcm_sysport_change_mac(struct net_device *dev, void *p)
1475{
1476 struct bcm_sysport_priv *priv = netdev_priv(dev);
1477 struct sockaddr *addr = p;
1478
1479 if (!is_valid_ether_addr(addr->sa_data))
1480 return -EINVAL;
1481
1482 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1483
1484 /* interface is disabled, changes to MAC will be reflected on next
1485 * open call
1486 */
1487 if (!netif_running(dev))
1488 return 0;
1489
1490 umac_set_hw_addr(priv, dev->dev_addr);
1491
1492 return 0;
1493}
1494
Florian Fainellib02e6d92014-07-01 21:08:37 -07001495static void bcm_sysport_netif_start(struct net_device *dev)
1496{
1497 struct bcm_sysport_priv *priv = netdev_priv(dev);
1498
1499 /* Enable NAPI */
1500 napi_enable(&priv->napi);
1501
Florian Fainelli8edf0042014-10-28 11:12:00 -07001502 /* Enable RX interrupt and TX ring full interrupt */
1503 intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1504
Philippe Reynes715a0222016-06-19 20:39:08 +02001505 phy_start(dev->phydev);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001506
1507 /* Enable TX interrupts for the 32 TXQs */
1508 intrl2_1_mask_clear(priv, 0xffffffff);
1509
1510 /* Last call before we start the real business */
1511 netif_tx_start_all_queues(dev);
1512}
1513
Florian Fainelli40755a02014-07-01 21:08:38 -07001514static void rbuf_init(struct bcm_sysport_priv *priv)
1515{
1516 u32 reg;
1517
1518 reg = rbuf_readl(priv, RBUF_CONTROL);
1519 reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
1520 rbuf_writel(priv, reg, RBUF_CONTROL);
1521}
1522
Florian Fainelli80105be2014-04-24 18:08:57 -07001523static int bcm_sysport_open(struct net_device *dev)
1524{
1525 struct bcm_sysport_priv *priv = netdev_priv(dev);
Philippe Reynes715a0222016-06-19 20:39:08 +02001526 struct phy_device *phydev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001527 unsigned int i;
Florian Fainelli80105be2014-04-24 18:08:57 -07001528 int ret;
1529
1530 /* Reset UniMAC */
Florian Fainelli412bce82014-06-26 10:06:45 -07001531 umac_reset(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001532
1533 /* Flush TX and RX FIFOs at TOPCTRL level */
1534 topctrl_flush(priv);
1535
1536 /* Disable the UniMAC RX/TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001537 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001538
1539 /* Enable RBUF 2bytes alignment and Receive Status Block */
Florian Fainelli40755a02014-07-01 21:08:38 -07001540 rbuf_init(priv);
Florian Fainelli80105be2014-04-24 18:08:57 -07001541
1542 /* Set maximum frame length */
1543 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1544
1545 /* Set MAC address */
1546 umac_set_hw_addr(priv, dev->dev_addr);
1547
1548 /* Read CRC forward */
1549 priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
1550
Philippe Reynes715a0222016-06-19 20:39:08 +02001551 phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
1552 0, priv->phy_interface);
1553 if (!phydev) {
Florian Fainelli80105be2014-04-24 18:08:57 -07001554 netdev_err(dev, "could not attach to PHY\n");
1555 return -ENODEV;
1556 }
1557
1558 /* Reset house keeping link status */
1559 priv->old_duplex = -1;
1560 priv->old_link = -1;
1561 priv->old_pause = -1;
1562
1563 /* mask all interrupts and request them */
1564 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
1565 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1566 intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1567 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
1568 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1569 intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1570
1571 ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
1572 if (ret) {
1573 netdev_err(dev, "failed to request RX interrupt\n");
1574 goto out_phy_disconnect;
1575 }
1576
1577 ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0, dev->name, dev);
1578 if (ret) {
1579 netdev_err(dev, "failed to request TX interrupt\n");
1580 goto out_free_irq0;
1581 }
1582
1583 /* Initialize both hardware and software ring */
1584 for (i = 0; i < dev->num_tx_queues; i++) {
1585 ret = bcm_sysport_init_tx_ring(priv, i);
1586 if (ret) {
1587 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001588 i);
Florian Fainelli80105be2014-04-24 18:08:57 -07001589 goto out_free_tx_ring;
1590 }
1591 }
1592
1593 /* Initialize linked-list */
1594 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
1595
1596 /* Initialize RX ring */
1597 ret = bcm_sysport_init_rx_ring(priv);
1598 if (ret) {
1599 netdev_err(dev, "failed to initialize RX ring\n");
1600 goto out_free_rx_ring;
1601 }
1602
1603 /* Turn on RDMA */
1604 ret = rdma_enable_set(priv, 1);
1605 if (ret)
1606 goto out_free_rx_ring;
1607
Florian Fainelli80105be2014-04-24 18:08:57 -07001608 /* Turn on TDMA */
1609 ret = tdma_enable_set(priv, 1);
1610 if (ret)
1611 goto out_clear_rx_int;
1612
Florian Fainelli80105be2014-04-24 18:08:57 -07001613 /* Turn on UniMAC TX/RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001614 umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
Florian Fainelli80105be2014-04-24 18:08:57 -07001615
Florian Fainellib02e6d92014-07-01 21:08:37 -07001616 bcm_sysport_netif_start(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001617
1618 return 0;
1619
1620out_clear_rx_int:
1621 intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
1622out_free_rx_ring:
1623 bcm_sysport_fini_rx_ring(priv);
1624out_free_tx_ring:
1625 for (i = 0; i < dev->num_tx_queues; i++)
1626 bcm_sysport_fini_tx_ring(priv, i);
1627 free_irq(priv->irq1, dev);
1628out_free_irq0:
1629 free_irq(priv->irq0, dev);
1630out_phy_disconnect:
Philippe Reynes715a0222016-06-19 20:39:08 +02001631 phy_disconnect(phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001632 return ret;
1633}
1634
Florian Fainellib02e6d92014-07-01 21:08:37 -07001635static void bcm_sysport_netif_stop(struct net_device *dev)
Florian Fainelli80105be2014-04-24 18:08:57 -07001636{
1637 struct bcm_sysport_priv *priv = netdev_priv(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001638
1639 /* stop all software from updating hardware */
1640 netif_tx_stop_all_queues(dev);
1641 napi_disable(&priv->napi);
Philippe Reynes715a0222016-06-19 20:39:08 +02001642 phy_stop(dev->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001643
1644 /* mask all interrupts */
1645 intrl2_0_mask_set(priv, 0xffffffff);
1646 intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
1647 intrl2_1_mask_set(priv, 0xffffffff);
1648 intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
Florian Fainellib02e6d92014-07-01 21:08:37 -07001649}
1650
1651static int bcm_sysport_stop(struct net_device *dev)
1652{
1653 struct bcm_sysport_priv *priv = netdev_priv(dev);
1654 unsigned int i;
1655 int ret;
1656
1657 bcm_sysport_netif_stop(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001658
1659 /* Disable UniMAC RX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001660 umac_enable_set(priv, CMD_RX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001661
1662 ret = tdma_enable_set(priv, 0);
1663 if (ret) {
1664 netdev_err(dev, "timeout disabling RDMA\n");
1665 return ret;
1666 }
1667
1668 /* Wait for a maximum packet size to be drained */
1669 usleep_range(2000, 3000);
1670
1671 ret = rdma_enable_set(priv, 0);
1672 if (ret) {
1673 netdev_err(dev, "timeout disabling TDMA\n");
1674 return ret;
1675 }
1676
1677 /* Disable UniMAC TX */
Florian Fainelli18e21b02014-07-01 21:08:36 -07001678 umac_enable_set(priv, CMD_TX_EN, 0);
Florian Fainelli80105be2014-04-24 18:08:57 -07001679
1680 /* Free RX/TX rings SW structures */
1681 for (i = 0; i < dev->num_tx_queues; i++)
1682 bcm_sysport_fini_tx_ring(priv, i);
1683 bcm_sysport_fini_rx_ring(priv);
1684
1685 free_irq(priv->irq0, dev);
1686 free_irq(priv->irq1, dev);
1687
1688 /* Disconnect from PHY */
Philippe Reynes715a0222016-06-19 20:39:08 +02001689 phy_disconnect(dev->phydev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001690
1691 return 0;
1692}
1693
Julia Lawallc1ab0e92016-08-31 09:30:48 +02001694static const struct ethtool_ops bcm_sysport_ethtool_ops = {
Florian Fainelli80105be2014-04-24 18:08:57 -07001695 .get_drvinfo = bcm_sysport_get_drvinfo,
1696 .get_msglevel = bcm_sysport_get_msglvl,
1697 .set_msglevel = bcm_sysport_set_msglvl,
1698 .get_link = ethtool_op_get_link,
1699 .get_strings = bcm_sysport_get_strings,
1700 .get_ethtool_stats = bcm_sysport_get_stats,
1701 .get_sset_count = bcm_sysport_get_sset_count,
Florian Fainelli83e82f42014-07-01 21:08:40 -07001702 .get_wol = bcm_sysport_get_wol,
1703 .set_wol = bcm_sysport_set_wol,
Florian Fainellib1a15e82015-05-11 15:12:41 -07001704 .get_coalesce = bcm_sysport_get_coalesce,
1705 .set_coalesce = bcm_sysport_set_coalesce,
Philippe Reynes697666e2016-06-19 20:39:09 +02001706 .get_link_ksettings = phy_ethtool_get_link_ksettings,
1707 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Florian Fainelli80105be2014-04-24 18:08:57 -07001708};
1709
1710static const struct net_device_ops bcm_sysport_netdev_ops = {
1711 .ndo_start_xmit = bcm_sysport_xmit,
1712 .ndo_tx_timeout = bcm_sysport_tx_timeout,
1713 .ndo_open = bcm_sysport_open,
1714 .ndo_stop = bcm_sysport_stop,
1715 .ndo_set_features = bcm_sysport_set_features,
1716 .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
Florian Fainellifb3b5962014-12-08 15:59:18 -08001717 .ndo_set_mac_address = bcm_sysport_change_mac,
Florian Fainelli6cec4f52015-07-31 11:42:55 -07001718#ifdef CONFIG_NET_POLL_CONTROLLER
1719 .ndo_poll_controller = bcm_sysport_poll_controller,
1720#endif
Florian Fainelli80105be2014-04-24 18:08:57 -07001721};
1722
1723#define REV_FMT "v%2x.%02x"
1724
1725static int bcm_sysport_probe(struct platform_device *pdev)
1726{
1727 struct bcm_sysport_priv *priv;
1728 struct device_node *dn;
1729 struct net_device *dev;
1730 const void *macaddr;
1731 struct resource *r;
1732 u32 txq, rxq;
1733 int ret;
1734
1735 dn = pdev->dev.of_node;
1736 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1737
1738 /* Read the Transmit/Receive Queue properties */
1739 if (of_property_read_u32(dn, "systemport,num-txq", &txq))
1740 txq = TDMA_NUM_RINGS;
1741 if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
1742 rxq = 1;
1743
1744 dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
1745 if (!dev)
1746 return -ENOMEM;
1747
1748 /* Initialize private members */
1749 priv = netdev_priv(dev);
1750
1751 priv->irq0 = platform_get_irq(pdev, 0);
1752 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli83e82f42014-07-01 21:08:40 -07001753 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli80105be2014-04-24 18:08:57 -07001754 if (priv->irq0 <= 0 || priv->irq1 <= 0) {
1755 dev_err(&pdev->dev, "invalid interrupts\n");
1756 ret = -EINVAL;
Johan Hovold39f8b0d2016-11-28 19:24:58 +01001757 goto err_free_netdev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001758 }
1759
Jingoo Han126e6122014-05-14 12:15:42 +09001760 priv->base = devm_ioremap_resource(&pdev->dev, r);
1761 if (IS_ERR(priv->base)) {
1762 ret = PTR_ERR(priv->base);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01001763 goto err_free_netdev;
Florian Fainelli80105be2014-04-24 18:08:57 -07001764 }
1765
1766 priv->netdev = dev;
1767 priv->pdev = pdev;
1768
1769 priv->phy_interface = of_get_phy_mode(dn);
1770 /* Default to GMII interface mode */
1771 if (priv->phy_interface < 0)
1772 priv->phy_interface = PHY_INTERFACE_MODE_GMII;
1773
Florian Fainelli186534a2014-05-22 09:47:46 -07001774 /* In the case of a fixed PHY, the DT node associated
1775 * to the PHY is the Ethernet MAC DT node.
1776 */
1777 if (of_phy_is_fixed_link(dn)) {
1778 ret = of_phy_register_fixed_link(dn);
1779 if (ret) {
1780 dev_err(&pdev->dev, "failed to register fixed PHY\n");
Johan Hovold39f8b0d2016-11-28 19:24:58 +01001781 goto err_free_netdev;
Florian Fainelli186534a2014-05-22 09:47:46 -07001782 }
1783
1784 priv->phy_dn = dn;
1785 }
1786
Florian Fainelli80105be2014-04-24 18:08:57 -07001787 /* Initialize netdevice members */
1788 macaddr = of_get_mac_address(dn);
1789 if (!macaddr || !is_valid_ether_addr(macaddr)) {
1790 dev_warn(&pdev->dev, "using random Ethernet MAC\n");
Vaishali Thakkaradb35052015-07-08 10:49:30 +05301791 eth_hw_addr_random(dev);
Florian Fainelli80105be2014-04-24 18:08:57 -07001792 } else {
1793 ether_addr_copy(dev->dev_addr, macaddr);
1794 }
1795
1796 SET_NETDEV_DEV(dev, &pdev->dev);
1797 dev_set_drvdata(&pdev->dev, dev);
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001798 dev->ethtool_ops = &bcm_sysport_ethtool_ops;
Florian Fainelli80105be2014-04-24 18:08:57 -07001799 dev->netdev_ops = &bcm_sysport_netdev_ops;
1800 netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
1801
1802 /* HW supported features, none enabled by default */
1803 dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
1804 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
1805
Florian Fainelli83e82f42014-07-01 21:08:40 -07001806 /* Request the WOL interrupt and advertise suspend if available */
1807 priv->wol_irq_disabled = 1;
1808 ret = devm_request_irq(&pdev->dev, priv->wol_irq,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001809 bcm_sysport_wol_isr, 0, dev->name, priv);
Florian Fainelli83e82f42014-07-01 21:08:40 -07001810 if (!ret)
1811 device_set_wakeup_capable(&pdev->dev, 1);
1812
Florian Fainelli80105be2014-04-24 18:08:57 -07001813 /* Set the needed headroom once and for all */
Paul Gortmaker3afc5572014-05-30 15:39:30 -04001814 BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
1815 dev->needed_headroom += sizeof(struct bcm_tsb);
Florian Fainelli80105be2014-04-24 18:08:57 -07001816
Florian Fainellif532e742014-06-05 10:22:18 -07001817 /* libphy will adjust the link state accordingly */
1818 netif_carrier_off(dev);
1819
Florian Fainelli80105be2014-04-24 18:08:57 -07001820 ret = register_netdev(dev);
1821 if (ret) {
1822 dev_err(&pdev->dev, "failed to register net_device\n");
Johan Hovold39f8b0d2016-11-28 19:24:58 +01001823 goto err_deregister_fixed_link;
Florian Fainelli80105be2014-04-24 18:08:57 -07001824 }
1825
1826 priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
1827 dev_info(&pdev->dev,
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001828 "Broadcom SYSTEMPORT" REV_FMT
1829 " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
1830 (priv->rev >> 8) & 0xff, priv->rev & 0xff,
1831 priv->base, priv->irq0, priv->irq1, txq, rxq);
Florian Fainelli80105be2014-04-24 18:08:57 -07001832
1833 return 0;
Johan Hovold39f8b0d2016-11-28 19:24:58 +01001834
1835err_deregister_fixed_link:
1836 if (of_phy_is_fixed_link(dn))
1837 of_phy_deregister_fixed_link(dn);
1838err_free_netdev:
Florian Fainelli80105be2014-04-24 18:08:57 -07001839 free_netdev(dev);
1840 return ret;
1841}
1842
1843static int bcm_sysport_remove(struct platform_device *pdev)
1844{
1845 struct net_device *dev = dev_get_drvdata(&pdev->dev);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01001846 struct device_node *dn = pdev->dev.of_node;
Florian Fainelli80105be2014-04-24 18:08:57 -07001847
1848 /* Not much to do, ndo_close has been called
1849 * and we use managed allocations
1850 */
1851 unregister_netdev(dev);
Johan Hovold39f8b0d2016-11-28 19:24:58 +01001852 if (of_phy_is_fixed_link(dn))
1853 of_phy_deregister_fixed_link(dn);
Florian Fainelli80105be2014-04-24 18:08:57 -07001854 free_netdev(dev);
1855 dev_set_drvdata(&pdev->dev, NULL);
1856
1857 return 0;
1858}
1859
Florian Fainelli40755a02014-07-01 21:08:38 -07001860#ifdef CONFIG_PM_SLEEP
Florian Fainelli83e82f42014-07-01 21:08:40 -07001861static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
1862{
1863 struct net_device *ndev = priv->netdev;
1864 unsigned int timeout = 1000;
1865 u32 reg;
1866
1867 /* Password has already been programmed */
1868 reg = umac_readl(priv, UMAC_MPD_CTRL);
1869 reg |= MPD_EN;
1870 reg &= ~PSW_EN;
1871 if (priv->wolopts & WAKE_MAGICSECURE)
1872 reg |= PSW_EN;
1873 umac_writel(priv, reg, UMAC_MPD_CTRL);
1874
1875 /* Make sure RBUF entered WoL mode as result */
1876 do {
1877 reg = rbuf_readl(priv, RBUF_STATUS);
1878 if (reg & RBUF_WOL_MODE)
1879 break;
1880
1881 udelay(10);
1882 } while (timeout-- > 0);
1883
1884 /* Do not leave the UniMAC RBUF matching only MPD packets */
1885 if (!timeout) {
1886 reg = umac_readl(priv, UMAC_MPD_CTRL);
1887 reg &= ~MPD_EN;
1888 umac_writel(priv, reg, UMAC_MPD_CTRL);
1889 netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
1890 return -ETIMEDOUT;
1891 }
1892
1893 /* UniMAC receive needs to be turned on */
1894 umac_enable_set(priv, CMD_RX_EN, 1);
1895
1896 /* Enable the interrupt wake-up source */
1897 intrl2_0_mask_clear(priv, INTRL2_0_MPD);
1898
1899 netif_dbg(priv, wol, ndev, "entered WOL mode\n");
1900
1901 return 0;
1902}
1903
Florian Fainelli40755a02014-07-01 21:08:38 -07001904static int bcm_sysport_suspend(struct device *d)
1905{
1906 struct net_device *dev = dev_get_drvdata(d);
1907 struct bcm_sysport_priv *priv = netdev_priv(dev);
1908 unsigned int i;
Florian Fainelli83e82f42014-07-01 21:08:40 -07001909 int ret = 0;
Florian Fainelli40755a02014-07-01 21:08:38 -07001910 u32 reg;
1911
1912 if (!netif_running(dev))
1913 return 0;
1914
1915 bcm_sysport_netif_stop(dev);
1916
Philippe Reynes715a0222016-06-19 20:39:08 +02001917 phy_suspend(dev->phydev);
Florian Fainelli40755a02014-07-01 21:08:38 -07001918
1919 netif_device_detach(dev);
1920
1921 /* Disable UniMAC RX */
1922 umac_enable_set(priv, CMD_RX_EN, 0);
1923
1924 ret = rdma_enable_set(priv, 0);
1925 if (ret) {
1926 netdev_err(dev, "RDMA timeout!\n");
1927 return ret;
1928 }
1929
1930 /* Disable RXCHK if enabled */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07001931 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07001932 reg = rxchk_readl(priv, RXCHK_CONTROL);
1933 reg &= ~RXCHK_EN;
1934 rxchk_writel(priv, reg, RXCHK_CONTROL);
1935 }
1936
1937 /* Flush RX pipe */
Florian Fainelli83e82f42014-07-01 21:08:40 -07001938 if (!priv->wolopts)
1939 topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
Florian Fainelli40755a02014-07-01 21:08:38 -07001940
1941 ret = tdma_enable_set(priv, 0);
1942 if (ret) {
1943 netdev_err(dev, "TDMA timeout!\n");
1944 return ret;
1945 }
1946
1947 /* Wait for a packet boundary */
1948 usleep_range(2000, 3000);
1949
1950 umac_enable_set(priv, CMD_TX_EN, 0);
1951
1952 topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
1953
1954 /* Free RX/TX rings SW structures */
1955 for (i = 0; i < dev->num_tx_queues; i++)
1956 bcm_sysport_fini_tx_ring(priv, i);
1957 bcm_sysport_fini_rx_ring(priv);
1958
Florian Fainelli83e82f42014-07-01 21:08:40 -07001959 /* Get prepared for Wake-on-LAN */
1960 if (device_may_wakeup(d) && priv->wolopts)
1961 ret = bcm_sysport_suspend_to_wol(priv);
1962
1963 return ret;
Florian Fainelli40755a02014-07-01 21:08:38 -07001964}
1965
1966static int bcm_sysport_resume(struct device *d)
1967{
1968 struct net_device *dev = dev_get_drvdata(d);
1969 struct bcm_sysport_priv *priv = netdev_priv(dev);
1970 unsigned int i;
1971 u32 reg;
1972 int ret;
1973
1974 if (!netif_running(dev))
1975 return 0;
1976
Florian Fainelli704d33e2014-10-28 11:12:01 -07001977 umac_reset(priv);
1978
Florian Fainelli83e82f42014-07-01 21:08:40 -07001979 /* We may have been suspended and never received a WOL event that
1980 * would turn off MPD detection, take care of that now
1981 */
1982 bcm_sysport_resume_from_wol(priv);
1983
Florian Fainelli40755a02014-07-01 21:08:38 -07001984 /* Initialize both hardware and software ring */
1985 for (i = 0; i < dev->num_tx_queues; i++) {
1986 ret = bcm_sysport_init_tx_ring(priv, i);
1987 if (ret) {
1988 netdev_err(dev, "failed to initialize TX ring %d\n",
Florian Fainelli23acb2f2014-07-09 17:36:46 -07001989 i);
Florian Fainelli40755a02014-07-01 21:08:38 -07001990 goto out_free_tx_rings;
1991 }
1992 }
1993
1994 /* Initialize linked-list */
1995 tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
1996
1997 /* Initialize RX ring */
1998 ret = bcm_sysport_init_rx_ring(priv);
1999 if (ret) {
2000 netdev_err(dev, "failed to initialize RX ring\n");
2001 goto out_free_rx_ring;
2002 }
2003
2004 netif_device_attach(dev);
2005
Florian Fainelli40755a02014-07-01 21:08:38 -07002006 /* RX pipe enable */
2007 topctrl_writel(priv, 0, RX_FLUSH_CNTL);
2008
2009 ret = rdma_enable_set(priv, 1);
2010 if (ret) {
2011 netdev_err(dev, "failed to enable RDMA\n");
2012 goto out_free_rx_ring;
2013 }
2014
2015 /* Enable rxhck */
Florian Fainelli9d34c1c2014-07-01 21:08:39 -07002016 if (priv->rx_chk_en) {
Florian Fainelli40755a02014-07-01 21:08:38 -07002017 reg = rxchk_readl(priv, RXCHK_CONTROL);
2018 reg |= RXCHK_EN;
2019 rxchk_writel(priv, reg, RXCHK_CONTROL);
2020 }
2021
2022 rbuf_init(priv);
2023
2024 /* Set maximum frame length */
2025 umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
2026
2027 /* Set MAC address */
2028 umac_set_hw_addr(priv, dev->dev_addr);
2029
2030 umac_enable_set(priv, CMD_RX_EN, 1);
2031
2032 /* TX pipe enable */
2033 topctrl_writel(priv, 0, TX_FLUSH_CNTL);
2034
2035 umac_enable_set(priv, CMD_TX_EN, 1);
2036
2037 ret = tdma_enable_set(priv, 1);
2038 if (ret) {
2039 netdev_err(dev, "TDMA timeout!\n");
2040 goto out_free_rx_ring;
2041 }
2042
Philippe Reynes715a0222016-06-19 20:39:08 +02002043 phy_resume(dev->phydev);
Florian Fainelli40755a02014-07-01 21:08:38 -07002044
2045 bcm_sysport_netif_start(dev);
2046
2047 return 0;
2048
2049out_free_rx_ring:
2050 bcm_sysport_fini_rx_ring(priv);
2051out_free_tx_rings:
2052 for (i = 0; i < dev->num_tx_queues; i++)
2053 bcm_sysport_fini_tx_ring(priv, i);
2054 return ret;
2055}
2056#endif
2057
2058static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
2059 bcm_sysport_suspend, bcm_sysport_resume);
2060
Florian Fainelli80105be2014-04-24 18:08:57 -07002061static const struct of_device_id bcm_sysport_of_match[] = {
2062 { .compatible = "brcm,systemport-v1.00" },
2063 { .compatible = "brcm,systemport" },
2064 { /* sentinel */ }
2065};
Luis de Bethencourt46d5a342015-09-18 17:54:30 +02002066MODULE_DEVICE_TABLE(of, bcm_sysport_of_match);
Florian Fainelli80105be2014-04-24 18:08:57 -07002067
2068static struct platform_driver bcm_sysport_driver = {
2069 .probe = bcm_sysport_probe,
2070 .remove = bcm_sysport_remove,
2071 .driver = {
2072 .name = "brcm-systemport",
Florian Fainelli80105be2014-04-24 18:08:57 -07002073 .of_match_table = bcm_sysport_of_match,
Florian Fainelli40755a02014-07-01 21:08:38 -07002074 .pm = &bcm_sysport_pm_ops,
Florian Fainelli80105be2014-04-24 18:08:57 -07002075 },
2076};
2077module_platform_driver(bcm_sysport_driver);
2078
2079MODULE_AUTHOR("Broadcom Corporation");
2080MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
2081MODULE_ALIAS("platform:brcm-systemport");
2082MODULE_LICENSE("GPL");