blob: 72e8300b1e8a6a96eef10a918abb5b3b020014aa [file] [log] [blame]
Jack Steiner952cf6d2008-03-28 14:12:13 -05001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * SGI UV architectural definitions
7 *
Dimitri Sivanich5f40f7d2014-03-31 09:37:00 -05008 * Copyright (C) 2007-2014 Silicon Graphics, Inc. All rights reserved.
Jack Steiner952cf6d2008-03-28 14:12:13 -05009 */
10
H. Peter Anvin05e4d312008-10-23 00:01:39 -070011#ifndef _ASM_X86_UV_UV_HUB_H
12#define _ASM_X86_UV_UV_HUB_H
Jack Steiner952cf6d2008-03-28 14:12:13 -050013
Jack Steinerbc5d9942009-04-02 16:59:00 -070014#ifdef CONFIG_X86_64
Jack Steiner952cf6d2008-03-28 14:12:13 -050015#include <linux/numa.h>
16#include <linux/percpu.h>
Mike Travisc08b6ac2008-10-30 11:33:19 -070017#include <linux/timer.h>
Jack Steiner8dc579e2009-09-10 09:31:49 -050018#include <linux/io.h>
Mike Travis906f3b22016-04-29 16:54:16 -050019#include <linux/topology.h>
Jack Steiner952cf6d2008-03-28 14:12:13 -050020#include <asm/types.h>
21#include <asm/percpu.h>
Jack Steiner66666e52009-04-02 16:59:03 -070022#include <asm/uv/uv_mmrs.h>
Mike Travisc85375c2016-04-29 16:54:21 -050023#include <asm/uv/bios.h>
Robin Holt02dd0a02009-10-20 14:36:15 -050024#include <asm/irq_vectors.h>
25#include <asm/io_apic.h>
Jack Steiner952cf6d2008-03-28 14:12:13 -050026
27
28/*
29 * Addressing Terminology
30 *
Jack Steiner9f5314f2008-05-28 09:51:18 -050031 * M - The low M bits of a physical address represent the offset
32 * into the blade local memory. RAM memory on a blade is physically
33 * contiguous (although various IO spaces may punch holes in
34 * it)..
Jack Steiner952cf6d2008-03-28 14:12:13 -050035 *
Mike Travis39d30772009-12-28 13:28:25 -080036 * N - Number of bits in the node portion of a socket physical
37 * address.
Jack Steiner9f5314f2008-05-28 09:51:18 -050038 *
Mike Travis39d30772009-12-28 13:28:25 -080039 * NASID - network ID of a router, Mbrick or Cbrick. Nasid values of
40 * routers always have low bit of 1, C/MBricks have low bit
41 * equal to 0. Most addressing macros that target UV hub chips
42 * right shift the NASID by 1 to exclude the always-zero bit.
43 * NASIDs contain up to 15 bits.
Jack Steiner9f5314f2008-05-28 09:51:18 -050044 *
45 * GNODE - NASID right shifted by 1 bit. Most mmrs contain gnodes instead
46 * of nasids.
47 *
Mike Travis39d30772009-12-28 13:28:25 -080048 * PNODE - the low N bits of the GNODE. The PNODE is the most useful variant
49 * of the nasid for socket usage.
Jack Steiner9f5314f2008-05-28 09:51:18 -050050 *
Jack Steiner6a469e42011-09-20 13:55:04 -070051 * GPA - (global physical address) a socket physical address converted
52 * so that it can be used by the GRU as a global address. Socket
53 * physical addresses 1) need additional NASID (node) bits added
54 * to the high end of the address, and 2) unaliased if the
55 * partition does not have a physical address 0. In addition, on
56 * UV2 rev 1, GPAs need the gnode left shifted to bits 39 or 40.
57 *
Jack Steiner9f5314f2008-05-28 09:51:18 -050058 *
59 * NumaLink Global Physical Address Format:
60 * +--------------------------------+---------------------+
61 * |00..000| GNODE | NodeOffset |
62 * +--------------------------------+---------------------+
63 * |<-------53 - M bits --->|<--------M bits ----->
64 *
65 * M - number of node offset bits (35 .. 40)
Jack Steiner952cf6d2008-03-28 14:12:13 -050066 *
67 *
68 * Memory/UV-HUB Processor Socket Address Format:
Jack Steiner9f5314f2008-05-28 09:51:18 -050069 * +----------------+---------------+---------------------+
70 * |00..000000000000| PNODE | NodeOffset |
71 * +----------------+---------------+---------------------+
72 * <--- N bits --->|<--------M bits ----->
Jack Steiner952cf6d2008-03-28 14:12:13 -050073 *
Jack Steiner9f5314f2008-05-28 09:51:18 -050074 * M - number of node offset bits (35 .. 40)
75 * N - number of PNODE bits (0 .. 10)
Jack Steiner952cf6d2008-03-28 14:12:13 -050076 *
77 * Note: M + N cannot currently exceed 44 (x86_64) or 46 (IA64).
78 * The actual values are configuration dependent and are set at
Jack Steiner9f5314f2008-05-28 09:51:18 -050079 * boot time. M & N values are set by the hardware/BIOS at boot.
80 *
Jack Steiner952cf6d2008-03-28 14:12:13 -050081 *
82 * APICID format
Mike Travis39d30772009-12-28 13:28:25 -080083 * NOTE!!!!!! This is the current format of the APICID. However, code
84 * should assume that this will change in the future. Use functions
85 * in this file for all APICID bit manipulations and conversion.
Jack Steiner952cf6d2008-03-28 14:12:13 -050086 *
Mike Travis39d30772009-12-28 13:28:25 -080087 * 1111110000000000
88 * 5432109876543210
Jack Steiner2a919592011-05-11 12:50:28 -050089 * pppppppppplc0cch Nehalem-EX (12 bits in hdw reg)
90 * ppppppppplcc0cch Westmere-EX (12 bits in hdw reg)
91 * pppppppppppcccch SandyBridge (15 bits in hdw reg)
Jack Steiner952cf6d2008-03-28 14:12:13 -050092 * sssssssssss
93 *
Jack Steiner9f5314f2008-05-28 09:51:18 -050094 * p = pnode bits
Jack Steiner952cf6d2008-03-28 14:12:13 -050095 * l = socket number on board
96 * c = core
97 * h = hyperthread
Jack Steiner9f5314f2008-05-28 09:51:18 -050098 * s = bits that are in the SOCKET_ID CSR
Jack Steiner952cf6d2008-03-28 14:12:13 -050099 *
Jack Steiner2a919592011-05-11 12:50:28 -0500100 * Note: Processor may support fewer bits in the APICID register. The ACPI
Jack Steiner952cf6d2008-03-28 14:12:13 -0500101 * tables hold all 16 bits. Software needs to be aware of this.
102 *
Mike Travis39d30772009-12-28 13:28:25 -0800103 * Unless otherwise specified, all references to APICID refer to
104 * the FULL value contained in ACPI tables, not the subset in the
105 * processor APICID register.
Jack Steiner952cf6d2008-03-28 14:12:13 -0500106 */
107
Jack Steiner952cf6d2008-03-28 14:12:13 -0500108/*
109 * Maximum number of bricks in all partitions and in all coherency domains.
110 * This is the total number of bricks accessible in the numalink fabric. It
111 * includes all C & M bricks. Routers are NOT included.
112 *
113 * This value is also the value of the maximum number of non-router NASIDs
114 * in the numalink fabric.
115 *
Jack Steiner9f5314f2008-05-28 09:51:18 -0500116 * NOTE: a brick may contain 1 or 2 OS nodes. Don't get these confused.
Jack Steiner952cf6d2008-03-28 14:12:13 -0500117 */
118#define UV_MAX_NUMALINK_BLADES 16384
119
120/*
121 * Maximum number of C/Mbricks within a software SSI (hardware may support
122 * more).
123 */
124#define UV_MAX_SSI_BLADES 256
125
126/*
127 * The largest possible NASID of a C or M brick (+ 2)
128 */
Robin Holt1d21e6e2009-10-16 06:29:20 -0500129#define UV_MAX_NASID_VALUE (UV_MAX_NUMALINK_BLADES * 2)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500130
Mike Travisd38bb132016-04-29 16:54:13 -0500131/* System Controller Interface Reg info */
Mike Travis7f1baa02008-10-24 15:24:29 -0700132struct uv_scir_s {
133 struct timer_list timer;
134 unsigned long offset;
135 unsigned long last;
136 unsigned long idle_on;
137 unsigned long idle_off;
138 unsigned char state;
139 unsigned char enabled;
140};
141
Mike Travisc85375c2016-04-29 16:54:21 -0500142/* GAM (globally addressed memory) range table */
143struct uv_gam_range_s {
144 u32 limit; /* PA bits 56:26 (GAM_RANGE_SHFT) */
145 u16 nasid; /* node's global physical address */
146 s8 base; /* entry index of node's base addr */
147 u8 reserved;
148};
149
Jack Steiner952cf6d2008-03-28 14:12:13 -0500150/*
151 * The following defines attributes of the HUB chip. These attributes are
Mike Travis0045ddd2016-04-29 16:54:12 -0500152 * frequently referenced and are kept in a common per hub struct.
153 * After setup, the struct is read only, so it should be readily
154 * available in the L3 cache on the cpu socket for the node.
Jack Steiner952cf6d2008-03-28 14:12:13 -0500155 */
156struct uv_hub_info_s {
Mike Travis69a72a02008-10-27 07:51:20 -0700157 unsigned long global_mmr_base;
Mike Travis1de329c2016-04-29 16:54:19 -0500158 unsigned long global_mmr_shift;
Mike Travis69a72a02008-10-27 07:51:20 -0700159 unsigned long gpa_mask;
Mike Travis6e27b912016-04-29 16:54:20 -0500160 unsigned short *socket_to_node;
161 unsigned short *socket_to_pnode;
162 unsigned short *pnode_to_socket;
Mike Travisc85375c2016-04-29 16:54:21 -0500163 struct uv_gam_range_s *gr_table;
Mike Travis1de329c2016-04-29 16:54:19 -0500164 unsigned short min_socket;
165 unsigned short min_pnode;
Mike Travisc85375c2016-04-29 16:54:21 -0500166 unsigned char m_val;
167 unsigned char n_val;
168 unsigned char gr_table_len;
Jack Steiner2a919592011-05-11 12:50:28 -0500169 unsigned char hub_revision;
170 unsigned char apic_pnode_shift;
Mike Travis1de329c2016-04-29 16:54:19 -0500171 unsigned char gpa_shift;
Jack Steiner6a469e42011-09-20 13:55:04 -0700172 unsigned char m_shift;
173 unsigned char n_lshift;
Mike Travis1de329c2016-04-29 16:54:19 -0500174 unsigned int gnode_extra;
Mike Travis69a72a02008-10-27 07:51:20 -0700175 unsigned long gnode_upper;
176 unsigned long lowmem_remap_top;
177 unsigned long lowmem_remap_base;
Mike Travis1de329c2016-04-29 16:54:19 -0500178 unsigned long global_gru_base;
179 unsigned long global_gru_shift;
Mike Travis69a72a02008-10-27 07:51:20 -0700180 unsigned short pnode;
181 unsigned short pnode_mask;
182 unsigned short coherency_domain_number;
183 unsigned short numa_blade_id;
Mike Travis906f3b22016-04-29 16:54:16 -0500184 unsigned short nr_possible_cpus;
185 unsigned short nr_online_cpus;
186 short memory_nid;
Jack Steiner952cf6d2008-03-28 14:12:13 -0500187};
Mike Travis7f1baa02008-10-24 15:24:29 -0700188
Mike Travis0045ddd2016-04-29 16:54:12 -0500189/* CPU specific info with a pointer to the hub common info struct */
190struct uv_cpu_info_s {
191 void *p_uv_hub_info;
192 unsigned char blade_cpu_id;
193 struct uv_scir_s scir;
194};
195DECLARE_PER_CPU(struct uv_cpu_info_s, __uv_cpu_info);
196
197#define uv_cpu_info this_cpu_ptr(&__uv_cpu_info)
198#define uv_cpu_info_per(cpu) (&per_cpu(__uv_cpu_info, cpu))
199
Mike Travisd38bb132016-04-29 16:54:13 -0500200#define uv_scir_info (&uv_cpu_info->scir)
201#define uv_cpu_scir_info(cpu) (&uv_cpu_info_per(cpu)->scir)
202
Mike Travis3edcf2f2016-04-29 16:54:15 -0500203/* Node specific hub common info struct */
204extern void **__uv_hub_info_list;
205static inline struct uv_hub_info_s *uv_hub_info_list(int node)
206{
207 return (struct uv_hub_info_s *)__uv_hub_info_list[node];
208}
209
210static inline struct uv_hub_info_s *_uv_hub_info(void)
211{
212 return (struct uv_hub_info_s *)uv_cpu_info->p_uv_hub_info;
213}
214#define uv_hub_info _uv_hub_info()
215
216static inline struct uv_hub_info_s *uv_cpu_hub_info(int cpu)
217{
218 return (struct uv_hub_info_s *)uv_cpu_info_per(cpu)->p_uv_hub_info;
219}
220
221#define UV_HUB_INFO_VERSION 0x7150
222extern int uv_hub_info_version(void);
223static inline int uv_hub_info_check(int version)
224{
225 if (uv_hub_info_version() == version)
226 return 0;
227
228 pr_crit("UV: uv_hub_info version(%x) mismatch, expecting(%x)\n",
229 uv_hub_info_version(), version);
230
231 BUG(); /* Catastrophic - cannot continue on unknown UV system */
232}
233#define _uv_hub_info_check() uv_hub_info_check(UV_HUB_INFO_VERSION)
234
Jack Steiner2a919592011-05-11 12:50:28 -0500235/*
Mike Travis0045ddd2016-04-29 16:54:12 -0500236 * HUB revision ranges for each UV HUB architecture.
Jack Steiner2a919592011-05-11 12:50:28 -0500237 * This is a software convention - NOT the hardware revision numbers in
238 * the hub chip.
239 */
240#define UV1_HUB_REVISION_BASE 1
241#define UV2_HUB_REVISION_BASE 3
Mike Travis6edbd472013-02-11 13:45:11 -0600242#define UV3_HUB_REVISION_BASE 5
Mike Traviseb1e3462016-04-29 16:54:03 -0500243#define UV4_HUB_REVISION_BASE 7
Jack Steiner2a919592011-05-11 12:50:28 -0500244
Mike Travise0ee1c92016-04-29 16:54:04 -0500245#ifdef UV1_HUB_IS_SUPPORTED
Jack Steiner2a919592011-05-11 12:50:28 -0500246static inline int is_uv1_hub(void)
247{
248 return uv_hub_info->hub_revision < UV2_HUB_REVISION_BASE;
249}
Mike Travise0ee1c92016-04-29 16:54:04 -0500250#else
251static inline int is_uv1_hub(void)
252{
253 return 0;
254}
255#endif
Jack Steiner2a919592011-05-11 12:50:28 -0500256
Mike Travise0ee1c92016-04-29 16:54:04 -0500257#ifdef UV2_HUB_IS_SUPPORTED
Jack Steiner2a919592011-05-11 12:50:28 -0500258static inline int is_uv2_hub(void)
259{
Mike Travis6edbd472013-02-11 13:45:11 -0600260 return ((uv_hub_info->hub_revision >= UV2_HUB_REVISION_BASE) &&
261 (uv_hub_info->hub_revision < UV3_HUB_REVISION_BASE));
262}
Mike Travise0ee1c92016-04-29 16:54:04 -0500263#else
264static inline int is_uv2_hub(void)
265{
266 return 0;
267}
268#endif
Mike Travis6edbd472013-02-11 13:45:11 -0600269
Mike Travise0ee1c92016-04-29 16:54:04 -0500270#ifdef UV3_HUB_IS_SUPPORTED
Mike Travis6edbd472013-02-11 13:45:11 -0600271static inline int is_uv3_hub(void)
272{
Mike Traviseb1e3462016-04-29 16:54:03 -0500273 return ((uv_hub_info->hub_revision >= UV3_HUB_REVISION_BASE) &&
274 (uv_hub_info->hub_revision < UV4_HUB_REVISION_BASE));
Mike Travis6edbd472013-02-11 13:45:11 -0600275}
Mike Travise0ee1c92016-04-29 16:54:04 -0500276#else
277static inline int is_uv3_hub(void)
278{
279 return 0;
280}
281#endif
Mike Travis6edbd472013-02-11 13:45:11 -0600282
Mike Traviseb1e3462016-04-29 16:54:03 -0500283#ifdef UV4_HUB_IS_SUPPORTED
284static inline int is_uv4_hub(void)
285{
286 return uv_hub_info->hub_revision >= UV4_HUB_REVISION_BASE;
287}
288#else
289static inline int is_uv4_hub(void)
290{
291 return 0;
292}
293#endif
294
Mike Travis6edbd472013-02-11 13:45:11 -0600295static inline int is_uvx_hub(void)
296{
Mike Travise0ee1c92016-04-29 16:54:04 -0500297 if (uv_hub_info->hub_revision >= UV2_HUB_REVISION_BASE)
298 return uv_hub_info->hub_revision;
299
300 return 0;
301}
302
303static inline int is_uv_hub(void)
304{
305#ifdef UV1_HUB_IS_SUPPORTED
306 return uv_hub_info->hub_revision;
307#endif
308 return is_uvx_hub();
Jack Steiner2a919592011-05-11 12:50:28 -0500309}
310
Russ Andersonc8f730b2010-10-26 16:27:28 -0500311union uvh_apicid {
312 unsigned long v;
313 struct uvh_apicid_s {
314 unsigned long local_apic_mask : 24;
315 unsigned long local_apic_shift : 5;
316 unsigned long unused1 : 3;
317 unsigned long pnode_mask : 24;
318 unsigned long pnode_shift : 5;
319 unsigned long unused2 : 3;
320 } s;
321};
322
Jack Steiner952cf6d2008-03-28 14:12:13 -0500323/*
324 * Local & Global MMR space macros.
Mike Travis39d30772009-12-28 13:28:25 -0800325 * Note: macros are intended to be used ONLY by inline functions
326 * in this file - not by other kernel code.
327 * n - NASID (full 15-bit global nasid)
328 * g - GNODE (full 15-bit global nasid, right shifted 1)
329 * p - PNODE (local part of nsids, right shifted 1)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500330 */
Jack Steiner9f5314f2008-05-28 09:51:18 -0500331#define UV_NASID_TO_PNODE(n) (((n) >> 1) & uv_hub_info->pnode_mask)
Jack Steinerc4ed3f02009-06-08 10:44:05 -0500332#define UV_PNODE_TO_GNODE(p) ((p) |uv_hub_info->gnode_extra)
333#define UV_PNODE_TO_NASID(p) (UV_PNODE_TO_GNODE(p) << 1)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500334
Jack Steiner2a919592011-05-11 12:50:28 -0500335#define UV1_LOCAL_MMR_BASE 0xf4000000UL
336#define UV1_GLOBAL_MMR32_BASE 0xf8000000UL
337#define UV1_LOCAL_MMR_SIZE (64UL * 1024 * 1024)
338#define UV1_GLOBAL_MMR32_SIZE (64UL * 1024 * 1024)
339
340#define UV2_LOCAL_MMR_BASE 0xfa000000UL
341#define UV2_GLOBAL_MMR32_BASE 0xfc000000UL
342#define UV2_LOCAL_MMR_SIZE (32UL * 1024 * 1024)
343#define UV2_GLOBAL_MMR32_SIZE (32UL * 1024 * 1024)
344
Mike Travis6edbd472013-02-11 13:45:11 -0600345#define UV3_LOCAL_MMR_BASE 0xfa000000UL
346#define UV3_GLOBAL_MMR32_BASE 0xfc000000UL
347#define UV3_LOCAL_MMR_SIZE (32UL * 1024 * 1024)
348#define UV3_GLOBAL_MMR32_SIZE (32UL * 1024 * 1024)
349
Mike Traviseb1e3462016-04-29 16:54:03 -0500350#define UV4_LOCAL_MMR_BASE 0xfa000000UL
351#define UV4_GLOBAL_MMR32_BASE 0xfc000000UL
352#define UV4_LOCAL_MMR_SIZE (32UL * 1024 * 1024)
353#define UV4_GLOBAL_MMR32_SIZE (16UL * 1024 * 1024)
354
355#define UV_LOCAL_MMR_BASE ( \
356 is_uv1_hub() ? UV1_LOCAL_MMR_BASE : \
357 is_uv2_hub() ? UV2_LOCAL_MMR_BASE : \
358 is_uv3_hub() ? UV3_LOCAL_MMR_BASE : \
359 /*is_uv4_hub*/ UV4_LOCAL_MMR_BASE)
360
361#define UV_GLOBAL_MMR32_BASE ( \
362 is_uv1_hub() ? UV1_GLOBAL_MMR32_BASE : \
363 is_uv2_hub() ? UV2_GLOBAL_MMR32_BASE : \
364 is_uv3_hub() ? UV3_GLOBAL_MMR32_BASE : \
365 /*is_uv4_hub*/ UV4_GLOBAL_MMR32_BASE)
366
367#define UV_LOCAL_MMR_SIZE ( \
368 is_uv1_hub() ? UV1_LOCAL_MMR_SIZE : \
369 is_uv2_hub() ? UV2_LOCAL_MMR_SIZE : \
370 is_uv3_hub() ? UV3_LOCAL_MMR_SIZE : \
371 /*is_uv4_hub*/ UV4_LOCAL_MMR_SIZE)
372
373#define UV_GLOBAL_MMR32_SIZE ( \
374 is_uv1_hub() ? UV1_GLOBAL_MMR32_SIZE : \
375 is_uv2_hub() ? UV2_GLOBAL_MMR32_SIZE : \
376 is_uv3_hub() ? UV3_GLOBAL_MMR32_SIZE : \
377 /*is_uv4_hub*/ UV4_GLOBAL_MMR32_SIZE)
378
Jack Steiner952cf6d2008-03-28 14:12:13 -0500379#define UV_GLOBAL_MMR64_BASE (uv_hub_info->global_mmr_base)
380
Jack Steiner56abcf22009-12-15 16:48:20 -0800381#define UV_GLOBAL_GRU_MMR_BASE 0x4000000
382
Jack Steiner9f5314f2008-05-28 09:51:18 -0500383#define UV_GLOBAL_MMR32_PNODE_SHIFT 15
Mike Travis1de329c2016-04-29 16:54:19 -0500384#define _UV_GLOBAL_MMR64_PNODE_SHIFT 26
385#define UV_GLOBAL_MMR64_PNODE_SHIFT (uv_hub_info->global_mmr_shift)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500386
Jack Steiner9f5314f2008-05-28 09:51:18 -0500387#define UV_GLOBAL_MMR32_PNODE_BITS(p) ((p) << (UV_GLOBAL_MMR32_PNODE_SHIFT))
Jack Steiner952cf6d2008-03-28 14:12:13 -0500388
Jack Steiner9f5314f2008-05-28 09:51:18 -0500389#define UV_GLOBAL_MMR64_PNODE_BITS(p) \
Jack Steiner67e83f32009-07-27 09:38:08 -0500390 (((unsigned long)(p)) << UV_GLOBAL_MMR64_PNODE_SHIFT)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500391
Russ Andersonc8f730b2010-10-26 16:27:28 -0500392#define UVH_APICID 0x002D0E00L
Jack Steiner9f5314f2008-05-28 09:51:18 -0500393#define UV_APIC_PNODE_SHIFT 6
Jack Steiner952cf6d2008-03-28 14:12:13 -0500394
Dimitri Sivanich8191c9f2010-11-16 16:23:52 -0600395#define UV_APICID_HIBIT_MASK 0xffff0000
396
Mike Travis7f1baa02008-10-24 15:24:29 -0700397/* Local Bus from cpu's perspective */
398#define LOCAL_BUS_BASE 0x1c00000
399#define LOCAL_BUS_SIZE (4 * 1024 * 1024)
400
401/*
402 * System Controller Interface Reg
403 *
404 * Note there are NO leds on a UV system. This register is only
405 * used by the system controller to monitor system-wide operation.
406 * There are 64 regs per node. With Nahelem cpus (2 cores per node,
407 * 8 cpus per core, 2 threads per cpu) there are 32 cpu threads on
408 * a node.
409 *
410 * The window is located at top of ACPI MMR space
411 */
412#define SCIR_WINDOW_COUNT 64
413#define SCIR_LOCAL_MMR_BASE (LOCAL_BUS_BASE + \
414 LOCAL_BUS_SIZE - \
415 SCIR_WINDOW_COUNT)
416
417#define SCIR_CPU_HEARTBEAT 0x01 /* timer interrupt */
418#define SCIR_CPU_ACTIVITY 0x02 /* not idle */
419#define SCIR_CPU_HB_INTERVAL (HZ) /* once per second */
420
Dimitri Sivanich86619842009-03-04 12:57:19 -0600421/* Loop through all installed blades */
422#define for_each_possible_blade(bid) \
423 for ((bid) = 0; (bid) < uv_num_possible_blades(); (bid)++)
424
Jack Steiner952cf6d2008-03-28 14:12:13 -0500425/*
Jack Steiner9f5314f2008-05-28 09:51:18 -0500426 * Macros for converting between kernel virtual addresses, socket local physical
427 * addresses, and UV global physical addresses.
Mike Travis39d30772009-12-28 13:28:25 -0800428 * Note: use the standard __pa() & __va() macros for converting
429 * between socket virtual and socket physical addresses.
Jack Steiner952cf6d2008-03-28 14:12:13 -0500430 */
Jack Steiner9f5314f2008-05-28 09:51:18 -0500431
Mike Travisc85375c2016-04-29 16:54:21 -0500432/* global bits offset - number of local address bits in gpa for this UV arch */
433static inline unsigned int uv_gpa_shift(void)
434{
435 return uv_hub_info->gpa_shift;
436}
437#define _uv_gpa_shift
438
439/* Find node that has the address range that contains global address */
440static inline struct uv_gam_range_s *uv_gam_range(unsigned long pa)
441{
442 struct uv_gam_range_s *gr = uv_hub_info->gr_table;
443 unsigned long pal = (pa & uv_hub_info->gpa_mask) >> UV_GAM_RANGE_SHFT;
444 int i, num = uv_hub_info->gr_table_len;
445
446 if (gr) {
447 for (i = 0; i < num; i++, gr++) {
448 if (pal < gr->limit)
449 return gr;
450 }
451 }
452 pr_crit("UV: GAM Range for 0x%lx not found at %p!\n", pa, gr);
453 BUG();
454}
455
456/* Return base address of node that contains global address */
457static inline unsigned long uv_gam_range_base(unsigned long pa)
458{
459 struct uv_gam_range_s *gr = uv_gam_range(pa);
460 int base = gr->base;
461
462 if (base < 0)
463 return 0UL;
464
465 return uv_hub_info->gr_table[base].limit;
466}
467
468/* socket phys RAM --> UV global NASID (UV4+) */
469static inline unsigned long uv_soc_phys_ram_to_nasid(unsigned long paddr)
470{
471 return uv_gam_range(paddr)->nasid;
472}
473#define _uv_soc_phys_ram_to_nasid
474
475/* socket virtual --> UV global NASID (UV4+) */
476static inline unsigned long uv_gpa_nasid(void *v)
477{
478 return uv_soc_phys_ram_to_nasid(__pa(v));
479}
480
Jack Steiner9f5314f2008-05-28 09:51:18 -0500481/* socket phys RAM --> UV global physical address */
482static inline unsigned long uv_soc_phys_ram_to_gpa(unsigned long paddr)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500483{
Mike Travisc85375c2016-04-29 16:54:21 -0500484 unsigned int m_val = uv_hub_info->m_val;
485
Jack Steiner9f5314f2008-05-28 09:51:18 -0500486 if (paddr < uv_hub_info->lowmem_remap_top)
Jack Steiner189f67c2008-12-12 14:50:40 -0600487 paddr |= uv_hub_info->lowmem_remap_base;
Jack Steiner6a469e42011-09-20 13:55:04 -0700488 paddr |= uv_hub_info->gnode_upper;
Mike Travisc85375c2016-04-29 16:54:21 -0500489 if (m_val)
490 paddr = ((paddr << uv_hub_info->m_shift)
491 >> uv_hub_info->m_shift) |
492 ((paddr >> uv_hub_info->m_val)
493 << uv_hub_info->n_lshift);
494 else
495 paddr |= uv_soc_phys_ram_to_nasid(paddr)
496 << uv_hub_info->gpa_shift;
Jack Steiner6a469e42011-09-20 13:55:04 -0700497 return paddr;
Jack Steiner9f5314f2008-05-28 09:51:18 -0500498}
499
Jack Steiner9f5314f2008-05-28 09:51:18 -0500500/* socket virtual --> UV global physical address */
501static inline unsigned long uv_gpa(void *v)
502{
Jack Steiner189f67c2008-12-12 14:50:40 -0600503 return uv_soc_phys_ram_to_gpa(__pa(v));
Jack Steiner9f5314f2008-05-28 09:51:18 -0500504}
505
Robin Holtfae419f2009-12-15 16:47:54 -0800506/* Top two bits indicate the requested address is in MMR space. */
507static inline int
508uv_gpa_in_mmr_space(unsigned long gpa)
509{
510 return (gpa >> 62) == 0x3UL;
511}
512
Robin Holt729d69e2009-12-15 16:47:52 -0800513/* UV global physical address --> socket phys RAM */
514static inline unsigned long uv_gpa_to_soc_phys_ram(unsigned long gpa)
515{
Russ Anderson5a514672012-01-18 20:07:54 -0600516 unsigned long paddr;
Robin Holt729d69e2009-12-15 16:47:52 -0800517 unsigned long remap_base = uv_hub_info->lowmem_remap_base;
518 unsigned long remap_top = uv_hub_info->lowmem_remap_top;
Mike Travisc85375c2016-04-29 16:54:21 -0500519 unsigned int m_val = uv_hub_info->m_val;
Robin Holt729d69e2009-12-15 16:47:52 -0800520
Mike Travisc85375c2016-04-29 16:54:21 -0500521 if (m_val)
522 gpa = ((gpa << uv_hub_info->m_shift) >> uv_hub_info->m_shift) |
523 ((gpa >> uv_hub_info->n_lshift) << uv_hub_info->m_val);
524
Russ Anderson5a514672012-01-18 20:07:54 -0600525 paddr = gpa & uv_hub_info->gpa_mask;
Robin Holt729d69e2009-12-15 16:47:52 -0800526 if (paddr >= remap_base && paddr < remap_base + remap_top)
527 paddr -= remap_base;
528 return paddr;
529}
530
Mike Travis906f3b22016-04-29 16:54:16 -0500531/* gpa -> gnode */
Robin Holt1d21e6e2009-10-16 06:29:20 -0500532static inline unsigned long uv_gpa_to_gnode(unsigned long gpa)
533{
Mike Travisc85375c2016-04-29 16:54:21 -0500534 unsigned int n_lshift = uv_hub_info->n_lshift;
535
536 if (n_lshift)
537 return gpa >> n_lshift;
538
539 return uv_gam_range(gpa)->nasid >> 1;
Robin Holt1d21e6e2009-10-16 06:29:20 -0500540}
541
542/* gpa -> pnode */
543static inline int uv_gpa_to_pnode(unsigned long gpa)
544{
Mike Travis906f3b22016-04-29 16:54:16 -0500545 return uv_gpa_to_gnode(gpa) & uv_hub_info->pnode_mask;
Robin Holt1d21e6e2009-10-16 06:29:20 -0500546}
547
Mike Travis906f3b22016-04-29 16:54:16 -0500548/* gpa -> node offset */
Jack Steiner6a469e42011-09-20 13:55:04 -0700549static inline unsigned long uv_gpa_to_offset(unsigned long gpa)
550{
Mike Travisc85375c2016-04-29 16:54:21 -0500551 unsigned int m_shift = uv_hub_info->m_shift;
552
553 if (m_shift)
554 return (gpa << m_shift) >> m_shift;
555
556 return (gpa & uv_hub_info->gpa_mask) - uv_gam_range_base(gpa);
557}
558
559/* Convert socket to node */
560static inline int _uv_socket_to_node(int socket, unsigned short *s2nid)
561{
562 return s2nid ? s2nid[socket - uv_hub_info->min_socket] : socket;
563}
564
565static inline int uv_socket_to_node(int socket)
566{
567 return _uv_socket_to_node(socket, uv_hub_info->socket_to_node);
Jack Steiner6a469e42011-09-20 13:55:04 -0700568}
569
Jack Steiner9f5314f2008-05-28 09:51:18 -0500570/* pnode, offset --> socket virtual */
571static inline void *uv_pnode_offset_to_vaddr(int pnode, unsigned long offset)
572{
Mike Travisc85375c2016-04-29 16:54:21 -0500573 unsigned int m_val = uv_hub_info->m_val;
574 unsigned long base;
575 unsigned short sockid, node, *p2s;
Jack Steiner9f5314f2008-05-28 09:51:18 -0500576
Mike Travisc85375c2016-04-29 16:54:21 -0500577 if (m_val)
578 return __va(((unsigned long)pnode << m_val) | offset);
Mike Travis6e27b912016-04-29 16:54:20 -0500579
Mike Travisc85375c2016-04-29 16:54:21 -0500580 p2s = uv_hub_info->pnode_to_socket;
581 sockid = p2s ? p2s[pnode - uv_hub_info->min_pnode] : pnode;
582 node = uv_socket_to_node(sockid);
583
584 /* limit address of previous socket is our base, except node 0 is 0 */
585 if (!node)
586 return __va((unsigned long)offset);
587
588 base = (unsigned long)(uv_hub_info->gr_table[node - 1].limit);
589 return __va(base << UV_GAM_RANGE_SHFT | offset);
Mike Travis6e27b912016-04-29 16:54:20 -0500590}
591
592/* Extract/Convert a PNODE from an APICID (full apicid, not processor subset) */
Jack Steiner9f5314f2008-05-28 09:51:18 -0500593static inline int uv_apicid_to_pnode(int apicid)
594{
Mike Travis6e27b912016-04-29 16:54:20 -0500595 int pnode = apicid >> uv_hub_info->apic_pnode_shift;
596 unsigned short *s2pn = uv_hub_info->socket_to_pnode;
597
598 return s2pn ? s2pn[pnode - uv_hub_info->min_socket] : pnode;
Jack Steiner952cf6d2008-03-28 14:12:13 -0500599}
600
Mike Travis906f3b22016-04-29 16:54:16 -0500601/* Convert an apicid to the socket number on the blade */
Jack Steiner2a919592011-05-11 12:50:28 -0500602static inline int uv_apicid_to_socket(int apicid)
603{
604 if (is_uv1_hub())
605 return (apicid >> (uv_hub_info->apic_pnode_shift - 1)) & 1;
606 else
607 return 0;
608}
609
610/*
Jack Steiner952cf6d2008-03-28 14:12:13 -0500611 * Access global MMRs using the low memory MMR32 space. This region supports
612 * faster MMR access but not all MMRs are accessible in this space.
613 */
Mike Travis39d30772009-12-28 13:28:25 -0800614static inline unsigned long *uv_global_mmr32_address(int pnode, unsigned long offset)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500615{
616 return __va(UV_GLOBAL_MMR32_BASE |
Jack Steiner9f5314f2008-05-28 09:51:18 -0500617 UV_GLOBAL_MMR32_PNODE_BITS(pnode) | offset);
Jack Steiner952cf6d2008-03-28 14:12:13 -0500618}
619
Mike Travis39d30772009-12-28 13:28:25 -0800620static inline void uv_write_global_mmr32(int pnode, unsigned long offset, unsigned long val)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500621{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500622 writeq(val, uv_global_mmr32_address(pnode, offset));
Jack Steiner952cf6d2008-03-28 14:12:13 -0500623}
624
Mike Travis39d30772009-12-28 13:28:25 -0800625static inline unsigned long uv_read_global_mmr32(int pnode, unsigned long offset)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500626{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500627 return readq(uv_global_mmr32_address(pnode, offset));
Jack Steiner952cf6d2008-03-28 14:12:13 -0500628}
629
630/*
631 * Access Global MMR space using the MMR space located at the top of physical
632 * memory.
633 */
Randy Dunlapa289cc72010-04-16 17:51:42 -0700634static inline volatile void __iomem *uv_global_mmr64_address(int pnode, unsigned long offset)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500635{
636 return __va(UV_GLOBAL_MMR64_BASE |
Jack Steiner9f5314f2008-05-28 09:51:18 -0500637 UV_GLOBAL_MMR64_PNODE_BITS(pnode) | offset);
Jack Steiner952cf6d2008-03-28 14:12:13 -0500638}
639
Mike Travis39d30772009-12-28 13:28:25 -0800640static inline void uv_write_global_mmr64(int pnode, unsigned long offset, unsigned long val)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500641{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500642 writeq(val, uv_global_mmr64_address(pnode, offset));
Jack Steiner952cf6d2008-03-28 14:12:13 -0500643}
644
Mike Travis39d30772009-12-28 13:28:25 -0800645static inline unsigned long uv_read_global_mmr64(int pnode, unsigned long offset)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500646{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500647 return readq(uv_global_mmr64_address(pnode, offset));
Jack Steiner952cf6d2008-03-28 14:12:13 -0500648}
649
Mike Travis39d30772009-12-28 13:28:25 -0800650static inline void uv_write_global_mmr8(int pnode, unsigned long offset, unsigned char val)
651{
652 writeb(val, uv_global_mmr64_address(pnode, offset));
653}
654
655static inline unsigned char uv_read_global_mmr8(int pnode, unsigned long offset)
656{
657 return readb(uv_global_mmr64_address(pnode, offset));
658}
659
Jack Steiner56abcf22009-12-15 16:48:20 -0800660/*
Jack Steiner9f5314f2008-05-28 09:51:18 -0500661 * Access hub local MMRs. Faster than using global space but only local MMRs
Jack Steiner952cf6d2008-03-28 14:12:13 -0500662 * are accessible.
663 */
664static inline unsigned long *uv_local_mmr_address(unsigned long offset)
665{
666 return __va(UV_LOCAL_MMR_BASE | offset);
667}
668
669static inline unsigned long uv_read_local_mmr(unsigned long offset)
670{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500671 return readq(uv_local_mmr_address(offset));
Jack Steiner952cf6d2008-03-28 14:12:13 -0500672}
673
674static inline void uv_write_local_mmr(unsigned long offset, unsigned long val)
675{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500676 writeq(val, uv_local_mmr_address(offset));
Jack Steiner952cf6d2008-03-28 14:12:13 -0500677}
678
Mike Travis7f1baa02008-10-24 15:24:29 -0700679static inline unsigned char uv_read_local_mmr8(unsigned long offset)
680{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500681 return readb(uv_local_mmr_address(offset));
Mike Travis7f1baa02008-10-24 15:24:29 -0700682}
683
684static inline void uv_write_local_mmr8(unsigned long offset, unsigned char val)
685{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500686 writeb(val, uv_local_mmr_address(offset));
Mike Travis7f1baa02008-10-24 15:24:29 -0700687}
688
Jack Steiner8400def2008-03-28 14:12:14 -0500689/* Blade-local cpu number of current cpu. Numbered 0 .. <# cpus on the blade> */
690static inline int uv_blade_processor_id(void)
691{
Mike Travis5627a8252016-04-29 16:54:14 -0500692 return uv_cpu_info->blade_cpu_id;
Jack Steiner8400def2008-03-28 14:12:14 -0500693}
694
Mike Travis5627a8252016-04-29 16:54:14 -0500695/* Blade-local cpu number of cpu N. Numbered 0 .. <# cpus on the blade> */
696static inline int uv_cpu_blade_processor_id(int cpu)
697{
698 return uv_cpu_info_per(cpu)->blade_cpu_id;
699}
700#define _uv_cpu_blade_processor_id 1 /* indicate function available */
701
Mike Travis906f3b22016-04-29 16:54:16 -0500702/* Blade number to Node number (UV1..UV4 is 1:1) */
703static inline int uv_blade_to_node(int blade)
704{
705 return blade;
706}
707
Jack Steiner8400def2008-03-28 14:12:14 -0500708/* Blade number of current cpu. Numnbered 0 .. <#blades -1> */
709static inline int uv_numa_blade_id(void)
710{
711 return uv_hub_info->numa_blade_id;
712}
713
Mike Travis906f3b22016-04-29 16:54:16 -0500714/*
715 * Convert linux node number to the UV blade number.
716 * .. Currently for UV1 thru UV4 the node and the blade are identical.
717 * .. If this changes then you MUST check references to this function!
718 */
719static inline int uv_node_to_blade_id(int nid)
720{
721 return nid;
722}
723
Jack Steiner8400def2008-03-28 14:12:14 -0500724/* Convert a cpu number to the the UV blade number */
725static inline int uv_cpu_to_blade_id(int cpu)
726{
Mike Travis906f3b22016-04-29 16:54:16 -0500727 return uv_node_to_blade_id(cpu_to_node(cpu));
Jack Steiner8400def2008-03-28 14:12:14 -0500728}
729
Jack Steiner9f5314f2008-05-28 09:51:18 -0500730/* Convert a blade id to the PNODE of the blade */
731static inline int uv_blade_to_pnode(int bid)
Jack Steiner8400def2008-03-28 14:12:14 -0500732{
Mike Travis906f3b22016-04-29 16:54:16 -0500733 return uv_hub_info_list(uv_blade_to_node(bid))->pnode;
Jack Steiner8400def2008-03-28 14:12:14 -0500734}
735
Jack Steiner6c7184b2009-07-27 09:35:07 -0500736/* Nid of memory node on blade. -1 if no blade-local memory */
737static inline int uv_blade_to_memory_nid(int bid)
738{
Mike Travis906f3b22016-04-29 16:54:16 -0500739 return uv_hub_info_list(uv_blade_to_node(bid))->memory_nid;
Jack Steiner6c7184b2009-07-27 09:35:07 -0500740}
741
Jack Steiner8400def2008-03-28 14:12:14 -0500742/* Determine the number of possible cpus on a blade */
743static inline int uv_blade_nr_possible_cpus(int bid)
744{
Mike Travis906f3b22016-04-29 16:54:16 -0500745 return uv_hub_info_list(uv_blade_to_node(bid))->nr_possible_cpus;
Jack Steiner8400def2008-03-28 14:12:14 -0500746}
747
748/* Determine the number of online cpus on a blade */
749static inline int uv_blade_nr_online_cpus(int bid)
750{
Mike Travis906f3b22016-04-29 16:54:16 -0500751 return uv_hub_info_list(uv_blade_to_node(bid))->nr_online_cpus;
Jack Steiner8400def2008-03-28 14:12:14 -0500752}
753
Jack Steiner9f5314f2008-05-28 09:51:18 -0500754/* Convert a cpu id to the PNODE of the blade containing the cpu */
755static inline int uv_cpu_to_pnode(int cpu)
Jack Steiner8400def2008-03-28 14:12:14 -0500756{
Mike Travis906f3b22016-04-29 16:54:16 -0500757 return uv_cpu_hub_info(cpu)->pnode;
Jack Steiner8400def2008-03-28 14:12:14 -0500758}
759
Jack Steiner9f5314f2008-05-28 09:51:18 -0500760/* Convert a linux node number to the PNODE of the blade */
761static inline int uv_node_to_pnode(int nid)
Jack Steiner8400def2008-03-28 14:12:14 -0500762{
Mike Travis906f3b22016-04-29 16:54:16 -0500763 return uv_hub_info_list(nid)->pnode;
Jack Steiner8400def2008-03-28 14:12:14 -0500764}
765
766/* Maximum possible number of blades */
Mike Travis906f3b22016-04-29 16:54:16 -0500767extern short uv_possible_blades;
Jack Steiner8400def2008-03-28 14:12:14 -0500768static inline int uv_num_possible_blades(void)
769{
770 return uv_possible_blades;
771}
772
Mike Travis0d12ef02013-09-23 16:25:01 -0500773/* Per Hub NMI support */
774extern void uv_nmi_setup(void);
travis@sgi.comabdf1df2017-01-25 10:35:19 -0600775extern void uv_nmi_setup_hubless(void);
Mike Travis0d12ef02013-09-23 16:25:01 -0500776
777/* BMC sets a bit this MMR non-zero before sending an NMI */
778#define UVH_NMI_MMR UVH_SCRATCH5
779#define UVH_NMI_MMR_CLEAR UVH_SCRATCH5_ALIAS
780#define UVH_NMI_MMR_SHIFT 63
781#define UVH_NMI_MMR_TYPE "SCRATCH5"
782
783/* Newer SMM NMI handler, not present in all systems */
784#define UVH_NMI_MMRX UVH_EVENT_OCCURRED0
785#define UVH_NMI_MMRX_CLEAR UVH_EVENT_OCCURRED0_ALIAS
Mike Travisc443c032016-04-29 16:54:07 -0500786#define UVH_NMI_MMRX_SHIFT UVH_EVENT_OCCURRED0_EXTIO_INT0_SHFT
Mike Travis0d12ef02013-09-23 16:25:01 -0500787#define UVH_NMI_MMRX_TYPE "EXTIO_INT0"
788
789/* Non-zero indicates newer SMM NMI handler present */
790#define UVH_NMI_MMRX_SUPPORTED UVH_EXTIO_INT0_BROADCAST
791
792/* Indicates to BIOS that we want to use the newer SMM NMI handler */
793#define UVH_NMI_MMRX_REQ UVH_SCRATCH5_ALIAS_2
794#define UVH_NMI_MMRX_REQ_SHIFT 62
795
796struct uv_hub_nmi_s {
797 raw_spinlock_t nmi_lock;
798 atomic_t in_nmi; /* flag this node in UV NMI IRQ */
799 atomic_t cpu_owner; /* last locker of this struct */
800 atomic_t read_mmr_count; /* count of MMR reads */
801 atomic_t nmi_count; /* count of true UV NMIs */
802 unsigned long nmi_value; /* last value read from NMI MMR */
travis@sgi.comabdf1df2017-01-25 10:35:19 -0600803 bool hub_present; /* false means UV hubless system */
804 bool pch_owner; /* indicates this hub owns PCH */
Mike Travis0d12ef02013-09-23 16:25:01 -0500805};
806
807struct uv_cpu_nmi_s {
808 struct uv_hub_nmi_s *hub;
Christoph Lametere1632172014-08-17 12:30:41 -0500809 int state;
810 int pinging;
Mike Travis0d12ef02013-09-23 16:25:01 -0500811 int queries;
812 int pings;
813};
814
Christoph Lametere1632172014-08-17 12:30:41 -0500815DECLARE_PER_CPU(struct uv_cpu_nmi_s, uv_cpu_nmi);
816
George Beshers7c521982015-09-12 21:51:05 -0500817#define uv_hub_nmi this_cpu_read(uv_cpu_nmi.hub)
Christoph Lametere1632172014-08-17 12:30:41 -0500818#define uv_cpu_nmi_per(cpu) (per_cpu(uv_cpu_nmi, cpu))
Mike Travis0d12ef02013-09-23 16:25:01 -0500819#define uv_hub_nmi_per(cpu) (uv_cpu_nmi_per(cpu).hub)
820
821/* uv_cpu_nmi_states */
822#define UV_NMI_STATE_OUT 0
823#define UV_NMI_STATE_IN 1
824#define UV_NMI_STATE_DUMP 2
825#define UV_NMI_STATE_DUMP_DONE 3
826
Mike Travis7f1baa02008-10-24 15:24:29 -0700827/* Update SCIR state */
828static inline void uv_set_scir_bits(unsigned char value)
829{
Mike Travisd38bb132016-04-29 16:54:13 -0500830 if (uv_scir_info->state != value) {
831 uv_scir_info->state = value;
832 uv_write_local_mmr8(uv_scir_info->offset, value);
Mike Travis7f1baa02008-10-24 15:24:29 -0700833 }
834}
Jack Steiner66666e52009-04-02 16:59:03 -0700835
Mike Travis39d30772009-12-28 13:28:25 -0800836static inline unsigned long uv_scir_offset(int apicid)
837{
838 return SCIR_LOCAL_MMR_BASE | (apicid & 0x3f);
839}
840
Mike Travis7f1baa02008-10-24 15:24:29 -0700841static inline void uv_set_cpu_scir_bits(int cpu, unsigned char value)
842{
Mike Travisd38bb132016-04-29 16:54:13 -0500843 if (uv_cpu_scir_info(cpu)->state != value) {
Mike Travis39d30772009-12-28 13:28:25 -0800844 uv_write_global_mmr8(uv_cpu_to_pnode(cpu),
Mike Travisd38bb132016-04-29 16:54:13 -0500845 uv_cpu_scir_info(cpu)->offset, value);
846 uv_cpu_scir_info(cpu)->state = value;
Mike Travis7f1baa02008-10-24 15:24:29 -0700847 }
848}
Jack Steiner952cf6d2008-03-28 14:12:13 -0500849
Dimitri Sivanich8191c9f2010-11-16 16:23:52 -0600850extern unsigned int uv_apicid_hibits;
Jack Steiner56abcf22009-12-15 16:48:20 -0800851static unsigned long uv_hub_ipi_value(int apicid, int vector, int mode)
852{
Dimitri Sivanich8191c9f2010-11-16 16:23:52 -0600853 apicid |= uv_apicid_hibits;
Jack Steiner56abcf22009-12-15 16:48:20 -0800854 return (1UL << UVH_IPI_INT_SEND_SHFT) |
855 ((apicid) << UVH_IPI_INT_APIC_ID_SHFT) |
856 (mode << UVH_IPI_INT_DELIVERY_MODE_SHFT) |
857 (vector << UVH_IPI_INT_VECTOR_SHFT);
858}
859
Jack Steiner66666e52009-04-02 16:59:03 -0700860static inline void uv_hub_send_ipi(int pnode, int apicid, int vector)
861{
862 unsigned long val;
Robin Holt02dd0a02009-10-20 14:36:15 -0500863 unsigned long dmode = dest_Fixed;
864
865 if (vector == NMI_VECTOR)
866 dmode = dest_NMI;
Jack Steiner66666e52009-04-02 16:59:03 -0700867
Jack Steiner56abcf22009-12-15 16:48:20 -0800868 val = uv_hub_ipi_value(apicid, vector, dmode);
Jack Steiner66666e52009-04-02 16:59:03 -0700869 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
870}
871
Jack Steiner7a1110e2010-01-12 15:09:04 -0600872/*
873 * Get the minimum revision number of the hub chips within the partition.
Mike Traviseb1e3462016-04-29 16:54:03 -0500874 * (See UVx_HUB_REVISION_BASE above for specific values.)
Jack Steiner7a1110e2010-01-12 15:09:04 -0600875 */
876static inline int uv_get_min_hub_revision_id(void)
877{
Jack Steiner2a919592011-05-11 12:50:28 -0500878 return uv_hub_info->hub_revision;
Jack Steiner7a1110e2010-01-12 15:09:04 -0600879}
880
Jack Steinerbc5d9942009-04-02 16:59:00 -0700881#endif /* CONFIG_X86_64 */
Mike Travis7f1baa02008-10-24 15:24:29 -0700882#endif /* _ASM_X86_UV_UV_HUB_H */