blob: b1bb59b58b25144aa0aa2d1cb2e1ba4536d8f58c [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <linux/usb.h>
Sarah Sharp0ebbab32009-04-27 19:52:34 -070024#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Sarah Sharp527c6d72009-04-29 19:06:56 -070026#include <linux/dmapool.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070027
28#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030029#include "xhci-trace.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
Sarah Sharp0ebbab32009-04-27 19:52:34 -070031/*
32 * Allocates a generic ring segment from the ring pool, sets the dma address,
33 * initializes the segment to zero, and sets the private next pointer to NULL.
34 *
35 * Section 4.11.1.1:
36 * "All components of all Command and Transfer TRBs shall be initialized to '0'"
37 */
Andiry Xu186a7ef2012-03-05 17:49:36 +080038static struct xhci_segment *xhci_segment_alloc(struct xhci_hcd *xhci,
39 unsigned int cycle_state, gfp_t flags)
Sarah Sharp0ebbab32009-04-27 19:52:34 -070040{
41 struct xhci_segment *seg;
42 dma_addr_t dma;
Andiry Xu186a7ef2012-03-05 17:49:36 +080043 int i;
Sarah Sharp0ebbab32009-04-27 19:52:34 -070044
45 seg = kzalloc(sizeof *seg, flags);
46 if (!seg)
Randy Dunlap326b4812010-04-19 08:53:50 -070047 return NULL;
Sarah Sharp0ebbab32009-04-27 19:52:34 -070048
49 seg->trbs = dma_pool_alloc(xhci->segment_pool, flags, &dma);
50 if (!seg->trbs) {
51 kfree(seg);
Randy Dunlap326b4812010-04-19 08:53:50 -070052 return NULL;
Sarah Sharp0ebbab32009-04-27 19:52:34 -070053 }
Sarah Sharp0ebbab32009-04-27 19:52:34 -070054
David Howellseb8ccd22013-03-28 18:48:35 +000055 memset(seg->trbs, 0, TRB_SEGMENT_SIZE);
Andiry Xu186a7ef2012-03-05 17:49:36 +080056 /* If the cycle state is 0, set the cycle bit to 1 for all the TRBs */
57 if (cycle_state == 0) {
58 for (i = 0; i < TRBS_PER_SEGMENT; i++)
59 seg->trbs[i].link.control |= TRB_CYCLE;
60 }
Sarah Sharp0ebbab32009-04-27 19:52:34 -070061 seg->dma = dma;
62 seg->next = NULL;
63
64 return seg;
65}
66
67static void xhci_segment_free(struct xhci_hcd *xhci, struct xhci_segment *seg)
68{
Sarah Sharp0ebbab32009-04-27 19:52:34 -070069 if (seg->trbs) {
Sarah Sharp0ebbab32009-04-27 19:52:34 -070070 dma_pool_free(xhci->segment_pool, seg->trbs, seg->dma);
71 seg->trbs = NULL;
72 }
Sarah Sharp0ebbab32009-04-27 19:52:34 -070073 kfree(seg);
74}
75
Andiry Xu70d43602012-03-05 17:49:35 +080076static void xhci_free_segments_for_ring(struct xhci_hcd *xhci,
77 struct xhci_segment *first)
78{
79 struct xhci_segment *seg;
80
81 seg = first->next;
82 while (seg != first) {
83 struct xhci_segment *next = seg->next;
84 xhci_segment_free(xhci, seg);
85 seg = next;
86 }
87 xhci_segment_free(xhci, first);
88}
89
Sarah Sharp0ebbab32009-04-27 19:52:34 -070090/*
91 * Make the prev segment point to the next segment.
92 *
93 * Change the last TRB in the prev segment to be a Link TRB which points to the
94 * DMA address of the next segment. The caller needs to set any Link TRB
95 * related flags, such as End TRB, Toggle Cycle, and no snoop.
96 */
97static void xhci_link_segments(struct xhci_hcd *xhci, struct xhci_segment *prev,
Andiry Xu3b72fca2012-03-05 17:49:32 +080098 struct xhci_segment *next, enum xhci_ring_type type)
Sarah Sharp0ebbab32009-04-27 19:52:34 -070099{
100 u32 val;
101
102 if (!prev || !next)
103 return;
104 prev->next = next;
Andiry Xu3b72fca2012-03-05 17:49:32 +0800105 if (type != TYPE_EVENT) {
Matt Evansf5960b62011-06-01 10:22:55 +1000106 prev->trbs[TRBS_PER_SEGMENT-1].link.segment_ptr =
107 cpu_to_le64(next->dma);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700108
109 /* Set the last TRB in the segment to have a TRB type ID of Link TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100110 val = le32_to_cpu(prev->trbs[TRBS_PER_SEGMENT-1].link.control);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700111 val &= ~TRB_TYPE_BITMASK;
112 val |= TRB_TYPE(TRB_LINK);
Sarah Sharpb0567b32009-08-07 14:04:36 -0700113 /* Always set the chain bit with 0.95 hardware */
Andiry Xu7e393a82011-09-23 14:19:54 -0700114 /* Set chain bit for isoc rings on AMD 0.96 host */
115 if (xhci_link_trb_quirk(xhci) ||
Andiry Xu3b72fca2012-03-05 17:49:32 +0800116 (type == TYPE_ISOC &&
117 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Sarah Sharpb0567b32009-08-07 14:04:36 -0700118 val |= TRB_CHAIN;
Matt Evans28ccd292011-03-29 13:40:46 +1100119 prev->trbs[TRBS_PER_SEGMENT-1].link.control = cpu_to_le32(val);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700120 }
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700121}
122
Andiry Xu8dfec612012-03-05 17:49:37 +0800123/*
124 * Link the ring to the new segments.
125 * Set Toggle Cycle for the new ring if needed.
126 */
127static void xhci_link_rings(struct xhci_hcd *xhci, struct xhci_ring *ring,
128 struct xhci_segment *first, struct xhci_segment *last,
129 unsigned int num_segs)
130{
131 struct xhci_segment *next;
132
133 if (!ring || !first || !last)
134 return;
135
136 next = ring->enq_seg->next;
137 xhci_link_segments(xhci, ring->enq_seg, first, ring->type);
138 xhci_link_segments(xhci, last, next, ring->type);
139 ring->num_segs += num_segs;
140 ring->num_trbs_free += (TRBS_PER_SEGMENT - 1) * num_segs;
141
142 if (ring->type != TYPE_EVENT && ring->enq_seg == ring->last_seg) {
143 ring->last_seg->trbs[TRBS_PER_SEGMENT-1].link.control
144 &= ~cpu_to_le32(LINK_TOGGLE);
145 last->trbs[TRBS_PER_SEGMENT-1].link.control
146 |= cpu_to_le32(LINK_TOGGLE);
147 ring->last_seg = last;
148 }
149}
150
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700151/* XXX: Do we need the hcd structure in all these functions? */
Sarah Sharpf94e01862009-04-27 19:58:38 -0700152void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700153{
Kautuk Consul0e6c7f72011-09-19 16:53:12 -0700154 if (!ring)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700155 return;
Andiry Xu70d43602012-03-05 17:49:35 +0800156
157 if (ring->first_seg)
158 xhci_free_segments_for_ring(xhci, ring->first_seg);
159
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700160 kfree(ring);
161}
162
Andiry Xu186a7ef2012-03-05 17:49:36 +0800163static void xhci_initialize_ring_info(struct xhci_ring *ring,
164 unsigned int cycle_state)
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800165{
166 /* The ring is empty, so the enqueue pointer == dequeue pointer */
167 ring->enqueue = ring->first_seg->trbs;
168 ring->enq_seg = ring->first_seg;
169 ring->dequeue = ring->enqueue;
170 ring->deq_seg = ring->first_seg;
171 /* The ring is initialized to 0. The producer must write 1 to the cycle
172 * bit to handover ownership of the TRB, so PCS = 1. The consumer must
173 * compare CCS to the cycle bit to check ownership, so CCS = 1.
Andiry Xu186a7ef2012-03-05 17:49:36 +0800174 *
175 * New rings are initialized with cycle state equal to 1; if we are
176 * handling ring expansion, set the cycle state equal to the old ring.
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800177 */
Andiry Xu186a7ef2012-03-05 17:49:36 +0800178 ring->cycle_state = cycle_state;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800179 /* Not necessary for new rings, but needed for re-initialized rings */
180 ring->enq_updates = 0;
181 ring->deq_updates = 0;
Andiry Xub008df62012-03-05 17:49:34 +0800182
183 /*
184 * Each segment has a link TRB, and leave an extra TRB for SW
185 * accounting purpose
186 */
187 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800188}
189
Andiry Xu70d43602012-03-05 17:49:35 +0800190/* Allocate segments and link them for a ring */
191static int xhci_alloc_segments_for_ring(struct xhci_hcd *xhci,
192 struct xhci_segment **first, struct xhci_segment **last,
Andiry Xu186a7ef2012-03-05 17:49:36 +0800193 unsigned int num_segs, unsigned int cycle_state,
194 enum xhci_ring_type type, gfp_t flags)
Andiry Xu70d43602012-03-05 17:49:35 +0800195{
196 struct xhci_segment *prev;
197
Andiry Xu186a7ef2012-03-05 17:49:36 +0800198 prev = xhci_segment_alloc(xhci, cycle_state, flags);
Andiry Xu70d43602012-03-05 17:49:35 +0800199 if (!prev)
200 return -ENOMEM;
201 num_segs--;
202
203 *first = prev;
204 while (num_segs > 0) {
205 struct xhci_segment *next;
206
Andiry Xu186a7ef2012-03-05 17:49:36 +0800207 next = xhci_segment_alloc(xhci, cycle_state, flags);
Andiry Xu70d43602012-03-05 17:49:35 +0800208 if (!next) {
Julius Werner68e52542012-11-01 12:47:59 -0700209 prev = *first;
210 while (prev) {
211 next = prev->next;
212 xhci_segment_free(xhci, prev);
213 prev = next;
214 }
Andiry Xu70d43602012-03-05 17:49:35 +0800215 return -ENOMEM;
216 }
217 xhci_link_segments(xhci, prev, next, type);
218
219 prev = next;
220 num_segs--;
221 }
222 xhci_link_segments(xhci, prev, *first, type);
223 *last = prev;
224
225 return 0;
226}
227
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700228/**
229 * Create a new ring with zero or more segments.
230 *
231 * Link each segment together into a ring.
232 * Set the end flag and the cycle toggle bit on the last segment.
233 * See section 4.9.1 and figures 15 and 16.
234 */
235static struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
Andiry Xu186a7ef2012-03-05 17:49:36 +0800236 unsigned int num_segs, unsigned int cycle_state,
237 enum xhci_ring_type type, gfp_t flags)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700238{
239 struct xhci_ring *ring;
Andiry Xu70d43602012-03-05 17:49:35 +0800240 int ret;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700241
242 ring = kzalloc(sizeof *(ring), flags);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700243 if (!ring)
Randy Dunlap326b4812010-04-19 08:53:50 -0700244 return NULL;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700245
Andiry Xu3fe4fe02012-03-05 17:49:33 +0800246 ring->num_segs = num_segs;
Sarah Sharpd0e96f52009-04-27 19:58:01 -0700247 INIT_LIST_HEAD(&ring->td_list);
Andiry Xu3b72fca2012-03-05 17:49:32 +0800248 ring->type = type;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700249 if (num_segs == 0)
250 return ring;
251
Andiry Xu70d43602012-03-05 17:49:35 +0800252 ret = xhci_alloc_segments_for_ring(xhci, &ring->first_seg,
Andiry Xu186a7ef2012-03-05 17:49:36 +0800253 &ring->last_seg, num_segs, cycle_state, type, flags);
Andiry Xu70d43602012-03-05 17:49:35 +0800254 if (ret)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700255 goto fail;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700256
Andiry Xu3b72fca2012-03-05 17:49:32 +0800257 /* Only event ring does not use link TRB */
258 if (type != TYPE_EVENT) {
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700259 /* See section 4.9.2.1 and 6.4.4.1 */
Andiry Xu70d43602012-03-05 17:49:35 +0800260 ring->last_seg->trbs[TRBS_PER_SEGMENT - 1].link.control |=
Matt Evansf5960b62011-06-01 10:22:55 +1000261 cpu_to_le32(LINK_TOGGLE);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700262 }
Andiry Xu186a7ef2012-03-05 17:49:36 +0800263 xhci_initialize_ring_info(ring, cycle_state);
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700264 return ring;
265
266fail:
Julius Werner68e52542012-11-01 12:47:59 -0700267 kfree(ring);
Randy Dunlap326b4812010-04-19 08:53:50 -0700268 return NULL;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700269}
270
Sarah Sharp412566b2009-12-09 15:59:01 -0800271void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
272 struct xhci_virt_device *virt_dev,
273 unsigned int ep_index)
274{
275 int rings_cached;
276
277 rings_cached = virt_dev->num_rings_cached;
278 if (rings_cached < XHCI_MAX_RINGS_CACHED) {
Sarah Sharp412566b2009-12-09 15:59:01 -0800279 virt_dev->ring_cache[rings_cached] =
280 virt_dev->eps[ep_index].ring;
Sarah Sharp30f89ca2011-05-16 13:09:08 -0700281 virt_dev->num_rings_cached++;
Sarah Sharp412566b2009-12-09 15:59:01 -0800282 xhci_dbg(xhci, "Cached old ring, "
283 "%d ring%s cached\n",
Sarah Sharp30f89ca2011-05-16 13:09:08 -0700284 virt_dev->num_rings_cached,
285 (virt_dev->num_rings_cached > 1) ? "s" : "");
Sarah Sharp412566b2009-12-09 15:59:01 -0800286 } else {
287 xhci_ring_free(xhci, virt_dev->eps[ep_index].ring);
288 xhci_dbg(xhci, "Ring cache full (%d rings), "
289 "freeing ring\n",
290 virt_dev->num_rings_cached);
291 }
292 virt_dev->eps[ep_index].ring = NULL;
293}
294
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800295/* Zero an endpoint ring (except for link TRBs) and move the enqueue and dequeue
296 * pointers to the beginning of the ring.
297 */
298static void xhci_reinit_cached_ring(struct xhci_hcd *xhci,
Andiry Xu186a7ef2012-03-05 17:49:36 +0800299 struct xhci_ring *ring, unsigned int cycle_state,
300 enum xhci_ring_type type)
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800301{
302 struct xhci_segment *seg = ring->first_seg;
Andiry Xu186a7ef2012-03-05 17:49:36 +0800303 int i;
304
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800305 do {
306 memset(seg->trbs, 0,
307 sizeof(union xhci_trb)*TRBS_PER_SEGMENT);
Andiry Xu186a7ef2012-03-05 17:49:36 +0800308 if (cycle_state == 0) {
309 for (i = 0; i < TRBS_PER_SEGMENT; i++)
310 seg->trbs[i].link.control |= TRB_CYCLE;
311 }
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800312 /* All endpoint rings have link TRBs */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800313 xhci_link_segments(xhci, seg, seg->next, type);
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800314 seg = seg->next;
315 } while (seg != ring->first_seg);
Andiry Xu3b72fca2012-03-05 17:49:32 +0800316 ring->type = type;
Andiry Xu186a7ef2012-03-05 17:49:36 +0800317 xhci_initialize_ring_info(ring, cycle_state);
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800318 /* td list should be empty since all URBs have been cancelled,
319 * but just in case...
320 */
321 INIT_LIST_HEAD(&ring->td_list);
322}
323
Andiry Xu8dfec612012-03-05 17:49:37 +0800324/*
325 * Expand an existing ring.
326 * Look for a cached ring or allocate a new ring which has same segment numbers
327 * and link the two rings.
328 */
329int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
330 unsigned int num_trbs, gfp_t flags)
331{
332 struct xhci_segment *first;
333 struct xhci_segment *last;
334 unsigned int num_segs;
335 unsigned int num_segs_needed;
336 int ret;
337
338 num_segs_needed = (num_trbs + (TRBS_PER_SEGMENT - 1) - 1) /
339 (TRBS_PER_SEGMENT - 1);
340
341 /* Allocate number of segments we needed, or double the ring size */
342 num_segs = ring->num_segs > num_segs_needed ?
343 ring->num_segs : num_segs_needed;
344
345 ret = xhci_alloc_segments_for_ring(xhci, &first, &last,
346 num_segs, ring->cycle_state, ring->type, flags);
347 if (ret)
348 return -ENOMEM;
349
350 xhci_link_rings(xhci, ring, first, last, num_segs);
351 xhci_dbg(xhci, "ring expansion succeed, now has %d segments\n",
352 ring->num_segs);
353
354 return 0;
355}
356
John Yound115b042009-07-27 12:05:15 -0700357#define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
358
Randy Dunlap326b4812010-04-19 08:53:50 -0700359static struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
John Yound115b042009-07-27 12:05:15 -0700360 int type, gfp_t flags)
361{
Sarah Sharp29f9d542013-04-23 15:49:47 -0700362 struct xhci_container_ctx *ctx;
363
364 if ((type != XHCI_CTX_TYPE_DEVICE) && (type != XHCI_CTX_TYPE_INPUT))
365 return NULL;
366
367 ctx = kzalloc(sizeof(*ctx), flags);
John Yound115b042009-07-27 12:05:15 -0700368 if (!ctx)
369 return NULL;
370
John Yound115b042009-07-27 12:05:15 -0700371 ctx->type = type;
372 ctx->size = HCC_64BYTE_CONTEXT(xhci->hcc_params) ? 2048 : 1024;
373 if (type == XHCI_CTX_TYPE_INPUT)
374 ctx->size += CTX_SIZE(xhci->hcc_params);
375
376 ctx->bytes = dma_pool_alloc(xhci->device_pool, flags, &ctx->dma);
Mathias Nyman025f8802013-06-17 09:56:33 -0700377 if (!ctx->bytes) {
378 kfree(ctx);
379 return NULL;
380 }
John Yound115b042009-07-27 12:05:15 -0700381 memset(ctx->bytes, 0, ctx->size);
382 return ctx;
383}
384
Randy Dunlap326b4812010-04-19 08:53:50 -0700385static void xhci_free_container_ctx(struct xhci_hcd *xhci,
John Yound115b042009-07-27 12:05:15 -0700386 struct xhci_container_ctx *ctx)
387{
Sarah Sharpa1d78c12009-12-09 15:59:03 -0800388 if (!ctx)
389 return;
John Yound115b042009-07-27 12:05:15 -0700390 dma_pool_free(xhci->device_pool, ctx->bytes, ctx->dma);
391 kfree(ctx);
392}
393
394struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci,
395 struct xhci_container_ctx *ctx)
396{
Sarah Sharp92f8e762013-04-23 17:11:14 -0700397 if (ctx->type != XHCI_CTX_TYPE_INPUT)
398 return NULL;
399
John Yound115b042009-07-27 12:05:15 -0700400 return (struct xhci_input_control_ctx *)ctx->bytes;
401}
402
403struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci,
404 struct xhci_container_ctx *ctx)
405{
406 if (ctx->type == XHCI_CTX_TYPE_DEVICE)
407 return (struct xhci_slot_ctx *)ctx->bytes;
408
409 return (struct xhci_slot_ctx *)
410 (ctx->bytes + CTX_SIZE(xhci->hcc_params));
411}
412
413struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci,
414 struct xhci_container_ctx *ctx,
415 unsigned int ep_index)
416{
417 /* increment ep index by offset of start of ep ctx array */
418 ep_index++;
419 if (ctx->type == XHCI_CTX_TYPE_INPUT)
420 ep_index++;
421
422 return (struct xhci_ep_ctx *)
423 (ctx->bytes + (ep_index * CTX_SIZE(xhci->hcc_params)));
424}
425
Sarah Sharp8df75f42010-04-02 15:34:16 -0700426
427/***************** Streams structures manipulation *************************/
428
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800429static void xhci_free_stream_ctx(struct xhci_hcd *xhci,
Sarah Sharp8df75f42010-04-02 15:34:16 -0700430 unsigned int num_stream_ctxs,
431 struct xhci_stream_ctx *stream_ctx, dma_addr_t dma)
432{
433 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
434
435 if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -0700436 dma_free_coherent(&pdev->dev,
Sarah Sharp8df75f42010-04-02 15:34:16 -0700437 sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
438 stream_ctx, dma);
439 else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
440 return dma_pool_free(xhci->small_streams_pool,
441 stream_ctx, dma);
442 else
443 return dma_pool_free(xhci->medium_streams_pool,
444 stream_ctx, dma);
445}
446
447/*
448 * The stream context array for each endpoint with bulk streams enabled can
449 * vary in size, based on:
450 * - how many streams the endpoint supports,
451 * - the maximum primary stream array size the host controller supports,
452 * - and how many streams the device driver asks for.
453 *
454 * The stream context array must be a power of 2, and can be as small as
455 * 64 bytes or as large as 1MB.
456 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800457static struct xhci_stream_ctx *xhci_alloc_stream_ctx(struct xhci_hcd *xhci,
Sarah Sharp8df75f42010-04-02 15:34:16 -0700458 unsigned int num_stream_ctxs, dma_addr_t *dma,
459 gfp_t mem_flags)
460{
461 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
462
463 if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -0700464 return dma_alloc_coherent(&pdev->dev,
Sarah Sharp8df75f42010-04-02 15:34:16 -0700465 sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -0700466 dma, mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700467 else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
468 return dma_pool_alloc(xhci->small_streams_pool,
469 mem_flags, dma);
470 else
471 return dma_pool_alloc(xhci->medium_streams_pool,
472 mem_flags, dma);
473}
474
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700475struct xhci_ring *xhci_dma_to_transfer_ring(
476 struct xhci_virt_ep *ep,
477 u64 address)
478{
479 if (ep->ep_state & EP_HAS_STREAMS)
480 return radix_tree_lookup(&ep->stream_info->trb_address_map,
David Howellseb8ccd22013-03-28 18:48:35 +0000481 address >> TRB_SEGMENT_SHIFT);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700482 return ep->ring;
483}
484
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700485struct xhci_ring *xhci_stream_id_to_ring(
486 struct xhci_virt_device *dev,
487 unsigned int ep_index,
488 unsigned int stream_id)
489{
490 struct xhci_virt_ep *ep = &dev->eps[ep_index];
491
492 if (stream_id == 0)
493 return ep->ring;
494 if (!ep->stream_info)
495 return NULL;
496
497 if (stream_id > ep->stream_info->num_streams)
498 return NULL;
499 return ep->stream_info->stream_rings[stream_id];
500}
501
Sarah Sharp8df75f42010-04-02 15:34:16 -0700502/*
503 * Change an endpoint's internal structure so it supports stream IDs. The
504 * number of requested streams includes stream 0, which cannot be used by device
505 * drivers.
506 *
507 * The number of stream contexts in the stream context array may be bigger than
508 * the number of streams the driver wants to use. This is because the number of
509 * stream context array entries must be a power of two.
510 *
511 * We need a radix tree for mapping physical addresses of TRBs to which stream
512 * ID they belong to. We need to do this because the host controller won't tell
513 * us which stream ring the TRB came from. We could store the stream ID in an
514 * event data TRB, but that doesn't help us for the cancellation case, since the
515 * endpoint may stop before it reaches that event data TRB.
516 *
517 * The radix tree maps the upper portion of the TRB DMA address to a ring
518 * segment that has the same upper portion of DMA addresses. For example, say I
519 * have segments of size 1KB, that are always 64-byte aligned. A segment may
520 * start at 0x10c91000 and end at 0x10c913f0. If I use the upper 10 bits, the
521 * key to the stream ID is 0x43244. I can use the DMA address of the TRB to
522 * pass the radix tree a key to get the right stream ID:
523 *
524 * 0x10c90fff >> 10 = 0x43243
525 * 0x10c912c0 >> 10 = 0x43244
526 * 0x10c91400 >> 10 = 0x43245
527 *
528 * Obviously, only those TRBs with DMA addresses that are within the segment
529 * will make the radix tree return the stream ID for that ring.
530 *
531 * Caveats for the radix tree:
532 *
533 * The radix tree uses an unsigned long as a key pair. On 32-bit systems, an
534 * unsigned long will be 32-bits; on a 64-bit system an unsigned long will be
535 * 64-bits. Since we only request 32-bit DMA addresses, we can use that as the
536 * key on 32-bit or 64-bit systems (it would also be fine if we asked for 64-bit
537 * PCI DMA addresses on a 64-bit system). There might be a problem on 32-bit
538 * extended systems (where the DMA address can be bigger than 32-bits),
539 * if we allow the PCI dma mask to be bigger than 32-bits. So don't do that.
540 */
541struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
542 unsigned int num_stream_ctxs,
543 unsigned int num_streams, gfp_t mem_flags)
544{
545 struct xhci_stream_info *stream_info;
546 u32 cur_stream;
547 struct xhci_ring *cur_ring;
548 unsigned long key;
549 u64 addr;
550 int ret;
551
552 xhci_dbg(xhci, "Allocating %u streams and %u "
553 "stream context array entries.\n",
554 num_streams, num_stream_ctxs);
555 if (xhci->cmd_ring_reserved_trbs == MAX_RSVD_CMD_TRBS) {
556 xhci_dbg(xhci, "Command ring has no reserved TRBs available\n");
557 return NULL;
558 }
559 xhci->cmd_ring_reserved_trbs++;
560
561 stream_info = kzalloc(sizeof(struct xhci_stream_info), mem_flags);
562 if (!stream_info)
563 goto cleanup_trbs;
564
565 stream_info->num_streams = num_streams;
566 stream_info->num_stream_ctxs = num_stream_ctxs;
567
568 /* Initialize the array of virtual pointers to stream rings. */
569 stream_info->stream_rings = kzalloc(
570 sizeof(struct xhci_ring *)*num_streams,
571 mem_flags);
572 if (!stream_info->stream_rings)
573 goto cleanup_info;
574
575 /* Initialize the array of DMA addresses for stream rings for the HW. */
576 stream_info->stream_ctx_array = xhci_alloc_stream_ctx(xhci,
577 num_stream_ctxs, &stream_info->ctx_array_dma,
578 mem_flags);
579 if (!stream_info->stream_ctx_array)
580 goto cleanup_ctx;
581 memset(stream_info->stream_ctx_array, 0,
582 sizeof(struct xhci_stream_ctx)*num_stream_ctxs);
583
584 /* Allocate everything needed to free the stream rings later */
585 stream_info->free_streams_command =
586 xhci_alloc_command(xhci, true, true, mem_flags);
587 if (!stream_info->free_streams_command)
588 goto cleanup_ctx;
589
590 INIT_RADIX_TREE(&stream_info->trb_address_map, GFP_ATOMIC);
591
592 /* Allocate rings for all the streams that the driver will use,
593 * and add their segment DMA addresses to the radix tree.
594 * Stream 0 is reserved.
595 */
596 for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
597 stream_info->stream_rings[cur_stream] =
Andiry Xu2fdcd472012-03-05 17:49:39 +0800598 xhci_ring_alloc(xhci, 2, 1, TYPE_STREAM, mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700599 cur_ring = stream_info->stream_rings[cur_stream];
600 if (!cur_ring)
601 goto cleanup_rings;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700602 cur_ring->stream_id = cur_stream;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700603 /* Set deq ptr, cycle bit, and stream context type */
604 addr = cur_ring->first_seg->dma |
605 SCT_FOR_CTX(SCT_PRI_TR) |
606 cur_ring->cycle_state;
Matt Evansf5960b62011-06-01 10:22:55 +1000607 stream_info->stream_ctx_array[cur_stream].stream_ring =
608 cpu_to_le64(addr);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700609 xhci_dbg(xhci, "Setting stream %d ring ptr to 0x%08llx\n",
610 cur_stream, (unsigned long long) addr);
611
612 key = (unsigned long)
David Howellseb8ccd22013-03-28 18:48:35 +0000613 (cur_ring->first_seg->dma >> TRB_SEGMENT_SHIFT);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700614 ret = radix_tree_insert(&stream_info->trb_address_map,
615 key, cur_ring);
616 if (ret) {
617 xhci_ring_free(xhci, cur_ring);
618 stream_info->stream_rings[cur_stream] = NULL;
619 goto cleanup_rings;
620 }
621 }
622 /* Leave the other unused stream ring pointers in the stream context
623 * array initialized to zero. This will cause the xHC to give us an
624 * error if the device asks for a stream ID we don't have setup (if it
625 * was any other way, the host controller would assume the ring is
626 * "empty" and wait forever for data to be queued to that stream ID).
627 */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700628
629 return stream_info;
630
631cleanup_rings:
632 for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
633 cur_ring = stream_info->stream_rings[cur_stream];
634 if (cur_ring) {
635 addr = cur_ring->first_seg->dma;
636 radix_tree_delete(&stream_info->trb_address_map,
David Howellseb8ccd22013-03-28 18:48:35 +0000637 addr >> TRB_SEGMENT_SHIFT);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700638 xhci_ring_free(xhci, cur_ring);
639 stream_info->stream_rings[cur_stream] = NULL;
640 }
641 }
642 xhci_free_command(xhci, stream_info->free_streams_command);
643cleanup_ctx:
644 kfree(stream_info->stream_rings);
645cleanup_info:
646 kfree(stream_info);
647cleanup_trbs:
648 xhci->cmd_ring_reserved_trbs--;
649 return NULL;
650}
651/*
652 * Sets the MaxPStreams field and the Linear Stream Array field.
653 * Sets the dequeue pointer to the stream context array.
654 */
655void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
656 struct xhci_ep_ctx *ep_ctx,
657 struct xhci_stream_info *stream_info)
658{
659 u32 max_primary_streams;
660 /* MaxPStreams is the number of stream context array entries, not the
661 * number we're actually using. Must be in 2^(MaxPstreams + 1) format.
662 * fls(0) = 0, fls(0x1) = 1, fls(0x10) = 2, fls(0x100) = 3, etc.
663 */
664 max_primary_streams = fls(stream_info->num_stream_ctxs) - 2;
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +0300665 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
666 "Setting number of stream ctx array entries to %u",
Sarah Sharp8df75f42010-04-02 15:34:16 -0700667 1 << (max_primary_streams + 1));
Matt Evans28ccd292011-03-29 13:40:46 +1100668 ep_ctx->ep_info &= cpu_to_le32(~EP_MAXPSTREAMS_MASK);
669 ep_ctx->ep_info |= cpu_to_le32(EP_MAXPSTREAMS(max_primary_streams)
670 | EP_HAS_LSA);
671 ep_ctx->deq = cpu_to_le64(stream_info->ctx_array_dma);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700672}
673
674/*
675 * Sets the MaxPStreams field and the Linear Stream Array field to 0.
676 * Reinstalls the "normal" endpoint ring (at its previous dequeue mark,
677 * not at the beginning of the ring).
678 */
679void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
680 struct xhci_ep_ctx *ep_ctx,
681 struct xhci_virt_ep *ep)
682{
683 dma_addr_t addr;
Matt Evans28ccd292011-03-29 13:40:46 +1100684 ep_ctx->ep_info &= cpu_to_le32(~(EP_MAXPSTREAMS_MASK | EP_HAS_LSA));
Sarah Sharp8df75f42010-04-02 15:34:16 -0700685 addr = xhci_trb_virt_to_dma(ep->ring->deq_seg, ep->ring->dequeue);
Matt Evans28ccd292011-03-29 13:40:46 +1100686 ep_ctx->deq = cpu_to_le64(addr | ep->ring->cycle_state);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700687}
688
689/* Frees all stream contexts associated with the endpoint,
690 *
691 * Caller should fix the endpoint context streams fields.
692 */
693void xhci_free_stream_info(struct xhci_hcd *xhci,
694 struct xhci_stream_info *stream_info)
695{
696 int cur_stream;
697 struct xhci_ring *cur_ring;
698 dma_addr_t addr;
699
700 if (!stream_info)
701 return;
702
703 for (cur_stream = 1; cur_stream < stream_info->num_streams;
704 cur_stream++) {
705 cur_ring = stream_info->stream_rings[cur_stream];
706 if (cur_ring) {
707 addr = cur_ring->first_seg->dma;
708 radix_tree_delete(&stream_info->trb_address_map,
David Howellseb8ccd22013-03-28 18:48:35 +0000709 addr >> TRB_SEGMENT_SHIFT);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700710 xhci_ring_free(xhci, cur_ring);
711 stream_info->stream_rings[cur_stream] = NULL;
712 }
713 }
714 xhci_free_command(xhci, stream_info->free_streams_command);
715 xhci->cmd_ring_reserved_trbs--;
716 if (stream_info->stream_ctx_array)
717 xhci_free_stream_ctx(xhci,
718 stream_info->num_stream_ctxs,
719 stream_info->stream_ctx_array,
720 stream_info->ctx_array_dma);
721
722 if (stream_info)
723 kfree(stream_info->stream_rings);
724 kfree(stream_info);
725}
726
727
728/***************** Device context manipulation *************************/
729
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700730static void xhci_init_endpoint_timer(struct xhci_hcd *xhci,
731 struct xhci_virt_ep *ep)
732{
733 init_timer(&ep->stop_cmd_timer);
734 ep->stop_cmd_timer.data = (unsigned long) ep;
735 ep->stop_cmd_timer.function = xhci_stop_endpoint_command_watchdog;
736 ep->xhci = xhci;
737}
738
Sarah Sharp839c8172011-09-02 11:05:47 -0700739static void xhci_free_tt_info(struct xhci_hcd *xhci,
740 struct xhci_virt_device *virt_dev,
741 int slot_id)
742{
Sarah Sharp839c8172011-09-02 11:05:47 -0700743 struct list_head *tt_list_head;
Takashi Iwai46ed8f02012-06-01 10:06:23 +0200744 struct xhci_tt_bw_info *tt_info, *next;
745 bool slot_found = false;
Sarah Sharp839c8172011-09-02 11:05:47 -0700746
747 /* If the device never made it past the Set Address stage,
748 * it may not have the real_port set correctly.
749 */
750 if (virt_dev->real_port == 0 ||
751 virt_dev->real_port > HCS_MAX_PORTS(xhci->hcs_params1)) {
752 xhci_dbg(xhci, "Bad real port.\n");
753 return;
754 }
755
756 tt_list_head = &(xhci->rh_bw[virt_dev->real_port - 1].tts);
Takashi Iwai46ed8f02012-06-01 10:06:23 +0200757 list_for_each_entry_safe(tt_info, next, tt_list_head, tt_list) {
758 /* Multi-TT hubs will have more than one entry */
759 if (tt_info->slot_id == slot_id) {
760 slot_found = true;
761 list_del(&tt_info->tt_list);
762 kfree(tt_info);
763 } else if (slot_found) {
Sarah Sharp839c8172011-09-02 11:05:47 -0700764 break;
Takashi Iwai46ed8f02012-06-01 10:06:23 +0200765 }
Sarah Sharp839c8172011-09-02 11:05:47 -0700766 }
Sarah Sharp839c8172011-09-02 11:05:47 -0700767}
768
769int xhci_alloc_tt_info(struct xhci_hcd *xhci,
770 struct xhci_virt_device *virt_dev,
771 struct usb_device *hdev,
772 struct usb_tt *tt, gfp_t mem_flags)
773{
774 struct xhci_tt_bw_info *tt_info;
775 unsigned int num_ports;
776 int i, j;
777
778 if (!tt->multi)
779 num_ports = 1;
780 else
781 num_ports = hdev->maxchild;
782
783 for (i = 0; i < num_ports; i++, tt_info++) {
784 struct xhci_interval_bw_table *bw_table;
785
786 tt_info = kzalloc(sizeof(*tt_info), mem_flags);
787 if (!tt_info)
788 goto free_tts;
789 INIT_LIST_HEAD(&tt_info->tt_list);
790 list_add(&tt_info->tt_list,
791 &xhci->rh_bw[virt_dev->real_port - 1].tts);
792 tt_info->slot_id = virt_dev->udev->slot_id;
793 if (tt->multi)
794 tt_info->ttport = i+1;
795 bw_table = &tt_info->bw_table;
796 for (j = 0; j < XHCI_MAX_INTERVAL; j++)
797 INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
798 }
799 return 0;
800
801free_tts:
802 xhci_free_tt_info(xhci, virt_dev, virt_dev->udev->slot_id);
803 return -ENOMEM;
804}
805
806
807/* All the xhci_tds in the ring's TD list should be freed at this point.
808 * Should be called with xhci->lock held if there is any chance the TT lists
809 * will be manipulated by the configure endpoint, allocate device, or update
810 * hub functions while this function is removing the TT entries from the list.
811 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700812void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id)
813{
814 struct xhci_virt_device *dev;
815 int i;
Sarah Sharp2e279802011-09-02 11:05:50 -0700816 int old_active_eps = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700817
818 /* Slot ID 0 is reserved */
819 if (slot_id == 0 || !xhci->devs[slot_id])
820 return;
821
822 dev = xhci->devs[slot_id];
Sarah Sharp8e595a52009-07-27 12:03:31 -0700823 xhci->dcbaa->dev_context_ptrs[slot_id] = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700824 if (!dev)
825 return;
826
Sarah Sharp2e279802011-09-02 11:05:50 -0700827 if (dev->tt_info)
828 old_active_eps = dev->tt_info->active_eps;
829
Sarah Sharp8df75f42010-04-02 15:34:16 -0700830 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700831 if (dev->eps[i].ring)
832 xhci_ring_free(xhci, dev->eps[i].ring);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700833 if (dev->eps[i].stream_info)
834 xhci_free_stream_info(xhci,
835 dev->eps[i].stream_info);
Sarah Sharp2e279802011-09-02 11:05:50 -0700836 /* Endpoints on the TT/root port lists should have been removed
837 * when usb_disable_device() was called for the device.
838 * We can't drop them anyway, because the udev might have gone
839 * away by this point, and we can't tell what speed it was.
840 */
841 if (!list_empty(&dev->eps[i].bw_endpoint_list))
842 xhci_warn(xhci, "Slot %u endpoint %u "
843 "not removed from BW list!\n",
844 slot_id, i);
Sarah Sharp8df75f42010-04-02 15:34:16 -0700845 }
Sarah Sharp839c8172011-09-02 11:05:47 -0700846 /* If this is a hub, free the TT(s) from the TT list */
847 xhci_free_tt_info(xhci, dev, slot_id);
Sarah Sharp2e279802011-09-02 11:05:50 -0700848 /* If necessary, update the number of active TTs on this root port */
849 xhci_update_tt_active_eps(xhci, dev, old_active_eps);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700850
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800851 if (dev->ring_cache) {
852 for (i = 0; i < dev->num_rings_cached; i++)
853 xhci_ring_free(xhci, dev->ring_cache[i]);
854 kfree(dev->ring_cache);
855 }
856
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700857 if (dev->in_ctx)
John Yound115b042009-07-27 12:05:15 -0700858 xhci_free_container_ctx(xhci, dev->in_ctx);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700859 if (dev->out_ctx)
John Yound115b042009-07-27 12:05:15 -0700860 xhci_free_container_ctx(xhci, dev->out_ctx);
861
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700862 kfree(xhci->devs[slot_id]);
Randy Dunlap326b4812010-04-19 08:53:50 -0700863 xhci->devs[slot_id] = NULL;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700864}
865
866int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id,
867 struct usb_device *udev, gfp_t flags)
868{
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700869 struct xhci_virt_device *dev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700870 int i;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700871
872 /* Slot ID 0 is reserved */
873 if (slot_id == 0 || xhci->devs[slot_id]) {
874 xhci_warn(xhci, "Bad Slot ID %d\n", slot_id);
875 return 0;
876 }
877
878 xhci->devs[slot_id] = kzalloc(sizeof(*xhci->devs[slot_id]), flags);
879 if (!xhci->devs[slot_id])
880 return 0;
881 dev = xhci->devs[slot_id];
882
John Yound115b042009-07-27 12:05:15 -0700883 /* Allocate the (output) device context that will be used in the HC. */
884 dev->out_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_DEVICE, flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700885 if (!dev->out_ctx)
886 goto fail;
John Yound115b042009-07-27 12:05:15 -0700887
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700888 xhci_dbg(xhci, "Slot %d output ctx = 0x%llx (dma)\n", slot_id,
John Yound115b042009-07-27 12:05:15 -0700889 (unsigned long long)dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700890
891 /* Allocate the (input) device context for address device command */
John Yound115b042009-07-27 12:05:15 -0700892 dev->in_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT, flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700893 if (!dev->in_ctx)
894 goto fail;
John Yound115b042009-07-27 12:05:15 -0700895
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700896 xhci_dbg(xhci, "Slot %d input ctx = 0x%llx (dma)\n", slot_id,
John Yound115b042009-07-27 12:05:15 -0700897 (unsigned long long)dev->in_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700898
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700899 /* Initialize the cancellation list and watchdog timers for each ep */
900 for (i = 0; i < 31; i++) {
901 xhci_init_endpoint_timer(xhci, &dev->eps[i]);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700902 INIT_LIST_HEAD(&dev->eps[i].cancelled_td_list);
Sarah Sharp2e279802011-09-02 11:05:50 -0700903 INIT_LIST_HEAD(&dev->eps[i].bw_endpoint_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700904 }
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700905
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700906 /* Allocate endpoint 0 ring */
Andiry Xu2fdcd472012-03-05 17:49:39 +0800907 dev->eps[0].ring = xhci_ring_alloc(xhci, 2, 1, TYPE_CTRL, flags);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700908 if (!dev->eps[0].ring)
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700909 goto fail;
910
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800911 /* Allocate pointers to the ring cache */
912 dev->ring_cache = kzalloc(
913 sizeof(struct xhci_ring *)*XHCI_MAX_RINGS_CACHED,
914 flags);
915 if (!dev->ring_cache)
916 goto fail;
917 dev->num_rings_cached = 0;
918
Sarah Sharpf94e01862009-04-27 19:58:38 -0700919 init_completion(&dev->cmd_completion);
Sarah Sharp913a8a32009-09-04 10:53:13 -0700920 INIT_LIST_HEAD(&dev->cmd_list);
Andiry Xu64927732010-10-14 07:22:45 -0700921 dev->udev = udev;
Sarah Sharpf94e01862009-04-27 19:58:38 -0700922
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700923 /* Point to output device context in dcbaa. */
Matt Evans28ccd292011-03-29 13:40:46 +1100924 xhci->dcbaa->dev_context_ptrs[slot_id] = cpu_to_le64(dev->out_ctx->dma);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700925 xhci_dbg(xhci, "Set slot id %d dcbaa entry %p to 0x%llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100926 slot_id,
927 &xhci->dcbaa->dev_context_ptrs[slot_id],
Matt Evansf5960b62011-06-01 10:22:55 +1000928 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[slot_id]));
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700929
930 return 1;
931fail:
932 xhci_free_virt_device(xhci, slot_id);
933 return 0;
934}
935
Sarah Sharp2d1ee592010-07-09 17:08:54 +0200936void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
937 struct usb_device *udev)
938{
939 struct xhci_virt_device *virt_dev;
940 struct xhci_ep_ctx *ep0_ctx;
941 struct xhci_ring *ep_ring;
942
943 virt_dev = xhci->devs[udev->slot_id];
944 ep0_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, 0);
945 ep_ring = virt_dev->eps[0].ring;
946 /*
947 * FIXME we don't keep track of the dequeue pointer very well after a
948 * Set TR dequeue pointer, so we're setting the dequeue pointer of the
949 * host to our enqueue pointer. This should only be called after a
950 * configured device has reset, so all control transfers should have
951 * been completed or cancelled before the reset.
952 */
Matt Evans28ccd292011-03-29 13:40:46 +1100953 ep0_ctx->deq = cpu_to_le64(xhci_trb_virt_to_dma(ep_ring->enq_seg,
954 ep_ring->enqueue)
955 | ep_ring->cycle_state);
Sarah Sharp2d1ee592010-07-09 17:08:54 +0200956}
957
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800958/*
959 * The xHCI roothub may have ports of differing speeds in any order in the port
960 * status registers. xhci->port_array provides an array of the port speed for
961 * each offset into the port status registers.
962 *
963 * The xHCI hardware wants to know the roothub port number that the USB device
964 * is attached to (or the roothub port its ancestor hub is attached to). All we
965 * know is the index of that port under either the USB 2.0 or the USB 3.0
966 * roothub, but that doesn't give us the real index into the HW port status
Lan Tianyu3f5eb142013-03-19 16:48:12 +0800967 * registers. Call xhci_find_raw_port_number() to get real index.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800968 */
969static u32 xhci_find_real_port_number(struct xhci_hcd *xhci,
970 struct usb_device *udev)
971{
972 struct usb_device *top_dev;
Lan Tianyu3f5eb142013-03-19 16:48:12 +0800973 struct usb_hcd *hcd;
974
975 if (udev->speed == USB_SPEED_SUPER)
976 hcd = xhci->shared_hcd;
977 else
978 hcd = xhci->main_hcd;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800979
980 for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
981 top_dev = top_dev->parent)
982 /* Found device below root hub */;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800983
Lan Tianyu3f5eb142013-03-19 16:48:12 +0800984 return xhci_find_raw_port_number(hcd, top_dev->portnum);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800985}
986
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700987/* Setup an xHCI virtual device for a Set Address command */
988int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev)
989{
990 struct xhci_virt_device *dev;
991 struct xhci_ep_ctx *ep0_ctx;
John Yound115b042009-07-27 12:05:15 -0700992 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800993 u32 port_num;
Mathias Nymanbd18fd52013-04-23 17:17:40 -0700994 u32 max_packets;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800995 struct usb_device *top_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700996
997 dev = xhci->devs[udev->slot_id];
998 /* Slot ID 0 is reserved */
999 if (udev->slot_id == 0 || !dev) {
1000 xhci_warn(xhci, "Slot ID %d is not assigned to this device\n",
1001 udev->slot_id);
1002 return -EINVAL;
1003 }
John Yound115b042009-07-27 12:05:15 -07001004 ep0_ctx = xhci_get_ep_ctx(xhci, dev->in_ctx, 0);
John Yound115b042009-07-27 12:05:15 -07001005 slot_ctx = xhci_get_slot_ctx(xhci, dev->in_ctx);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001006
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001007 /* 3) Only the control endpoint is valid - one endpoint context */
Matt Evansf5960b62011-06-01 10:22:55 +10001008 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1) | udev->route);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001009 switch (udev->speed) {
1010 case USB_SPEED_SUPER:
Matt Evansf5960b62011-06-01 10:22:55 +10001011 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_SS);
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001012 max_packets = MAX_PACKET(512);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001013 break;
1014 case USB_SPEED_HIGH:
Matt Evansf5960b62011-06-01 10:22:55 +10001015 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_HS);
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001016 max_packets = MAX_PACKET(64);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001017 break;
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001018 /* USB core guesses at a 64-byte max packet first for FS devices */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001019 case USB_SPEED_FULL:
Matt Evansf5960b62011-06-01 10:22:55 +10001020 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_FS);
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001021 max_packets = MAX_PACKET(64);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001022 break;
1023 case USB_SPEED_LOW:
Matt Evansf5960b62011-06-01 10:22:55 +10001024 slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_LS);
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001025 max_packets = MAX_PACKET(8);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001026 break;
Greg Kroah-Hartman551cdbb2010-01-14 11:08:04 -08001027 case USB_SPEED_WIRELESS:
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001028 xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
1029 return -EINVAL;
1030 break;
1031 default:
1032 /* Speed was set earlier, this shouldn't happen. */
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001033 return -EINVAL;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001034 }
1035 /* Find the root hub port this device is under */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001036 port_num = xhci_find_real_port_number(xhci, udev);
1037 if (!port_num)
1038 return -EINVAL;
Matt Evansf5960b62011-06-01 10:22:55 +10001039 slot_ctx->dev_info2 |= cpu_to_le32(ROOT_HUB_PORT(port_num));
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001040 /* Set the port number in the virtual_device to the faked port number */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001041 for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
1042 top_dev = top_dev->parent)
1043 /* Found device below root hub */;
Sarah Sharpfe301822011-09-02 11:05:41 -07001044 dev->fake_port = top_dev->portnum;
Sarah Sharp66381752011-09-02 11:05:45 -07001045 dev->real_port = port_num;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001046 xhci_dbg(xhci, "Set root hub portnum to %d\n", port_num);
Sarah Sharpfe301822011-09-02 11:05:41 -07001047 xhci_dbg(xhci, "Set fake root hub portnum to %d\n", dev->fake_port);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001048
Sarah Sharp839c8172011-09-02 11:05:47 -07001049 /* Find the right bandwidth table that this device will be a part of.
1050 * If this is a full speed device attached directly to a root port (or a
1051 * decendent of one), it counts as a primary bandwidth domain, not a
1052 * secondary bandwidth domain under a TT. An xhci_tt_info structure
1053 * will never be created for the HS root hub.
1054 */
1055 if (!udev->tt || !udev->tt->hub->parent) {
1056 dev->bw_table = &xhci->rh_bw[port_num - 1].bw_table;
1057 } else {
1058 struct xhci_root_port_bw_info *rh_bw;
1059 struct xhci_tt_bw_info *tt_bw;
1060
1061 rh_bw = &xhci->rh_bw[port_num - 1];
1062 /* Find the right TT. */
1063 list_for_each_entry(tt_bw, &rh_bw->tts, tt_list) {
1064 if (tt_bw->slot_id != udev->tt->hub->slot_id)
1065 continue;
1066
1067 if (!dev->udev->tt->multi ||
1068 (udev->tt->multi &&
1069 tt_bw->ttport == dev->udev->ttport)) {
1070 dev->bw_table = &tt_bw->bw_table;
1071 dev->tt_info = tt_bw;
1072 break;
1073 }
1074 }
1075 if (!dev->tt_info)
1076 xhci_warn(xhci, "WARN: Didn't find a matching TT\n");
1077 }
1078
Sarah Sharpaa1b13e2011-03-03 05:40:51 -08001079 /* Is this a LS/FS device under an external HS hub? */
1080 if (udev->tt && udev->tt->hub->parent) {
Matt Evans28ccd292011-03-29 13:40:46 +11001081 slot_ctx->tt_info = cpu_to_le32(udev->tt->hub->slot_id |
1082 (udev->ttport << 8));
Sarah Sharp07b6de12009-09-04 10:53:19 -07001083 if (udev->tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11001084 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001085 }
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001086 xhci_dbg(xhci, "udev->tt = %p\n", udev->tt);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001087 xhci_dbg(xhci, "udev->ttport = 0x%x\n", udev->ttport);
1088
1089 /* Step 4 - ring already allocated */
1090 /* Step 5 */
Matt Evans28ccd292011-03-29 13:40:46 +11001091 ep0_ctx->ep_info2 = cpu_to_le32(EP_TYPE(CTRL_EP));
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001092
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001093 /* EP 0 can handle "burst" sizes of 1, so Max Burst Size field is 0 */
Mathias Nymanbd18fd52013-04-23 17:17:40 -07001094 ep0_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(0) | ERROR_COUNT(3) |
1095 max_packets);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001096
Matt Evans28ccd292011-03-29 13:40:46 +11001097 ep0_ctx->deq = cpu_to_le64(dev->eps[0].ring->first_seg->dma |
1098 dev->eps[0].ring->cycle_state);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001099
1100 /* Steps 7 and 8 were done in xhci_alloc_virt_device() */
1101
1102 return 0;
1103}
1104
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001105/*
1106 * Convert interval expressed as 2^(bInterval - 1) == interval into
1107 * straight exponent value 2^n == interval.
1108 *
1109 */
1110static unsigned int xhci_parse_exponent_interval(struct usb_device *udev,
1111 struct usb_host_endpoint *ep)
1112{
1113 unsigned int interval;
1114
1115 interval = clamp_val(ep->desc.bInterval, 1, 16) - 1;
1116 if (interval != ep->desc.bInterval - 1)
1117 dev_warn(&udev->dev,
Dmitry Torokhovcd3c18b2011-05-31 14:37:23 -07001118 "ep %#x - rounding interval to %d %sframes\n",
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001119 ep->desc.bEndpointAddress,
Dmitry Torokhovcd3c18b2011-05-31 14:37:23 -07001120 1 << interval,
1121 udev->speed == USB_SPEED_FULL ? "" : "micro");
1122
1123 if (udev->speed == USB_SPEED_FULL) {
1124 /*
1125 * Full speed isoc endpoints specify interval in frames,
1126 * not microframes. We are using microframes everywhere,
1127 * so adjust accordingly.
1128 */
1129 interval += 3; /* 1 frame = 2^3 uframes */
1130 }
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001131
1132 return interval;
1133}
1134
1135/*
Sarah Sharp340a3502012-02-13 14:42:11 -08001136 * Convert bInterval expressed in microframes (in 1-255 range) to exponent of
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001137 * microframes, rounded down to nearest power of 2.
1138 */
Sarah Sharp340a3502012-02-13 14:42:11 -08001139static unsigned int xhci_microframes_to_exponent(struct usb_device *udev,
1140 struct usb_host_endpoint *ep, unsigned int desc_interval,
1141 unsigned int min_exponent, unsigned int max_exponent)
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001142{
1143 unsigned int interval;
1144
Sarah Sharp340a3502012-02-13 14:42:11 -08001145 interval = fls(desc_interval) - 1;
1146 interval = clamp_val(interval, min_exponent, max_exponent);
1147 if ((1 << interval) != desc_interval)
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001148 dev_warn(&udev->dev,
1149 "ep %#x - rounding interval to %d microframes, ep desc says %d microframes\n",
1150 ep->desc.bEndpointAddress,
1151 1 << interval,
Sarah Sharp340a3502012-02-13 14:42:11 -08001152 desc_interval);
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001153
1154 return interval;
1155}
1156
Sarah Sharp340a3502012-02-13 14:42:11 -08001157static unsigned int xhci_parse_microframe_interval(struct usb_device *udev,
1158 struct usb_host_endpoint *ep)
1159{
Sarah Sharp55c19452012-12-17 14:12:35 -08001160 if (ep->desc.bInterval == 0)
1161 return 0;
Sarah Sharp340a3502012-02-13 14:42:11 -08001162 return xhci_microframes_to_exponent(udev, ep,
1163 ep->desc.bInterval, 0, 15);
1164}
1165
1166
1167static unsigned int xhci_parse_frame_interval(struct usb_device *udev,
1168 struct usb_host_endpoint *ep)
1169{
1170 return xhci_microframes_to_exponent(udev, ep,
1171 ep->desc.bInterval * 8, 3, 10);
1172}
1173
Sarah Sharpf94e01862009-04-27 19:58:38 -07001174/* Return the polling or NAK interval.
1175 *
1176 * The polling interval is expressed in "microframes". If xHCI's Interval field
1177 * is set to N, it will service the endpoint every 2^(Interval)*125us.
1178 *
1179 * The NAK interval is one NAK per 1 to 255 microframes, or no NAKs if interval
1180 * is set to 0.
1181 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -07001182static unsigned int xhci_get_endpoint_interval(struct usb_device *udev,
Sarah Sharpf94e01862009-04-27 19:58:38 -07001183 struct usb_host_endpoint *ep)
1184{
1185 unsigned int interval = 0;
1186
1187 switch (udev->speed) {
1188 case USB_SPEED_HIGH:
1189 /* Max NAK rate */
1190 if (usb_endpoint_xfer_control(&ep->desc) ||
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001191 usb_endpoint_xfer_bulk(&ep->desc)) {
Sarah Sharp340a3502012-02-13 14:42:11 -08001192 interval = xhci_parse_microframe_interval(udev, ep);
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001193 break;
1194 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001195 /* Fall through - SS and HS isoc/int have same decoding */
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001196
Sarah Sharpf94e01862009-04-27 19:58:38 -07001197 case USB_SPEED_SUPER:
1198 if (usb_endpoint_xfer_int(&ep->desc) ||
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001199 usb_endpoint_xfer_isoc(&ep->desc)) {
1200 interval = xhci_parse_exponent_interval(udev, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001201 }
1202 break;
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001203
Sarah Sharpf94e01862009-04-27 19:58:38 -07001204 case USB_SPEED_FULL:
Sarah Sharpb513d442011-05-13 13:10:01 -07001205 if (usb_endpoint_xfer_isoc(&ep->desc)) {
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001206 interval = xhci_parse_exponent_interval(udev, ep);
1207 break;
1208 }
1209 /*
Sarah Sharpb513d442011-05-13 13:10:01 -07001210 * Fall through for interrupt endpoint interval decoding
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001211 * since it uses the same rules as low speed interrupt
1212 * endpoints.
1213 */
1214
Sarah Sharpf94e01862009-04-27 19:58:38 -07001215 case USB_SPEED_LOW:
1216 if (usb_endpoint_xfer_int(&ep->desc) ||
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001217 usb_endpoint_xfer_isoc(&ep->desc)) {
1218
1219 interval = xhci_parse_frame_interval(udev, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001220 }
1221 break;
Dmitry Torokhovdfa49c42011-03-23 22:41:23 -07001222
Sarah Sharpf94e01862009-04-27 19:58:38 -07001223 default:
1224 BUG();
1225 }
1226 return EP_INTERVAL(interval);
1227}
1228
Sarah Sharpc30c7912010-07-10 15:48:01 +02001229/* The "Mult" field in the endpoint context is only set for SuperSpeed isoc eps.
Sarah Sharp1cf62242010-04-16 08:07:04 -07001230 * High speed endpoint descriptors can define "the number of additional
1231 * transaction opportunities per microframe", but that goes in the Max Burst
1232 * endpoint context field.
1233 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -07001234static u32 xhci_get_endpoint_mult(struct usb_device *udev,
Sarah Sharp1cf62242010-04-16 08:07:04 -07001235 struct usb_host_endpoint *ep)
1236{
Sarah Sharpc30c7912010-07-10 15:48:01 +02001237 if (udev->speed != USB_SPEED_SUPER ||
1238 !usb_endpoint_xfer_isoc(&ep->desc))
Sarah Sharp1cf62242010-04-16 08:07:04 -07001239 return 0;
Alan Stern842f1692010-04-30 12:44:46 -04001240 return ep->ss_ep_comp.bmAttributes;
Sarah Sharp1cf62242010-04-16 08:07:04 -07001241}
1242
Dmitry Torokhov575688e2011-03-20 02:15:16 -07001243static u32 xhci_get_endpoint_type(struct usb_device *udev,
Sarah Sharpf94e01862009-04-27 19:58:38 -07001244 struct usb_host_endpoint *ep)
1245{
1246 int in;
1247 u32 type;
1248
1249 in = usb_endpoint_dir_in(&ep->desc);
1250 if (usb_endpoint_xfer_control(&ep->desc)) {
1251 type = EP_TYPE(CTRL_EP);
1252 } else if (usb_endpoint_xfer_bulk(&ep->desc)) {
1253 if (in)
1254 type = EP_TYPE(BULK_IN_EP);
1255 else
1256 type = EP_TYPE(BULK_OUT_EP);
1257 } else if (usb_endpoint_xfer_isoc(&ep->desc)) {
1258 if (in)
1259 type = EP_TYPE(ISOC_IN_EP);
1260 else
1261 type = EP_TYPE(ISOC_OUT_EP);
1262 } else if (usb_endpoint_xfer_int(&ep->desc)) {
1263 if (in)
1264 type = EP_TYPE(INT_IN_EP);
1265 else
1266 type = EP_TYPE(INT_OUT_EP);
1267 } else {
Mathias Nyman17d655542013-04-24 17:24:58 +03001268 type = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001269 }
1270 return type;
1271}
1272
Sarah Sharp9238f252010-04-16 08:07:27 -07001273/* Return the maximum endpoint service interval time (ESIT) payload.
1274 * Basically, this is the maxpacket size, multiplied by the burst size
1275 * and mult size.
1276 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -07001277static u32 xhci_get_max_esit_payload(struct xhci_hcd *xhci,
Sarah Sharp9238f252010-04-16 08:07:27 -07001278 struct usb_device *udev,
1279 struct usb_host_endpoint *ep)
1280{
1281 int max_burst;
1282 int max_packet;
1283
1284 /* Only applies for interrupt or isochronous endpoints */
1285 if (usb_endpoint_xfer_control(&ep->desc) ||
1286 usb_endpoint_xfer_bulk(&ep->desc))
1287 return 0;
1288
Alan Stern842f1692010-04-30 12:44:46 -04001289 if (udev->speed == USB_SPEED_SUPER)
Sebastian Andrzej Siewior64b3c302011-04-11 20:19:12 +02001290 return le16_to_cpu(ep->ss_ep_comp.wBytesPerInterval);
Sarah Sharp9238f252010-04-16 08:07:27 -07001291
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001292 max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
1293 max_burst = (usb_endpoint_maxp(&ep->desc) & 0x1800) >> 11;
Sarah Sharp9238f252010-04-16 08:07:27 -07001294 /* A 0 in max burst means 1 transfer per ESIT */
1295 return max_packet * (max_burst + 1);
1296}
1297
Sarah Sharp8df75f42010-04-02 15:34:16 -07001298/* Set up an endpoint with one ring segment. Do not allocate stream rings.
1299 * Drivers will have to call usb_alloc_streams() to do that.
1300 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07001301int xhci_endpoint_init(struct xhci_hcd *xhci,
1302 struct xhci_virt_device *virt_dev,
1303 struct usb_device *udev,
Sarah Sharpf88ba782009-05-14 11:44:22 -07001304 struct usb_host_endpoint *ep,
1305 gfp_t mem_flags)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001306{
1307 unsigned int ep_index;
1308 struct xhci_ep_ctx *ep_ctx;
1309 struct xhci_ring *ep_ring;
1310 unsigned int max_packet;
1311 unsigned int max_burst;
Andiry Xu3b72fca2012-03-05 17:49:32 +08001312 enum xhci_ring_type type;
Sarah Sharp9238f252010-04-16 08:07:27 -07001313 u32 max_esit_payload;
Mathias Nyman17d655542013-04-24 17:24:58 +03001314 u32 endpoint_type;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001315
1316 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001317 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001318
Mathias Nyman17d655542013-04-24 17:24:58 +03001319 endpoint_type = xhci_get_endpoint_type(udev, ep);
1320 if (!endpoint_type)
1321 return -EINVAL;
1322 ep_ctx->ep_info2 = cpu_to_le32(endpoint_type);
1323
Andiry Xu3b72fca2012-03-05 17:49:32 +08001324 type = usb_endpoint_type(&ep->desc);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001325 /* Set up the endpoint ring */
Andiry Xu8dfec612012-03-05 17:49:37 +08001326 virt_dev->eps[ep_index].new_ring =
Andiry Xu2fdcd472012-03-05 17:49:39 +08001327 xhci_ring_alloc(xhci, 2, 1, type, mem_flags);
Sarah Sharp74f9fe22009-12-03 09:44:29 -08001328 if (!virt_dev->eps[ep_index].new_ring) {
1329 /* Attempt to use the ring cache */
1330 if (virt_dev->num_rings_cached == 0)
1331 return -ENOMEM;
1332 virt_dev->eps[ep_index].new_ring =
1333 virt_dev->ring_cache[virt_dev->num_rings_cached];
1334 virt_dev->ring_cache[virt_dev->num_rings_cached] = NULL;
1335 virt_dev->num_rings_cached--;
Andiry Xu7e393a82011-09-23 14:19:54 -07001336 xhci_reinit_cached_ring(xhci, virt_dev->eps[ep_index].new_ring,
Andiry Xu186a7ef2012-03-05 17:49:36 +08001337 1, type);
Sarah Sharp74f9fe22009-12-03 09:44:29 -08001338 }
Andiry Xud18240d2010-07-22 15:23:25 -07001339 virt_dev->eps[ep_index].skip = false;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001340 ep_ring = virt_dev->eps[ep_index].new_ring;
Matt Evans28ccd292011-03-29 13:40:46 +11001341 ep_ctx->deq = cpu_to_le64(ep_ring->first_seg->dma | ep_ring->cycle_state);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001342
Matt Evans28ccd292011-03-29 13:40:46 +11001343 ep_ctx->ep_info = cpu_to_le32(xhci_get_endpoint_interval(udev, ep)
1344 | EP_MULT(xhci_get_endpoint_mult(udev, ep)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001345
1346 /* FIXME dig Mult and streams info out of ep companion desc */
1347
Sarah Sharp47692d12009-07-27 12:04:27 -07001348 /* Allow 3 retries for everything but isoc;
Andiry Xu7b1fc2e2011-05-05 18:14:00 +08001349 * CErr shall be set to 0 for Isoch endpoints.
Sarah Sharp47692d12009-07-27 12:04:27 -07001350 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07001351 if (!usb_endpoint_xfer_isoc(&ep->desc))
Mathias Nyman17d655542013-04-24 17:24:58 +03001352 ep_ctx->ep_info2 |= cpu_to_le32(ERROR_COUNT(3));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001353 else
Mathias Nyman17d655542013-04-24 17:24:58 +03001354 ep_ctx->ep_info2 |= cpu_to_le32(ERROR_COUNT(0));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001355
1356 /* Set the max packet size and max burst */
Alan Sterne4f47e32013-05-08 11:18:05 -04001357 max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
1358 max_burst = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001359 switch (udev->speed) {
1360 case USB_SPEED_SUPER:
Sarah Sharpb10de142009-04-27 19:58:50 -07001361 /* dig out max burst from ep companion desc */
Alan Sterne4f47e32013-05-08 11:18:05 -04001362 max_burst = ep->ss_ep_comp.bMaxBurst;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001363 break;
1364 case USB_SPEED_HIGH:
Alan Sterne4f47e32013-05-08 11:18:05 -04001365 /* Some devices get this wrong */
1366 if (usb_endpoint_xfer_bulk(&ep->desc))
1367 max_packet = 512;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001368 /* bits 11:12 specify the number of additional transaction
1369 * opportunities per microframe (USB 2.0, section 9.6.6)
1370 */
1371 if (usb_endpoint_xfer_isoc(&ep->desc) ||
1372 usb_endpoint_xfer_int(&ep->desc)) {
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001373 max_burst = (usb_endpoint_maxp(&ep->desc)
Matt Evans28ccd292011-03-29 13:40:46 +11001374 & 0x1800) >> 11;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001375 }
Alan Sterne4f47e32013-05-08 11:18:05 -04001376 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001377 case USB_SPEED_FULL:
1378 case USB_SPEED_LOW:
Sarah Sharpf94e01862009-04-27 19:58:38 -07001379 break;
1380 default:
1381 BUG();
1382 }
Alan Sterne4f47e32013-05-08 11:18:05 -04001383 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet) |
1384 MAX_BURST(max_burst));
Sarah Sharp9238f252010-04-16 08:07:27 -07001385 max_esit_payload = xhci_get_max_esit_payload(xhci, udev, ep);
Matt Evans28ccd292011-03-29 13:40:46 +11001386 ep_ctx->tx_info = cpu_to_le32(MAX_ESIT_PAYLOAD_FOR_EP(max_esit_payload));
Sarah Sharp9238f252010-04-16 08:07:27 -07001387
1388 /*
1389 * XXX no idea how to calculate the average TRB buffer length for bulk
1390 * endpoints, as the driver gives us no clue how big each scatter gather
1391 * list entry (or buffer) is going to be.
1392 *
1393 * For isochronous and interrupt endpoints, we set it to the max
1394 * available, until we have new API in the USB core to allow drivers to
1395 * declare how much bandwidth they actually need.
1396 *
1397 * Normally, it would be calculated by taking the total of the buffer
1398 * lengths in the TD and then dividing by the number of TRBs in a TD,
1399 * including link TRBs, No-op TRBs, and Event data TRBs. Since we don't
1400 * use Event Data TRBs, and we don't chain in a link TRB on short
1401 * transfers, we're basically dividing by 1.
Andiry Xu51eb01a2011-05-05 18:13:58 +08001402 *
1403 * xHCI 1.0 specification indicates that the Average TRB Length should
1404 * be set to 8 for control endpoints.
Sarah Sharp9238f252010-04-16 08:07:27 -07001405 */
Andiry Xu51eb01a2011-05-05 18:13:58 +08001406 if (usb_endpoint_xfer_control(&ep->desc) && xhci->hci_version == 0x100)
1407 ep_ctx->tx_info |= cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(8));
1408 else
1409 ep_ctx->tx_info |=
1410 cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(max_esit_payload));
Sarah Sharp9238f252010-04-16 08:07:27 -07001411
Sarah Sharpf94e01862009-04-27 19:58:38 -07001412 /* FIXME Debug endpoint context */
1413 return 0;
1414}
1415
1416void xhci_endpoint_zero(struct xhci_hcd *xhci,
1417 struct xhci_virt_device *virt_dev,
1418 struct usb_host_endpoint *ep)
1419{
1420 unsigned int ep_index;
1421 struct xhci_ep_ctx *ep_ctx;
1422
1423 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001424 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001425
1426 ep_ctx->ep_info = 0;
1427 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001428 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001429 ep_ctx->tx_info = 0;
1430 /* Don't free the endpoint ring until the set interface or configuration
1431 * request succeeds.
1432 */
1433}
1434
Sarah Sharp9af5d712011-09-02 11:05:48 -07001435void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info)
1436{
1437 bw_info->ep_interval = 0;
1438 bw_info->mult = 0;
1439 bw_info->num_packets = 0;
1440 bw_info->max_packet_size = 0;
1441 bw_info->type = 0;
1442 bw_info->max_esit_payload = 0;
1443}
1444
1445void xhci_update_bw_info(struct xhci_hcd *xhci,
1446 struct xhci_container_ctx *in_ctx,
1447 struct xhci_input_control_ctx *ctrl_ctx,
1448 struct xhci_virt_device *virt_dev)
1449{
1450 struct xhci_bw_info *bw_info;
1451 struct xhci_ep_ctx *ep_ctx;
1452 unsigned int ep_type;
1453 int i;
1454
1455 for (i = 1; i < 31; ++i) {
1456 bw_info = &virt_dev->eps[i].bw_info;
1457
1458 /* We can't tell what endpoint type is being dropped, but
1459 * unconditionally clearing the bandwidth info for non-periodic
1460 * endpoints should be harmless because the info will never be
1461 * set in the first place.
1462 */
1463 if (!EP_IS_ADDED(ctrl_ctx, i) && EP_IS_DROPPED(ctrl_ctx, i)) {
1464 /* Dropped endpoint */
1465 xhci_clear_endpoint_bw_info(bw_info);
1466 continue;
1467 }
1468
1469 if (EP_IS_ADDED(ctrl_ctx, i)) {
1470 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, i);
1471 ep_type = CTX_TO_EP_TYPE(le32_to_cpu(ep_ctx->ep_info2));
1472
1473 /* Ignore non-periodic endpoints */
1474 if (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
1475 ep_type != ISOC_IN_EP &&
1476 ep_type != INT_IN_EP)
1477 continue;
1478
1479 /* Added or changed endpoint */
1480 bw_info->ep_interval = CTX_TO_EP_INTERVAL(
1481 le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp170c0262011-09-13 16:41:12 -07001482 /* Number of packets and mult are zero-based in the
1483 * input context, but we want one-based for the
1484 * interval table.
Sarah Sharp9af5d712011-09-02 11:05:48 -07001485 */
Sarah Sharp170c0262011-09-13 16:41:12 -07001486 bw_info->mult = CTX_TO_EP_MULT(
1487 le32_to_cpu(ep_ctx->ep_info)) + 1;
Sarah Sharp9af5d712011-09-02 11:05:48 -07001488 bw_info->num_packets = CTX_TO_MAX_BURST(
1489 le32_to_cpu(ep_ctx->ep_info2)) + 1;
1490 bw_info->max_packet_size = MAX_PACKET_DECODED(
1491 le32_to_cpu(ep_ctx->ep_info2));
1492 bw_info->type = ep_type;
1493 bw_info->max_esit_payload = CTX_TO_MAX_ESIT_PAYLOAD(
1494 le32_to_cpu(ep_ctx->tx_info));
1495 }
1496 }
1497}
1498
Sarah Sharpf2217e82009-08-07 14:04:43 -07001499/* Copy output xhci_ep_ctx to the input xhci_ep_ctx copy.
1500 * Useful when you want to change one particular aspect of the endpoint and then
1501 * issue a configure endpoint command.
1502 */
1503void xhci_endpoint_copy(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001504 struct xhci_container_ctx *in_ctx,
1505 struct xhci_container_ctx *out_ctx,
1506 unsigned int ep_index)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001507{
1508 struct xhci_ep_ctx *out_ep_ctx;
1509 struct xhci_ep_ctx *in_ep_ctx;
1510
Sarah Sharp913a8a32009-09-04 10:53:13 -07001511 out_ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
1512 in_ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001513
1514 in_ep_ctx->ep_info = out_ep_ctx->ep_info;
1515 in_ep_ctx->ep_info2 = out_ep_ctx->ep_info2;
1516 in_ep_ctx->deq = out_ep_ctx->deq;
1517 in_ep_ctx->tx_info = out_ep_ctx->tx_info;
1518}
1519
1520/* Copy output xhci_slot_ctx to the input xhci_slot_ctx.
1521 * Useful when you want to change one particular aspect of the endpoint and then
1522 * issue a configure endpoint command. Only the context entries field matters,
1523 * but we'll copy the whole thing anyway.
1524 */
Sarah Sharp913a8a32009-09-04 10:53:13 -07001525void xhci_slot_copy(struct xhci_hcd *xhci,
1526 struct xhci_container_ctx *in_ctx,
1527 struct xhci_container_ctx *out_ctx)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001528{
1529 struct xhci_slot_ctx *in_slot_ctx;
1530 struct xhci_slot_ctx *out_slot_ctx;
1531
Sarah Sharp913a8a32009-09-04 10:53:13 -07001532 in_slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
1533 out_slot_ctx = xhci_get_slot_ctx(xhci, out_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001534
1535 in_slot_ctx->dev_info = out_slot_ctx->dev_info;
1536 in_slot_ctx->dev_info2 = out_slot_ctx->dev_info2;
1537 in_slot_ctx->tt_info = out_slot_ctx->tt_info;
1538 in_slot_ctx->dev_state = out_slot_ctx->dev_state;
1539}
1540
John Youn254c80a2009-07-27 12:05:03 -07001541/* Set up the scratchpad buffer array and scratchpad buffers, if needed. */
1542static int scratchpad_alloc(struct xhci_hcd *xhci, gfp_t flags)
1543{
1544 int i;
1545 struct device *dev = xhci_to_hcd(xhci)->self.controller;
1546 int num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
1547
1548 xhci_dbg(xhci, "Allocating %d scratchpad buffers\n", num_sp);
1549
1550 if (!num_sp)
1551 return 0;
1552
1553 xhci->scratchpad = kzalloc(sizeof(*xhci->scratchpad), flags);
1554 if (!xhci->scratchpad)
1555 goto fail_sp;
1556
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001557 xhci->scratchpad->sp_array = dma_alloc_coherent(dev,
John Youn254c80a2009-07-27 12:05:03 -07001558 num_sp * sizeof(u64),
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001559 &xhci->scratchpad->sp_dma, flags);
John Youn254c80a2009-07-27 12:05:03 -07001560 if (!xhci->scratchpad->sp_array)
1561 goto fail_sp2;
1562
1563 xhci->scratchpad->sp_buffers = kzalloc(sizeof(void *) * num_sp, flags);
1564 if (!xhci->scratchpad->sp_buffers)
1565 goto fail_sp3;
1566
1567 xhci->scratchpad->sp_dma_buffers =
1568 kzalloc(sizeof(dma_addr_t) * num_sp, flags);
1569
1570 if (!xhci->scratchpad->sp_dma_buffers)
1571 goto fail_sp4;
1572
Matt Evans28ccd292011-03-29 13:40:46 +11001573 xhci->dcbaa->dev_context_ptrs[0] = cpu_to_le64(xhci->scratchpad->sp_dma);
John Youn254c80a2009-07-27 12:05:03 -07001574 for (i = 0; i < num_sp; i++) {
1575 dma_addr_t dma;
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001576 void *buf = dma_alloc_coherent(dev, xhci->page_size, &dma,
1577 flags);
John Youn254c80a2009-07-27 12:05:03 -07001578 if (!buf)
1579 goto fail_sp5;
1580
1581 xhci->scratchpad->sp_array[i] = dma;
1582 xhci->scratchpad->sp_buffers[i] = buf;
1583 xhci->scratchpad->sp_dma_buffers[i] = dma;
1584 }
1585
1586 return 0;
1587
1588 fail_sp5:
1589 for (i = i - 1; i >= 0; i--) {
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001590 dma_free_coherent(dev, xhci->page_size,
John Youn254c80a2009-07-27 12:05:03 -07001591 xhci->scratchpad->sp_buffers[i],
1592 xhci->scratchpad->sp_dma_buffers[i]);
1593 }
1594 kfree(xhci->scratchpad->sp_dma_buffers);
1595
1596 fail_sp4:
1597 kfree(xhci->scratchpad->sp_buffers);
1598
1599 fail_sp3:
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001600 dma_free_coherent(dev, num_sp * sizeof(u64),
John Youn254c80a2009-07-27 12:05:03 -07001601 xhci->scratchpad->sp_array,
1602 xhci->scratchpad->sp_dma);
1603
1604 fail_sp2:
1605 kfree(xhci->scratchpad);
1606 xhci->scratchpad = NULL;
1607
1608 fail_sp:
1609 return -ENOMEM;
1610}
1611
1612static void scratchpad_free(struct xhci_hcd *xhci)
1613{
1614 int num_sp;
1615 int i;
1616 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
1617
1618 if (!xhci->scratchpad)
1619 return;
1620
1621 num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
1622
1623 for (i = 0; i < num_sp; i++) {
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001624 dma_free_coherent(&pdev->dev, xhci->page_size,
John Youn254c80a2009-07-27 12:05:03 -07001625 xhci->scratchpad->sp_buffers[i],
1626 xhci->scratchpad->sp_dma_buffers[i]);
1627 }
1628 kfree(xhci->scratchpad->sp_dma_buffers);
1629 kfree(xhci->scratchpad->sp_buffers);
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001630 dma_free_coherent(&pdev->dev, num_sp * sizeof(u64),
John Youn254c80a2009-07-27 12:05:03 -07001631 xhci->scratchpad->sp_array,
1632 xhci->scratchpad->sp_dma);
1633 kfree(xhci->scratchpad);
1634 xhci->scratchpad = NULL;
1635}
1636
Sarah Sharp913a8a32009-09-04 10:53:13 -07001637struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
Sarah Sharpa1d78c12009-12-09 15:59:03 -08001638 bool allocate_in_ctx, bool allocate_completion,
1639 gfp_t mem_flags)
Sarah Sharp913a8a32009-09-04 10:53:13 -07001640{
1641 struct xhci_command *command;
1642
1643 command = kzalloc(sizeof(*command), mem_flags);
1644 if (!command)
1645 return NULL;
1646
Sarah Sharpa1d78c12009-12-09 15:59:03 -08001647 if (allocate_in_ctx) {
1648 command->in_ctx =
1649 xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT,
1650 mem_flags);
1651 if (!command->in_ctx) {
1652 kfree(command);
1653 return NULL;
1654 }
Julia Lawall06e18292009-11-21 12:51:47 +01001655 }
Sarah Sharp913a8a32009-09-04 10:53:13 -07001656
1657 if (allocate_completion) {
1658 command->completion =
1659 kzalloc(sizeof(struct completion), mem_flags);
1660 if (!command->completion) {
1661 xhci_free_container_ctx(xhci, command->in_ctx);
Julia Lawall06e18292009-11-21 12:51:47 +01001662 kfree(command);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001663 return NULL;
1664 }
1665 init_completion(command->completion);
1666 }
1667
1668 command->status = 0;
1669 INIT_LIST_HEAD(&command->cmd_list);
1670 return command;
1671}
1672
Andiry Xu8e51adc2010-07-22 15:23:31 -07001673void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv)
1674{
Andiry Xu2ffdea22011-09-02 11:05:57 -07001675 if (urb_priv) {
1676 kfree(urb_priv->td[0]);
1677 kfree(urb_priv);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001678 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001679}
1680
Sarah Sharp913a8a32009-09-04 10:53:13 -07001681void xhci_free_command(struct xhci_hcd *xhci,
1682 struct xhci_command *command)
1683{
1684 xhci_free_container_ctx(xhci,
1685 command->in_ctx);
1686 kfree(command->completion);
1687 kfree(command);
1688}
1689
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001690void xhci_mem_cleanup(struct xhci_hcd *xhci)
1691{
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001692 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Andiry Xu95743232011-09-23 14:19:51 -07001693 struct dev_info *dev_info, *next;
Elric Fub92cc662012-06-27 16:31:12 +08001694 struct xhci_cd *cur_cd, *next_cd;
Andiry Xu95743232011-09-23 14:19:51 -07001695 unsigned long flags;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001696 int size;
Takashi Iwai32f1d2c2012-06-01 10:06:24 +02001697 int i, j, num_ports;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001698
1699 /* Free the Event Ring Segment Table and the actual Event Ring */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001700 size = sizeof(struct xhci_erst_entry)*(xhci->erst.num_entries);
1701 if (xhci->erst.entries)
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001702 dma_free_coherent(&pdev->dev, size,
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001703 xhci->erst.entries, xhci->erst.erst_dma_addr);
1704 xhci->erst.entries = NULL;
1705 xhci_dbg(xhci, "Freed ERST\n");
1706 if (xhci->event_ring)
1707 xhci_ring_free(xhci, xhci->event_ring);
1708 xhci->event_ring = NULL;
1709 xhci_dbg(xhci, "Freed event ring\n");
1710
Sarah Sharpdbc33302012-05-08 07:32:03 -07001711 if (xhci->lpm_command)
1712 xhci_free_command(xhci, xhci->lpm_command);
Sarah Sharp33b28312012-05-08 07:09:26 -07001713 xhci->cmd_ring_reserved_trbs = 0;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001714 if (xhci->cmd_ring)
1715 xhci_ring_free(xhci, xhci->cmd_ring);
1716 xhci->cmd_ring = NULL;
1717 xhci_dbg(xhci, "Freed command ring\n");
Elric Fub92cc662012-06-27 16:31:12 +08001718 list_for_each_entry_safe(cur_cd, next_cd,
1719 &xhci->cancel_cmd_list, cancel_cmd_list) {
1720 list_del(&cur_cd->cancel_cmd_list);
1721 kfree(cur_cd);
1722 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001723
1724 for (i = 1; i < MAX_HC_SLOTS; ++i)
1725 xhci_free_virt_device(xhci, i);
1726
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001727 if (xhci->segment_pool)
1728 dma_pool_destroy(xhci->segment_pool);
1729 xhci->segment_pool = NULL;
1730 xhci_dbg(xhci, "Freed segment pool\n");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001731
1732 if (xhci->device_pool)
1733 dma_pool_destroy(xhci->device_pool);
1734 xhci->device_pool = NULL;
1735 xhci_dbg(xhci, "Freed device context pool\n");
1736
Sarah Sharp8df75f42010-04-02 15:34:16 -07001737 if (xhci->small_streams_pool)
1738 dma_pool_destroy(xhci->small_streams_pool);
1739 xhci->small_streams_pool = NULL;
1740 xhci_dbg(xhci, "Freed small stream array pool\n");
1741
1742 if (xhci->medium_streams_pool)
1743 dma_pool_destroy(xhci->medium_streams_pool);
1744 xhci->medium_streams_pool = NULL;
1745 xhci_dbg(xhci, "Freed medium stream array pool\n");
1746
Sarah Sharpa74588f2009-04-27 19:53:42 -07001747 if (xhci->dcbaa)
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07001748 dma_free_coherent(&pdev->dev, sizeof(*xhci->dcbaa),
Sarah Sharpa74588f2009-04-27 19:53:42 -07001749 xhci->dcbaa, xhci->dcbaa->dma);
1750 xhci->dcbaa = NULL;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001751
Sarah Sharp5294bea2009-11-04 11:22:19 -08001752 scratchpad_free(xhci);
Sarah Sharpda6699c2010-10-26 16:47:13 -07001753
Andiry Xu95743232011-09-23 14:19:51 -07001754 spin_lock_irqsave(&xhci->lock, flags);
1755 list_for_each_entry_safe(dev_info, next, &xhci->lpm_failed_devs, list) {
1756 list_del(&dev_info->list);
1757 kfree(dev_info);
1758 }
1759 spin_unlock_irqrestore(&xhci->lock, flags);
1760
Vladimir Murzin88696ae2013-04-09 22:33:31 +04001761 if (!xhci->rh_bw)
1762 goto no_bw;
1763
Takashi Iwai32f1d2c2012-06-01 10:06:24 +02001764 num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1765 for (i = 0; i < num_ports; i++) {
1766 struct xhci_interval_bw_table *bwt = &xhci->rh_bw[i].bw_table;
1767 for (j = 0; j < XHCI_MAX_INTERVAL; j++) {
1768 struct list_head *ep = &bwt->interval_bw[j].endpoints;
1769 while (!list_empty(ep))
1770 list_del_init(ep->next);
Oliver Neukumf8a9e722012-05-10 10:19:21 +02001771 }
1772 }
1773
Takashi Iwai32f1d2c2012-06-01 10:06:24 +02001774 for (i = 0; i < num_ports; i++) {
1775 struct xhci_tt_bw_info *tt, *n;
1776 list_for_each_entry_safe(tt, n, &xhci->rh_bw[i].tts, tt_list) {
1777 list_del(&tt->tt_list);
1778 kfree(tt);
1779 }
Oliver Neukumf8a9e722012-05-10 10:19:21 +02001780 }
1781
Vladimir Murzin88696ae2013-04-09 22:33:31 +04001782no_bw:
Sarah Sharpda6699c2010-10-26 16:47:13 -07001783 xhci->num_usb2_ports = 0;
1784 xhci->num_usb3_ports = 0;
Oliver Neukumf8a9e722012-05-10 10:19:21 +02001785 xhci->num_active_eps = 0;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001786 kfree(xhci->usb2_ports);
1787 kfree(xhci->usb3_ports);
1788 kfree(xhci->port_array);
Sarah Sharp839c8172011-09-02 11:05:47 -07001789 kfree(xhci->rh_bw);
Mathias Nymanb630d4b2013-05-23 17:14:28 +03001790 kfree(xhci->ext_caps);
Sarah Sharpda6699c2010-10-26 16:47:13 -07001791
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001792 xhci->page_size = 0;
1793 xhci->page_shift = 0;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001794 xhci->bus_state[0].bus_suspended = 0;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001795 xhci->bus_state[1].bus_suspended = 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001796}
1797
Sarah Sharp6648f292009-11-09 13:35:23 -08001798static int xhci_test_trb_in_td(struct xhci_hcd *xhci,
1799 struct xhci_segment *input_seg,
1800 union xhci_trb *start_trb,
1801 union xhci_trb *end_trb,
1802 dma_addr_t input_dma,
1803 struct xhci_segment *result_seg,
1804 char *test_name, int test_number)
1805{
1806 unsigned long long start_dma;
1807 unsigned long long end_dma;
1808 struct xhci_segment *seg;
1809
1810 start_dma = xhci_trb_virt_to_dma(input_seg, start_trb);
1811 end_dma = xhci_trb_virt_to_dma(input_seg, end_trb);
1812
1813 seg = trb_in_td(input_seg, start_trb, end_trb, input_dma);
1814 if (seg != result_seg) {
1815 xhci_warn(xhci, "WARN: %s TRB math test %d failed!\n",
1816 test_name, test_number);
1817 xhci_warn(xhci, "Tested TRB math w/ seg %p and "
1818 "input DMA 0x%llx\n",
1819 input_seg,
1820 (unsigned long long) input_dma);
1821 xhci_warn(xhci, "starting TRB %p (0x%llx DMA), "
1822 "ending TRB %p (0x%llx DMA)\n",
1823 start_trb, start_dma,
1824 end_trb, end_dma);
1825 xhci_warn(xhci, "Expected seg %p, got seg %p\n",
1826 result_seg, seg);
1827 return -1;
1828 }
1829 return 0;
1830}
1831
1832/* TRB math checks for xhci_trb_in_td(), using the command and event rings. */
1833static int xhci_check_trb_in_td_math(struct xhci_hcd *xhci, gfp_t mem_flags)
1834{
1835 struct {
1836 dma_addr_t input_dma;
1837 struct xhci_segment *result_seg;
1838 } simple_test_vector [] = {
1839 /* A zeroed DMA field should fail */
1840 { 0, NULL },
1841 /* One TRB before the ring start should fail */
1842 { xhci->event_ring->first_seg->dma - 16, NULL },
1843 /* One byte before the ring start should fail */
1844 { xhci->event_ring->first_seg->dma - 1, NULL },
1845 /* Starting TRB should succeed */
1846 { xhci->event_ring->first_seg->dma, xhci->event_ring->first_seg },
1847 /* Ending TRB should succeed */
1848 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16,
1849 xhci->event_ring->first_seg },
1850 /* One byte after the ring end should fail */
1851 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16 + 1, NULL },
1852 /* One TRB after the ring end should fail */
1853 { xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT)*16, NULL },
1854 /* An address of all ones should fail */
1855 { (dma_addr_t) (~0), NULL },
1856 };
1857 struct {
1858 struct xhci_segment *input_seg;
1859 union xhci_trb *start_trb;
1860 union xhci_trb *end_trb;
1861 dma_addr_t input_dma;
1862 struct xhci_segment *result_seg;
1863 } complex_test_vector [] = {
1864 /* Test feeding a valid DMA address from a different ring */
1865 { .input_seg = xhci->event_ring->first_seg,
1866 .start_trb = xhci->event_ring->first_seg->trbs,
1867 .end_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
1868 .input_dma = xhci->cmd_ring->first_seg->dma,
1869 .result_seg = NULL,
1870 },
1871 /* Test feeding a valid end TRB from a different ring */
1872 { .input_seg = xhci->event_ring->first_seg,
1873 .start_trb = xhci->event_ring->first_seg->trbs,
1874 .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
1875 .input_dma = xhci->cmd_ring->first_seg->dma,
1876 .result_seg = NULL,
1877 },
1878 /* Test feeding a valid start and end TRB from a different ring */
1879 { .input_seg = xhci->event_ring->first_seg,
1880 .start_trb = xhci->cmd_ring->first_seg->trbs,
1881 .end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
1882 .input_dma = xhci->cmd_ring->first_seg->dma,
1883 .result_seg = NULL,
1884 },
1885 /* TRB in this ring, but after this TD */
1886 { .input_seg = xhci->event_ring->first_seg,
1887 .start_trb = &xhci->event_ring->first_seg->trbs[0],
1888 .end_trb = &xhci->event_ring->first_seg->trbs[3],
1889 .input_dma = xhci->event_ring->first_seg->dma + 4*16,
1890 .result_seg = NULL,
1891 },
1892 /* TRB in this ring, but before this TD */
1893 { .input_seg = xhci->event_ring->first_seg,
1894 .start_trb = &xhci->event_ring->first_seg->trbs[3],
1895 .end_trb = &xhci->event_ring->first_seg->trbs[6],
1896 .input_dma = xhci->event_ring->first_seg->dma + 2*16,
1897 .result_seg = NULL,
1898 },
1899 /* TRB in this ring, but after this wrapped TD */
1900 { .input_seg = xhci->event_ring->first_seg,
1901 .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
1902 .end_trb = &xhci->event_ring->first_seg->trbs[1],
1903 .input_dma = xhci->event_ring->first_seg->dma + 2*16,
1904 .result_seg = NULL,
1905 },
1906 /* TRB in this ring, but before this wrapped TD */
1907 { .input_seg = xhci->event_ring->first_seg,
1908 .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
1909 .end_trb = &xhci->event_ring->first_seg->trbs[1],
1910 .input_dma = xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 4)*16,
1911 .result_seg = NULL,
1912 },
1913 /* TRB not in this ring, and we have a wrapped TD */
1914 { .input_seg = xhci->event_ring->first_seg,
1915 .start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
1916 .end_trb = &xhci->event_ring->first_seg->trbs[1],
1917 .input_dma = xhci->cmd_ring->first_seg->dma + 2*16,
1918 .result_seg = NULL,
1919 },
1920 };
1921
1922 unsigned int num_tests;
1923 int i, ret;
1924
Kulikov Vasiliye10fa472010-06-28 15:55:46 +04001925 num_tests = ARRAY_SIZE(simple_test_vector);
Sarah Sharp6648f292009-11-09 13:35:23 -08001926 for (i = 0; i < num_tests; i++) {
1927 ret = xhci_test_trb_in_td(xhci,
1928 xhci->event_ring->first_seg,
1929 xhci->event_ring->first_seg->trbs,
1930 &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
1931 simple_test_vector[i].input_dma,
1932 simple_test_vector[i].result_seg,
1933 "Simple", i);
1934 if (ret < 0)
1935 return ret;
1936 }
1937
Kulikov Vasiliye10fa472010-06-28 15:55:46 +04001938 num_tests = ARRAY_SIZE(complex_test_vector);
Sarah Sharp6648f292009-11-09 13:35:23 -08001939 for (i = 0; i < num_tests; i++) {
1940 ret = xhci_test_trb_in_td(xhci,
1941 complex_test_vector[i].input_seg,
1942 complex_test_vector[i].start_trb,
1943 complex_test_vector[i].end_trb,
1944 complex_test_vector[i].input_dma,
1945 complex_test_vector[i].result_seg,
1946 "Complex", i);
1947 if (ret < 0)
1948 return ret;
1949 }
1950 xhci_dbg(xhci, "TRB math tests passed.\n");
1951 return 0;
1952}
1953
Sarah Sharp257d5852010-07-29 22:12:56 -07001954static void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
1955{
1956 u64 temp;
1957 dma_addr_t deq;
1958
1959 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
1960 xhci->event_ring->dequeue);
1961 if (deq == 0 && !in_interrupt())
1962 xhci_warn(xhci, "WARN something wrong with SW event ring "
1963 "dequeue ptr.\n");
1964 /* Update HC event ring dequeue pointer */
1965 temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
1966 temp &= ERST_PTR_MASK;
1967 /* Don't clear the EHB bit (which is RW1C) because
1968 * there might be more events to service.
1969 */
1970 temp &= ~ERST_EHB;
1971 xhci_dbg(xhci, "// Write event ring dequeue pointer, "
1972 "preserving EHB bit\n");
1973 xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
1974 &xhci->ir_set->erst_dequeue);
1975}
1976
Sarah Sharpda6699c2010-10-26 16:47:13 -07001977static void xhci_add_in_port(struct xhci_hcd *xhci, unsigned int num_ports,
Mathias Nymanb630d4b2013-05-23 17:14:28 +03001978 __le32 __iomem *addr, u8 major_revision, int max_caps)
Sarah Sharpda6699c2010-10-26 16:47:13 -07001979{
1980 u32 temp, port_offset, port_count;
1981 int i;
1982
1983 if (major_revision > 0x03) {
1984 xhci_warn(xhci, "Ignoring unknown port speed, "
1985 "Ext Cap %p, revision = 0x%x\n",
1986 addr, major_revision);
1987 /* Ignoring port protocol we can't understand. FIXME */
1988 return;
1989 }
1990
1991 /* Port offset and count in the third dword, see section 7.2 */
1992 temp = xhci_readl(xhci, addr + 2);
1993 port_offset = XHCI_EXT_PORT_OFF(temp);
1994 port_count = XHCI_EXT_PORT_COUNT(temp);
1995 xhci_dbg(xhci, "Ext Cap %p, port offset = %u, "
1996 "count = %u, revision = 0x%x\n",
1997 addr, port_offset, port_count, major_revision);
1998 /* Port count includes the current port offset */
1999 if (port_offset == 0 || (port_offset + port_count - 1) > num_ports)
2000 /* WTF? "Valid values are ‘1’ to MaxPorts" */
2001 return;
Andiry Xufc71ff72011-09-23 14:19:51 -07002002
Mathias Nymanb630d4b2013-05-23 17:14:28 +03002003 /* cache usb2 port capabilities */
2004 if (major_revision < 0x03 && xhci->num_ext_caps < max_caps)
2005 xhci->ext_caps[xhci->num_ext_caps++] = temp;
2006
Andiry Xufc71ff72011-09-23 14:19:51 -07002007 /* Check the host's USB2 LPM capability */
2008 if ((xhci->hci_version == 0x96) && (major_revision != 0x03) &&
2009 (temp & XHCI_L1C)) {
2010 xhci_dbg(xhci, "xHCI 0.96: support USB2 software lpm\n");
2011 xhci->sw_lpm_support = 1;
2012 }
2013
2014 if ((xhci->hci_version >= 0x100) && (major_revision != 0x03)) {
2015 xhci_dbg(xhci, "xHCI 1.0: support USB2 software lpm\n");
2016 xhci->sw_lpm_support = 1;
2017 if (temp & XHCI_HLC) {
2018 xhci_dbg(xhci, "xHCI 1.0: support USB2 hardware lpm\n");
2019 xhci->hw_lpm_support = 1;
2020 }
2021 }
2022
Sarah Sharpda6699c2010-10-26 16:47:13 -07002023 port_offset--;
2024 for (i = port_offset; i < (port_offset + port_count); i++) {
2025 /* Duplicate entry. Ignore the port if the revisions differ. */
2026 if (xhci->port_array[i] != 0) {
2027 xhci_warn(xhci, "Duplicate port entry, Ext Cap %p,"
2028 " port %u\n", addr, i);
2029 xhci_warn(xhci, "Port was marked as USB %u, "
2030 "duplicated as USB %u\n",
2031 xhci->port_array[i], major_revision);
2032 /* Only adjust the roothub port counts if we haven't
2033 * found a similar duplicate.
2034 */
2035 if (xhci->port_array[i] != major_revision &&
Dan Carpenter22e04872011-03-17 22:39:49 +03002036 xhci->port_array[i] != DUPLICATE_ENTRY) {
Sarah Sharpda6699c2010-10-26 16:47:13 -07002037 if (xhci->port_array[i] == 0x03)
2038 xhci->num_usb3_ports--;
2039 else
2040 xhci->num_usb2_ports--;
Dan Carpenter22e04872011-03-17 22:39:49 +03002041 xhci->port_array[i] = DUPLICATE_ENTRY;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002042 }
2043 /* FIXME: Should we disable the port? */
Sarah Sharpf8bbeab2010-12-09 10:29:00 -08002044 continue;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002045 }
2046 xhci->port_array[i] = major_revision;
2047 if (major_revision == 0x03)
2048 xhci->num_usb3_ports++;
2049 else
2050 xhci->num_usb2_ports++;
2051 }
2052 /* FIXME: Should we disable ports not in the Extended Capabilities? */
2053}
2054
2055/*
2056 * Scan the Extended Capabilities for the "Supported Protocol Capabilities" that
2057 * specify what speeds each port is supposed to be. We can't count on the port
2058 * speed bits in the PORTSC register being correct until a device is connected,
2059 * but we need to set up the two fake roothubs with the correct number of USB
2060 * 3.0 and USB 2.0 ports at host controller initialization time.
2061 */
2062static int xhci_setup_port_arrays(struct xhci_hcd *xhci, gfp_t flags)
2063{
Mathias Nymanb630d4b2013-05-23 17:14:28 +03002064 __le32 __iomem *addr, *tmp_addr;
2065 u32 offset, tmp_offset;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002066 unsigned int num_ports;
Sarah Sharp2e279802011-09-02 11:05:50 -07002067 int i, j, port_index;
Mathias Nymanb630d4b2013-05-23 17:14:28 +03002068 int cap_count = 0;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002069
2070 addr = &xhci->cap_regs->hcc_params;
2071 offset = XHCI_HCC_EXT_CAPS(xhci_readl(xhci, addr));
2072 if (offset == 0) {
2073 xhci_err(xhci, "No Extended Capability registers, "
2074 "unable to set up roothub.\n");
2075 return -ENODEV;
2076 }
2077
2078 num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
2079 xhci->port_array = kzalloc(sizeof(*xhci->port_array)*num_ports, flags);
2080 if (!xhci->port_array)
2081 return -ENOMEM;
2082
Sarah Sharp839c8172011-09-02 11:05:47 -07002083 xhci->rh_bw = kzalloc(sizeof(*xhci->rh_bw)*num_ports, flags);
2084 if (!xhci->rh_bw)
2085 return -ENOMEM;
Sarah Sharp2e279802011-09-02 11:05:50 -07002086 for (i = 0; i < num_ports; i++) {
2087 struct xhci_interval_bw_table *bw_table;
2088
Sarah Sharp839c8172011-09-02 11:05:47 -07002089 INIT_LIST_HEAD(&xhci->rh_bw[i].tts);
Sarah Sharp2e279802011-09-02 11:05:50 -07002090 bw_table = &xhci->rh_bw[i].bw_table;
2091 for (j = 0; j < XHCI_MAX_INTERVAL; j++)
2092 INIT_LIST_HEAD(&bw_table->interval_bw[j].endpoints);
2093 }
Sarah Sharp839c8172011-09-02 11:05:47 -07002094
Sarah Sharpda6699c2010-10-26 16:47:13 -07002095 /*
2096 * For whatever reason, the first capability offset is from the
2097 * capability register base, not from the HCCPARAMS register.
2098 * See section 5.3.6 for offset calculation.
2099 */
2100 addr = &xhci->cap_regs->hc_capbase + offset;
Mathias Nymanb630d4b2013-05-23 17:14:28 +03002101
2102 tmp_addr = addr;
2103 tmp_offset = offset;
2104
2105 /* count extended protocol capability entries for later caching */
2106 do {
2107 u32 cap_id;
2108 cap_id = xhci_readl(xhci, tmp_addr);
2109 if (XHCI_EXT_CAPS_ID(cap_id) == XHCI_EXT_CAPS_PROTOCOL)
2110 cap_count++;
2111 tmp_offset = XHCI_EXT_CAPS_NEXT(cap_id);
2112 tmp_addr += tmp_offset;
2113 } while (tmp_offset);
2114
2115 xhci->ext_caps = kzalloc(sizeof(*xhci->ext_caps) * cap_count, flags);
2116 if (!xhci->ext_caps)
2117 return -ENOMEM;
2118
Sarah Sharpda6699c2010-10-26 16:47:13 -07002119 while (1) {
2120 u32 cap_id;
2121
2122 cap_id = xhci_readl(xhci, addr);
2123 if (XHCI_EXT_CAPS_ID(cap_id) == XHCI_EXT_CAPS_PROTOCOL)
2124 xhci_add_in_port(xhci, num_ports, addr,
Mathias Nymanb630d4b2013-05-23 17:14:28 +03002125 (u8) XHCI_EXT_PORT_MAJOR(cap_id),
2126 cap_count);
Sarah Sharpda6699c2010-10-26 16:47:13 -07002127 offset = XHCI_EXT_CAPS_NEXT(cap_id);
2128 if (!offset || (xhci->num_usb2_ports + xhci->num_usb3_ports)
2129 == num_ports)
2130 break;
2131 /*
2132 * Once you're into the Extended Capabilities, the offset is
2133 * always relative to the register holding the offset.
2134 */
2135 addr += offset;
2136 }
2137
2138 if (xhci->num_usb2_ports == 0 && xhci->num_usb3_ports == 0) {
2139 xhci_warn(xhci, "No ports on the roothubs?\n");
2140 return -ENODEV;
2141 }
2142 xhci_dbg(xhci, "Found %u USB 2.0 ports and %u USB 3.0 ports.\n",
2143 xhci->num_usb2_ports, xhci->num_usb3_ports);
Sarah Sharpd30b2a22010-11-23 10:42:22 -08002144
2145 /* Place limits on the number of roothub ports so that the hub
2146 * descriptors aren't longer than the USB core will allocate.
2147 */
2148 if (xhci->num_usb3_ports > 15) {
2149 xhci_dbg(xhci, "Limiting USB 3.0 roothub ports to 15.\n");
2150 xhci->num_usb3_ports = 15;
2151 }
2152 if (xhci->num_usb2_ports > USB_MAXCHILDREN) {
2153 xhci_dbg(xhci, "Limiting USB 2.0 roothub ports to %u.\n",
2154 USB_MAXCHILDREN);
2155 xhci->num_usb2_ports = USB_MAXCHILDREN;
2156 }
2157
Sarah Sharpda6699c2010-10-26 16:47:13 -07002158 /*
2159 * Note we could have all USB 3.0 ports, or all USB 2.0 ports.
2160 * Not sure how the USB core will handle a hub with no ports...
2161 */
2162 if (xhci->num_usb2_ports) {
2163 xhci->usb2_ports = kmalloc(sizeof(*xhci->usb2_ports)*
2164 xhci->num_usb2_ports, flags);
2165 if (!xhci->usb2_ports)
2166 return -ENOMEM;
2167
2168 port_index = 0;
Sarah Sharpf8bbeab2010-12-09 10:29:00 -08002169 for (i = 0; i < num_ports; i++) {
2170 if (xhci->port_array[i] == 0x03 ||
2171 xhci->port_array[i] == 0 ||
Dan Carpenter22e04872011-03-17 22:39:49 +03002172 xhci->port_array[i] == DUPLICATE_ENTRY)
Sarah Sharpf8bbeab2010-12-09 10:29:00 -08002173 continue;
2174
2175 xhci->usb2_ports[port_index] =
2176 &xhci->op_regs->port_status_base +
2177 NUM_PORT_REGS*i;
2178 xhci_dbg(xhci, "USB 2.0 port at index %u, "
2179 "addr = %p\n", i,
2180 xhci->usb2_ports[port_index]);
2181 port_index++;
Sarah Sharpd30b2a22010-11-23 10:42:22 -08002182 if (port_index == xhci->num_usb2_ports)
2183 break;
Sarah Sharpf8bbeab2010-12-09 10:29:00 -08002184 }
Sarah Sharpda6699c2010-10-26 16:47:13 -07002185 }
2186 if (xhci->num_usb3_ports) {
2187 xhci->usb3_ports = kmalloc(sizeof(*xhci->usb3_ports)*
2188 xhci->num_usb3_ports, flags);
2189 if (!xhci->usb3_ports)
2190 return -ENOMEM;
2191
2192 port_index = 0;
2193 for (i = 0; i < num_ports; i++)
2194 if (xhci->port_array[i] == 0x03) {
2195 xhci->usb3_ports[port_index] =
2196 &xhci->op_regs->port_status_base +
2197 NUM_PORT_REGS*i;
2198 xhci_dbg(xhci, "USB 3.0 port at index %u, "
2199 "addr = %p\n", i,
2200 xhci->usb3_ports[port_index]);
2201 port_index++;
Sarah Sharpd30b2a22010-11-23 10:42:22 -08002202 if (port_index == xhci->num_usb3_ports)
2203 break;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002204 }
2205 }
2206 return 0;
2207}
Sarah Sharp6648f292009-11-09 13:35:23 -08002208
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002209int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags)
2210{
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002211 dma_addr_t dma;
2212 struct device *dev = xhci_to_hcd(xhci)->self.controller;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002213 unsigned int val, val2;
Sarah Sharp8e595a52009-07-27 12:03:31 -07002214 u64 val_64;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002215 struct xhci_segment *seg;
Sarah Sharp623bef92011-11-11 14:57:33 -08002216 u32 page_size, temp;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002217 int i;
2218
Sergio Aguirre331de002013-04-04 10:32:13 -07002219 INIT_LIST_HEAD(&xhci->lpm_failed_devs);
2220 INIT_LIST_HEAD(&xhci->cancel_cmd_list);
2221
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002222 page_size = xhci_readl(xhci, &xhci->op_regs->page_size);
2223 xhci_dbg(xhci, "Supported page size register = 0x%x\n", page_size);
2224 for (i = 0; i < 16; i++) {
2225 if ((0x1 & page_size) != 0)
2226 break;
2227 page_size = page_size >> 1;
2228 }
2229 if (i < 16)
2230 xhci_dbg(xhci, "Supported page size of %iK\n", (1 << (i+12)) / 1024);
2231 else
2232 xhci_warn(xhci, "WARN: no supported page size\n");
2233 /* Use 4K pages, since that's common and the minimum the HC supports */
2234 xhci->page_shift = 12;
2235 xhci->page_size = 1 << xhci->page_shift;
2236 xhci_dbg(xhci, "HCD page size set to %iK\n", xhci->page_size / 1024);
2237
2238 /*
2239 * Program the Number of Device Slots Enabled field in the CONFIG
2240 * register with the max value of slots the HC can handle.
2241 */
2242 val = HCS_MAX_SLOTS(xhci_readl(xhci, &xhci->cap_regs->hcs_params1));
2243 xhci_dbg(xhci, "// xHC can handle at most %d device slots.\n",
2244 (unsigned int) val);
2245 val2 = xhci_readl(xhci, &xhci->op_regs->config_reg);
2246 val |= (val2 & ~HCS_SLOTS_MASK);
2247 xhci_dbg(xhci, "// Setting Max device slots reg = 0x%x.\n",
2248 (unsigned int) val);
2249 xhci_writel(xhci, val, &xhci->op_regs->config_reg);
2250
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002251 /*
Sarah Sharpa74588f2009-04-27 19:53:42 -07002252 * Section 5.4.8 - doorbell array must be
2253 * "physically contiguous and 64-byte (cache line) aligned".
2254 */
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07002255 xhci->dcbaa = dma_alloc_coherent(dev, sizeof(*xhci->dcbaa), &dma,
2256 GFP_KERNEL);
Sarah Sharpa74588f2009-04-27 19:53:42 -07002257 if (!xhci->dcbaa)
2258 goto fail;
2259 memset(xhci->dcbaa, 0, sizeof *(xhci->dcbaa));
2260 xhci->dcbaa->dma = dma;
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002261 xhci_dbg(xhci, "// Device context base array address = 0x%llx (DMA), %p (virt)\n",
2262 (unsigned long long)xhci->dcbaa->dma, xhci->dcbaa);
Sarah Sharp8e595a52009-07-27 12:03:31 -07002263 xhci_write_64(xhci, dma, &xhci->op_regs->dcbaa_ptr);
Sarah Sharpa74588f2009-04-27 19:53:42 -07002264
2265 /*
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002266 * Initialize the ring segment pool. The ring must be a contiguous
2267 * structure comprised of TRBs. The TRBs must be 16 byte aligned,
2268 * however, the command ring segment needs 64-byte aligned segments,
2269 * so we pick the greater alignment need.
2270 */
2271 xhci->segment_pool = dma_pool_create("xHCI ring segments", dev,
David Howellseb8ccd22013-03-28 18:48:35 +00002272 TRB_SEGMENT_SIZE, 64, xhci->page_size);
John Yound115b042009-07-27 12:05:15 -07002273
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002274 /* See Table 46 and Note on Figure 55 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002275 xhci->device_pool = dma_pool_create("xHCI input/output contexts", dev,
John Yound115b042009-07-27 12:05:15 -07002276 2112, 64, xhci->page_size);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002277 if (!xhci->segment_pool || !xhci->device_pool)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002278 goto fail;
2279
Sarah Sharp8df75f42010-04-02 15:34:16 -07002280 /* Linear stream context arrays don't have any boundary restrictions,
2281 * and only need to be 16-byte aligned.
2282 */
2283 xhci->small_streams_pool =
2284 dma_pool_create("xHCI 256 byte stream ctx arrays",
2285 dev, SMALL_STREAM_ARRAY_SIZE, 16, 0);
2286 xhci->medium_streams_pool =
2287 dma_pool_create("xHCI 1KB stream ctx arrays",
2288 dev, MEDIUM_STREAM_ARRAY_SIZE, 16, 0);
2289 /* Any stream context array bigger than MEDIUM_STREAM_ARRAY_SIZE
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07002290 * will be allocated with dma_alloc_coherent()
Sarah Sharp8df75f42010-04-02 15:34:16 -07002291 */
2292
2293 if (!xhci->small_streams_pool || !xhci->medium_streams_pool)
2294 goto fail;
2295
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002296 /* Set up the command ring to have one segments for now. */
Andiry Xu186a7ef2012-03-05 17:49:36 +08002297 xhci->cmd_ring = xhci_ring_alloc(xhci, 1, 1, TYPE_COMMAND, flags);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002298 if (!xhci->cmd_ring)
2299 goto fail;
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002300 xhci_dbg(xhci, "Allocated command ring at %p\n", xhci->cmd_ring);
2301 xhci_dbg(xhci, "First segment DMA is 0x%llx\n",
2302 (unsigned long long)xhci->cmd_ring->first_seg->dma);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002303
2304 /* Set the address in the Command Ring Control register */
Sarah Sharp8e595a52009-07-27 12:03:31 -07002305 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
2306 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
2307 (xhci->cmd_ring->first_seg->dma & (u64) ~CMD_RING_RSVD_BITS) |
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002308 xhci->cmd_ring->cycle_state;
Sarah Sharp8e595a52009-07-27 12:03:31 -07002309 xhci_dbg(xhci, "// Setting command ring address to 0x%x\n", val);
2310 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002311 xhci_dbg_cmd_ptrs(xhci);
2312
Sarah Sharpdbc33302012-05-08 07:32:03 -07002313 xhci->lpm_command = xhci_alloc_command(xhci, true, true, flags);
2314 if (!xhci->lpm_command)
2315 goto fail;
2316
2317 /* Reserve one command ring TRB for disabling LPM.
2318 * Since the USB core grabs the shared usb_bus bandwidth mutex before
2319 * disabling LPM, we only need to reserve one TRB for all devices.
2320 */
2321 xhci->cmd_ring_reserved_trbs++;
2322
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002323 val = xhci_readl(xhci, &xhci->cap_regs->db_off);
2324 val &= DBOFF_MASK;
2325 xhci_dbg(xhci, "// Doorbell array is located at offset 0x%x"
2326 " from cap regs base addr\n", val);
Dmitry Torokhovc50a00f2011-02-08 16:29:34 -08002327 xhci->dba = (void __iomem *) xhci->cap_regs + val;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002328 xhci_dbg_regs(xhci);
2329 xhci_print_run_regs(xhci);
2330 /* Set ir_set to interrupt register set 0 */
Dmitry Torokhovc50a00f2011-02-08 16:29:34 -08002331 xhci->ir_set = &xhci->run_regs->ir_set[0];
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002332
2333 /*
2334 * Event ring setup: Allocate a normal ring, but also setup
2335 * the event ring segment table (ERST). Section 4.9.3.
2336 */
2337 xhci_dbg(xhci, "// Allocating event ring\n");
Andiry Xu186a7ef2012-03-05 17:49:36 +08002338 xhci->event_ring = xhci_ring_alloc(xhci, ERST_NUM_SEGS, 1, TYPE_EVENT,
Andiry Xu7e393a82011-09-23 14:19:54 -07002339 flags);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002340 if (!xhci->event_ring)
2341 goto fail;
Sarah Sharp6648f292009-11-09 13:35:23 -08002342 if (xhci_check_trb_in_td_math(xhci, flags) < 0)
2343 goto fail;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002344
Sebastian Andrzej Siewior22d45f02011-09-23 14:19:59 -07002345 xhci->erst.entries = dma_alloc_coherent(dev,
2346 sizeof(struct xhci_erst_entry) * ERST_NUM_SEGS, &dma,
2347 GFP_KERNEL);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002348 if (!xhci->erst.entries)
2349 goto fail;
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002350 xhci_dbg(xhci, "// Allocated event ring segment table at 0x%llx\n",
2351 (unsigned long long)dma);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002352
2353 memset(xhci->erst.entries, 0, sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS);
2354 xhci->erst.num_entries = ERST_NUM_SEGS;
2355 xhci->erst.erst_dma_addr = dma;
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002356 xhci_dbg(xhci, "Set ERST to 0; private num segs = %i, virt addr = %p, dma addr = 0x%llx\n",
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002357 xhci->erst.num_entries,
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002358 xhci->erst.entries,
2359 (unsigned long long)xhci->erst.erst_dma_addr);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002360
2361 /* set ring base address and size for each segment table entry */
2362 for (val = 0, seg = xhci->event_ring->first_seg; val < ERST_NUM_SEGS; val++) {
2363 struct xhci_erst_entry *entry = &xhci->erst.entries[val];
Matt Evans28ccd292011-03-29 13:40:46 +11002364 entry->seg_addr = cpu_to_le64(seg->dma);
2365 entry->seg_size = cpu_to_le32(TRBS_PER_SEGMENT);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002366 entry->rsvd = 0;
2367 seg = seg->next;
2368 }
2369
2370 /* set ERST count with the number of entries in the segment table */
2371 val = xhci_readl(xhci, &xhci->ir_set->erst_size);
2372 val &= ERST_SIZE_MASK;
2373 val |= ERST_NUM_SEGS;
2374 xhci_dbg(xhci, "// Write ERST size = %i to ir_set 0 (some bits preserved)\n",
2375 val);
2376 xhci_writel(xhci, val, &xhci->ir_set->erst_size);
2377
2378 xhci_dbg(xhci, "// Set ERST entries to point to event ring.\n");
2379 /* set the segment table base address */
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002380 xhci_dbg(xhci, "// Set ERST base address for ir_set 0 = 0x%llx\n",
2381 (unsigned long long)xhci->erst.erst_dma_addr);
Sarah Sharp8e595a52009-07-27 12:03:31 -07002382 val_64 = xhci_read_64(xhci, &xhci->ir_set->erst_base);
2383 val_64 &= ERST_PTR_MASK;
2384 val_64 |= (xhci->erst.erst_dma_addr & (u64) ~ERST_PTR_MASK);
2385 xhci_write_64(xhci, val_64, &xhci->ir_set->erst_base);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002386
2387 /* Set the event ring dequeue address */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002388 xhci_set_hc_event_deq(xhci);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002389 xhci_dbg(xhci, "Wrote ERST address to ir_set 0.\n");
Dmitry Torokhov09ece302011-02-08 16:29:33 -08002390 xhci_print_ir_set(xhci, 0);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07002391
2392 /*
2393 * XXX: Might need to set the Interrupter Moderation Register to
2394 * something other than the default (~1ms minimum between interrupts).
2395 * See section 5.5.1.2.
2396 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002397 init_completion(&xhci->addr_dev);
2398 for (i = 0; i < MAX_HC_SLOTS; ++i)
Randy Dunlap326b4812010-04-19 08:53:50 -07002399 xhci->devs[i] = NULL;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08002400 for (i = 0; i < USB_MAXCHILDREN; ++i) {
Sarah Sharp20b67cf2010-12-15 12:47:14 -08002401 xhci->bus_state[0].resume_done[i] = 0;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08002402 xhci->bus_state[1].resume_done[i] = 0;
2403 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002404
John Youn254c80a2009-07-27 12:05:03 -07002405 if (scratchpad_alloc(xhci, flags))
2406 goto fail;
Sarah Sharpda6699c2010-10-26 16:47:13 -07002407 if (xhci_setup_port_arrays(xhci, flags))
2408 goto fail;
John Youn254c80a2009-07-27 12:05:03 -07002409
Sarah Sharp623bef92011-11-11 14:57:33 -08002410 /* Enable USB 3.0 device notifications for function remote wake, which
2411 * is necessary for allowing USB 3.0 devices to do remote wakeup from
2412 * U3 (device suspend).
2413 */
2414 temp = xhci_readl(xhci, &xhci->op_regs->dev_notification);
2415 temp &= ~DEV_NOTE_MASK;
2416 temp |= DEV_NOTE_FWAKE;
2417 xhci_writel(xhci, temp, &xhci->op_regs->dev_notification);
2418
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002419 return 0;
John Youn254c80a2009-07-27 12:05:03 -07002420
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002421fail:
2422 xhci_warn(xhci, "Couldn't initialize memory\n");
Sarah Sharp159e1fc2012-03-16 13:09:39 -07002423 xhci_halt(xhci);
2424 xhci_reset(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002425 xhci_mem_cleanup(xhci);
2426 return -ENOMEM;
2427}