Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs |
| 3 | * Copyright (C) 2013, Intel Corporation |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License version 2 as |
| 7 | * published by the Free Software Foundation. |
| 8 | */ |
| 9 | |
| 10 | #ifndef SPI_PXA2XX_H |
| 11 | #define SPI_PXA2XX_H |
| 12 | |
Mika Westerberg | 5928808 | 2013-01-22 12:26:29 +0200 | [diff] [blame] | 13 | #include <linux/atomic.h> |
| 14 | #include <linux/dmaengine.h> |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 15 | #include <linux/errno.h> |
| 16 | #include <linux/io.h> |
| 17 | #include <linux/interrupt.h> |
| 18 | #include <linux/platform_device.h> |
| 19 | #include <linux/pxa2xx_ssp.h> |
Mika Westerberg | 5928808 | 2013-01-22 12:26:29 +0200 | [diff] [blame] | 20 | #include <linux/scatterlist.h> |
| 21 | #include <linux/sizes.h> |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 22 | #include <linux/spi/spi.h> |
| 23 | #include <linux/spi/pxa2xx_spi.h> |
| 24 | |
| 25 | struct driver_data { |
| 26 | /* Driver model hookup */ |
| 27 | struct platform_device *pdev; |
| 28 | |
| 29 | /* SSP Info */ |
| 30 | struct ssp_device *ssp; |
| 31 | |
| 32 | /* SPI framework hookup */ |
| 33 | enum pxa_ssp_type ssp_type; |
| 34 | struct spi_master *master; |
| 35 | |
| 36 | /* PXA hookup */ |
| 37 | struct pxa2xx_spi_master *master_info; |
| 38 | |
| 39 | /* PXA private DMA setup stuff */ |
| 40 | int rx_channel; |
| 41 | int tx_channel; |
| 42 | u32 *null_dma_buf; |
| 43 | |
| 44 | /* SSP register addresses */ |
| 45 | void __iomem *ioaddr; |
| 46 | u32 ssdr_physical; |
| 47 | |
| 48 | /* SSP masks*/ |
| 49 | u32 dma_cr1; |
| 50 | u32 int_cr1; |
| 51 | u32 clear_sr; |
| 52 | u32 mask_sr; |
| 53 | |
| 54 | /* Maximun clock rate */ |
| 55 | unsigned long max_clk_rate; |
| 56 | |
| 57 | /* Message Transfer pump */ |
| 58 | struct tasklet_struct pump_transfers; |
| 59 | |
Mika Westerberg | 5928808 | 2013-01-22 12:26:29 +0200 | [diff] [blame] | 60 | /* DMA engine support */ |
| 61 | struct dma_chan *rx_chan; |
| 62 | struct dma_chan *tx_chan; |
| 63 | struct sg_table rx_sgt; |
| 64 | struct sg_table tx_sgt; |
| 65 | int rx_nents; |
| 66 | int tx_nents; |
| 67 | void *dummy; |
| 68 | atomic_t dma_running; |
| 69 | |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 70 | /* Current message transfer state info */ |
| 71 | struct spi_message *cur_msg; |
| 72 | struct spi_transfer *cur_transfer; |
| 73 | struct chip_data *cur_chip; |
| 74 | size_t len; |
| 75 | void *tx; |
| 76 | void *tx_end; |
| 77 | void *rx; |
| 78 | void *rx_end; |
| 79 | int dma_mapped; |
| 80 | dma_addr_t rx_dma; |
| 81 | dma_addr_t tx_dma; |
| 82 | size_t rx_map_len; |
| 83 | size_t tx_map_len; |
| 84 | u8 n_bytes; |
| 85 | int (*write)(struct driver_data *drv_data); |
| 86 | int (*read)(struct driver_data *drv_data); |
| 87 | irqreturn_t (*transfer_handler)(struct driver_data *drv_data); |
| 88 | void (*cs_control)(u32 command); |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 89 | |
| 90 | void __iomem *lpss_base; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 91 | }; |
| 92 | |
| 93 | struct chip_data { |
| 94 | u32 cr0; |
| 95 | u32 cr1; |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 96 | u32 dds_rate; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 97 | u32 psp; |
| 98 | u32 timeout; |
| 99 | u8 n_bytes; |
| 100 | u32 dma_burst_size; |
| 101 | u32 threshold; |
| 102 | u32 dma_threshold; |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 103 | u16 lpss_rx_threshold; |
| 104 | u16 lpss_tx_threshold; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 105 | u8 enable_dma; |
| 106 | u8 bits_per_word; |
| 107 | u32 speed_hz; |
| 108 | union { |
| 109 | int gpio_cs; |
| 110 | unsigned int frm; |
| 111 | }; |
| 112 | int gpio_cs_inverted; |
| 113 | int (*write)(struct driver_data *drv_data); |
| 114 | int (*read)(struct driver_data *drv_data); |
| 115 | void (*cs_control)(u32 command); |
| 116 | }; |
| 117 | |
Jarkko Nikula | c039dd2 | 2014-12-18 15:04:23 +0200 | [diff] [blame] | 118 | static inline u32 pxa2xx_spi_read(const struct driver_data *drv_data, |
| 119 | unsigned reg) |
| 120 | { |
| 121 | return __raw_readl(drv_data->ioaddr + reg); |
| 122 | } |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 123 | |
Jarkko Nikula | c039dd2 | 2014-12-18 15:04:23 +0200 | [diff] [blame] | 124 | static inline void pxa2xx_spi_write(const struct driver_data *drv_data, |
| 125 | unsigned reg, u32 val) |
| 126 | { |
| 127 | __raw_writel(val, drv_data->ioaddr + reg); |
| 128 | } |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 129 | |
| 130 | #define START_STATE ((void *)0) |
| 131 | #define RUNNING_STATE ((void *)1) |
| 132 | #define DONE_STATE ((void *)2) |
| 133 | #define ERROR_STATE ((void *)-1) |
| 134 | |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 135 | #define IS_DMA_ALIGNED(x) IS_ALIGNED((unsigned long)(x), DMA_ALIGNMENT) |
| 136 | #define DMA_ALIGNMENT 8 |
| 137 | |
| 138 | static inline int pxa25x_ssp_comp(struct driver_data *drv_data) |
| 139 | { |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 140 | switch (drv_data->ssp_type) { |
| 141 | case PXA25x_SSP: |
| 142 | case CE4100_SSP: |
| 143 | case QUARK_X1000_SSP: |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 144 | return 1; |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 145 | default: |
| 146 | return 0; |
| 147 | } |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 148 | } |
| 149 | |
| 150 | static inline void write_SSSR_CS(struct driver_data *drv_data, u32 val) |
| 151 | { |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 152 | if (drv_data->ssp_type == CE4100_SSP || |
| 153 | drv_data->ssp_type == QUARK_X1000_SSP) |
Jarkko Nikula | c039dd2 | 2014-12-18 15:04:23 +0200 | [diff] [blame] | 154 | val |= pxa2xx_spi_read(drv_data, SSSR) & SSSR_ALT_FRM_MASK; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 155 | |
Jarkko Nikula | c039dd2 | 2014-12-18 15:04:23 +0200 | [diff] [blame] | 156 | pxa2xx_spi_write(drv_data, SSSR, val); |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 157 | } |
| 158 | |
| 159 | extern int pxa2xx_spi_flush(struct driver_data *drv_data); |
| 160 | extern void *pxa2xx_spi_next_transfer(struct driver_data *drv_data); |
| 161 | |
Mika Westerberg | 5928808 | 2013-01-22 12:26:29 +0200 | [diff] [blame] | 162 | /* |
| 163 | * Select the right DMA implementation. |
| 164 | */ |
Daniel Mack | 6356437 | 2015-06-08 22:32:37 +0200 | [diff] [blame] | 165 | #if defined(CONFIG_SPI_PXA2XX_DMA) |
Mika Westerberg | 5928808 | 2013-01-22 12:26:29 +0200 | [diff] [blame] | 166 | #define SPI_PXA2XX_USE_DMA 1 |
| 167 | #define MAX_DMA_LEN SZ_64K |
| 168 | #define DEFAULT_DMA_CR1 (SSCR1_TSRE | SSCR1_RSRE | SSCR1_TRAIL) |
| 169 | #else |
| 170 | #undef SPI_PXA2XX_USE_DMA |
| 171 | #define MAX_DMA_LEN 0 |
| 172 | #define DEFAULT_DMA_CR1 0 |
| 173 | #endif |
| 174 | |
| 175 | #ifdef SPI_PXA2XX_USE_DMA |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 176 | extern bool pxa2xx_spi_dma_is_possible(size_t len); |
| 177 | extern int pxa2xx_spi_map_dma_buffers(struct driver_data *drv_data); |
| 178 | extern irqreturn_t pxa2xx_spi_dma_transfer(struct driver_data *drv_data); |
| 179 | extern int pxa2xx_spi_dma_prepare(struct driver_data *drv_data, u32 dma_burst); |
| 180 | extern void pxa2xx_spi_dma_start(struct driver_data *drv_data); |
| 181 | extern int pxa2xx_spi_dma_setup(struct driver_data *drv_data); |
| 182 | extern void pxa2xx_spi_dma_release(struct driver_data *drv_data); |
| 183 | extern void pxa2xx_spi_dma_resume(struct driver_data *drv_data); |
| 184 | extern int pxa2xx_spi_set_dma_burst_and_threshold(struct chip_data *chip, |
| 185 | struct spi_device *spi, |
| 186 | u8 bits_per_word, |
| 187 | u32 *burst_code, |
| 188 | u32 *threshold); |
| 189 | #else |
| 190 | static inline bool pxa2xx_spi_dma_is_possible(size_t len) { return false; } |
| 191 | static inline int pxa2xx_spi_map_dma_buffers(struct driver_data *drv_data) |
| 192 | { |
| 193 | return 0; |
| 194 | } |
| 195 | #define pxa2xx_spi_dma_transfer NULL |
| 196 | static inline void pxa2xx_spi_dma_prepare(struct driver_data *drv_data, |
| 197 | u32 dma_burst) {} |
| 198 | static inline void pxa2xx_spi_dma_start(struct driver_data *drv_data) {} |
| 199 | static inline int pxa2xx_spi_dma_setup(struct driver_data *drv_data) |
| 200 | { |
| 201 | return 0; |
| 202 | } |
| 203 | static inline void pxa2xx_spi_dma_release(struct driver_data *drv_data) {} |
| 204 | static inline void pxa2xx_spi_dma_resume(struct driver_data *drv_data) {} |
| 205 | static inline int pxa2xx_spi_set_dma_burst_and_threshold(struct chip_data *chip, |
| 206 | struct spi_device *spi, |
| 207 | u8 bits_per_word, |
| 208 | u32 *burst_code, |
| 209 | u32 *threshold) |
| 210 | { |
| 211 | return -ENODEV; |
| 212 | } |
| 213 | #endif |
| 214 | |
| 215 | #endif /* SPI_PXA2XX_H */ |