blob: 3b7330c3825f939b1570a7a0fab72d1ec7b5bea7 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050055#include "amd_powerplay.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040056#include "amdgpu_acp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040057
Alex Deucherb80d8472015-08-16 22:55:02 -040058#include "gpu_scheduler.h"
59
Alex Deucher97b2e202015-04-20 16:51:00 -040060/*
61 * Modules parameters.
62 */
63extern int amdgpu_modeset;
64extern int amdgpu_vram_limit;
65extern int amdgpu_gart_size;
66extern int amdgpu_benchmarking;
67extern int amdgpu_testing;
68extern int amdgpu_audio;
69extern int amdgpu_disp_priority;
70extern int amdgpu_hw_i2c;
71extern int amdgpu_pcie_gen2;
72extern int amdgpu_msi;
73extern int amdgpu_lockup_timeout;
74extern int amdgpu_dpm;
75extern int amdgpu_smc_load_fw;
76extern int amdgpu_aspm;
77extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040078extern unsigned amdgpu_ip_block_mask;
79extern int amdgpu_bapm;
80extern int amdgpu_deep_color;
81extern int amdgpu_vm_size;
82extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020083extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020084extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080085extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080086extern int amdgpu_sched_hw_submission;
Alex Deucher1f7371b2015-12-02 17:46:21 -050087extern int amdgpu_powerplay;
Huang Rui6bb6b292016-05-24 13:47:05 +080088extern int amdgpu_powercontainment;
Alex Deuchercd474ba2016-02-04 10:21:23 -050089extern unsigned amdgpu_pcie_gen_cap;
90extern unsigned amdgpu_pcie_lane_cap;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +020091extern unsigned amdgpu_cg_mask;
92extern unsigned amdgpu_pg_mask;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +020093extern char *amdgpu_disable_cu;
Rex Zhu66bc3f72016-07-28 17:36:35 +080094extern int amdgpu_sclk_deep_sleep_en;
Emily Deng9accf2f2016-08-10 16:01:25 +080095extern char *amdgpu_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -040096
Chunming Zhou4b559c92015-07-21 15:53:04 +080097#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040098#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
99#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
100/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
101#define AMDGPU_IB_POOL_SIZE 16
102#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
103#define AMDGPUFB_CONN_LIMIT 4
104#define AMDGPU_BIOS_NUM_SCRATCH 8
105
Alex Deucher97b2e202015-04-20 16:51:00 -0400106/* max number of rings */
107#define AMDGPU_MAX_RINGS 16
108#define AMDGPU_MAX_GFX_RINGS 1
109#define AMDGPU_MAX_COMPUTE_RINGS 8
110#define AMDGPU_MAX_VCE_RINGS 2
111
Jammy Zhou36f523a2015-09-01 12:54:27 +0800112/* max number of IP instances */
113#define AMDGPU_MAX_SDMA_INSTANCES 2
114
Alex Deucher97b2e202015-04-20 16:51:00 -0400115/* hardcode that limit for now */
116#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
117
118/* hard reset data */
119#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
120
121/* reset flags */
122#define AMDGPU_RESET_GFX (1 << 0)
123#define AMDGPU_RESET_COMPUTE (1 << 1)
124#define AMDGPU_RESET_DMA (1 << 2)
125#define AMDGPU_RESET_CP (1 << 3)
126#define AMDGPU_RESET_GRBM (1 << 4)
127#define AMDGPU_RESET_DMA1 (1 << 5)
128#define AMDGPU_RESET_RLC (1 << 6)
129#define AMDGPU_RESET_SEM (1 << 7)
130#define AMDGPU_RESET_IH (1 << 8)
131#define AMDGPU_RESET_VMC (1 << 9)
132#define AMDGPU_RESET_MC (1 << 10)
133#define AMDGPU_RESET_DISPLAY (1 << 11)
134#define AMDGPU_RESET_UVD (1 << 12)
135#define AMDGPU_RESET_VCE (1 << 13)
136#define AMDGPU_RESET_VCE1 (1 << 14)
137
Alex Deucher97b2e202015-04-20 16:51:00 -0400138/* GFX current status */
139#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
140#define AMDGPU_GFX_SAFE_MODE 0x00000001L
141#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
142#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
143#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
144
145/* max cursor sizes (in pixels) */
146#define CIK_CURSOR_WIDTH 128
147#define CIK_CURSOR_HEIGHT 128
148
149struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400150struct amdgpu_ib;
151struct amdgpu_vm;
152struct amdgpu_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400153struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800154struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400155struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400156struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400157
158enum amdgpu_cp_irq {
159 AMDGPU_CP_IRQ_GFX_EOP = 0,
160 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
161 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
162 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
163 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
164 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
165 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
166 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
167 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
168
169 AMDGPU_CP_IRQ_LAST
170};
171
172enum amdgpu_sdma_irq {
173 AMDGPU_SDMA_IRQ_TRAP0 = 0,
174 AMDGPU_SDMA_IRQ_TRAP1,
175
176 AMDGPU_SDMA_IRQ_LAST
177};
178
179enum amdgpu_thermal_irq {
180 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
181 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
182
183 AMDGPU_THERMAL_IRQ_LAST
184};
185
Alex Deucher97b2e202015-04-20 16:51:00 -0400186int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400187 enum amd_ip_block_type block_type,
188 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400189int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400190 enum amd_ip_block_type block_type,
191 enum amd_powergating_state state);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400192int amdgpu_wait_for_idle(struct amdgpu_device *adev,
193 enum amd_ip_block_type block_type);
194bool amdgpu_is_idle(struct amdgpu_device *adev,
195 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400196
197struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400198 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400199 u32 major;
200 u32 minor;
201 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400202 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400203};
204
205int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400206 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400207 u32 major, u32 minor);
208
209const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
210 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400211 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400212
213/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
214struct amdgpu_buffer_funcs {
215 /* maximum bytes in a single operation */
216 uint32_t copy_max_bytes;
217
218 /* number of dw to reserve per operation */
219 unsigned copy_num_dw;
220
221 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800222 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400223 /* src addr in bytes */
224 uint64_t src_offset,
225 /* dst addr in bytes */
226 uint64_t dst_offset,
227 /* number of byte to transfer */
228 uint32_t byte_count);
229
230 /* maximum bytes in a single operation */
231 uint32_t fill_max_bytes;
232
233 /* number of dw to reserve per operation */
234 unsigned fill_num_dw;
235
236 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800237 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400238 /* value to write to memory */
239 uint32_t src_data,
240 /* dst addr in bytes */
241 uint64_t dst_offset,
242 /* number of byte to fill */
243 uint32_t byte_count);
244};
245
246/* provided by hw blocks that can write ptes, e.g., sdma */
247struct amdgpu_vm_pte_funcs {
248 /* copy pte entries from GART */
249 void (*copy_pte)(struct amdgpu_ib *ib,
250 uint64_t pe, uint64_t src,
251 unsigned count);
252 /* write pte one entry at a time with addr mapping */
253 void (*write_pte)(struct amdgpu_ib *ib,
Christian Königb07c9d22015-11-30 13:26:07 +0100254 const dma_addr_t *pages_addr, uint64_t pe,
Alex Deucher97b2e202015-04-20 16:51:00 -0400255 uint64_t addr, unsigned count,
256 uint32_t incr, uint32_t flags);
257 /* for linear pte/pde updates without addr mapping */
258 void (*set_pte_pde)(struct amdgpu_ib *ib,
259 uint64_t pe,
260 uint64_t addr, unsigned count,
261 uint32_t incr, uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400262};
263
264/* provided by the gmc block */
265struct amdgpu_gart_funcs {
266 /* flush the vm tlb via mmio */
267 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
268 uint32_t vmid);
269 /* write pte/pde updates using the cpu */
270 int (*set_pte_pde)(struct amdgpu_device *adev,
271 void *cpu_pt_addr, /* cpu addr of page table */
272 uint32_t gpu_page_idx, /* pte/pde to update */
273 uint64_t addr, /* addr to write into pte/pde */
274 uint32_t flags); /* access flags */
275};
276
277/* provided by the ih block */
278struct amdgpu_ih_funcs {
279 /* ring read/write ptr handling, called from interrupt context */
280 u32 (*get_wptr)(struct amdgpu_device *adev);
281 void (*decode_iv)(struct amdgpu_device *adev,
282 struct amdgpu_iv_entry *entry);
283 void (*set_rptr)(struct amdgpu_device *adev);
284};
285
286/* provided by hw blocks that expose a ring buffer for commands */
287struct amdgpu_ring_funcs {
288 /* ring read/write ptr handling */
289 u32 (*get_rptr)(struct amdgpu_ring *ring);
290 u32 (*get_wptr)(struct amdgpu_ring *ring);
291 void (*set_wptr)(struct amdgpu_ring *ring);
292 /* validating and patching of IBs */
293 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
294 /* command emit functions */
295 void (*emit_ib)(struct amdgpu_ring *ring,
Christian Königd88bf582016-05-06 17:50:03 +0200296 struct amdgpu_ib *ib,
297 unsigned vm_id, bool ctx_switch);
Alex Deucher97b2e202015-04-20 16:51:00 -0400298 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800299 uint64_t seq, unsigned flags);
Christian Königb8c7b392016-03-01 15:42:52 +0100300 void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400301 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
302 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200303 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Chunming Zhou11afbde2016-03-03 11:38:48 +0800304 void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400305 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
306 uint32_t gds_base, uint32_t gds_size,
307 uint32_t gws_base, uint32_t gws_size,
308 uint32_t oa_base, uint32_t oa_size);
309 /* testing functions */
310 int (*test_ring)(struct amdgpu_ring *ring);
Christian Königbbec97a2016-07-05 21:07:17 +0200311 int (*test_ib)(struct amdgpu_ring *ring, long timeout);
Jammy Zhouedff0e22015-09-01 13:04:08 +0800312 /* insert NOP packets */
313 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +0100314 /* pad the indirect buffer to the necessary number of dw */
315 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Monk Liu03ccf482016-01-14 19:07:38 +0800316 unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
317 void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
Christian Königf06505b2016-07-20 13:49:34 +0200318 /* note usage for clock and power gating */
319 void (*begin_use)(struct amdgpu_ring *ring);
320 void (*end_use)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400321};
322
323/*
324 * BIOS.
325 */
326bool amdgpu_get_bios(struct amdgpu_device *adev);
327bool amdgpu_read_bios(struct amdgpu_device *adev);
328
329/*
330 * Dummy page
331 */
332struct amdgpu_dummy_page {
333 struct page *page;
334 dma_addr_t addr;
335};
336int amdgpu_dummy_page_init(struct amdgpu_device *adev);
337void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
338
339
340/*
341 * Clocks
342 */
343
344#define AMDGPU_MAX_PPLL 3
345
346struct amdgpu_clock {
347 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
348 struct amdgpu_pll spll;
349 struct amdgpu_pll mpll;
350 /* 10 Khz units */
351 uint32_t default_mclk;
352 uint32_t default_sclk;
353 uint32_t default_dispclk;
354 uint32_t current_dispclk;
355 uint32_t dp_extclk;
356 uint32_t max_pixel_clock;
357};
358
359/*
360 * Fences.
361 */
362struct amdgpu_fence_driver {
Alex Deucher97b2e202015-04-20 16:51:00 -0400363 uint64_t gpu_addr;
364 volatile uint32_t *cpu_addr;
365 /* sync_seq is protected by ring emission lock */
Christian König742c0852016-03-14 15:46:06 +0100366 uint32_t sync_seq;
367 atomic_t last_seq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400368 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400369 struct amdgpu_irq_src *irq_src;
370 unsigned irq_type;
Christian Königc2776af2015-11-03 13:27:39 +0100371 struct timer_list fallback_timer;
Christian Königc89377d2016-03-13 19:19:48 +0100372 unsigned num_fences_mask;
Christian König4a7d74f2016-03-14 14:29:46 +0100373 spinlock_t lock;
Christian Königc89377d2016-03-13 19:19:48 +0100374 struct fence **fences;
Alex Deucher97b2e202015-04-20 16:51:00 -0400375};
376
377/* some special values for the owner field */
378#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
379#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
Alex Deucher97b2e202015-04-20 16:51:00 -0400380
Chunming Zhou890ee232015-06-01 14:35:03 +0800381#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
382#define AMDGPU_FENCE_FLAG_INT (1 << 1)
383
Alex Deucher97b2e202015-04-20 16:51:00 -0400384int amdgpu_fence_driver_init(struct amdgpu_device *adev);
385void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
386void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
387
Christian Könige6151a02016-03-15 14:52:26 +0100388int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
389 unsigned num_hw_submission);
Alex Deucher97b2e202015-04-20 16:51:00 -0400390int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
391 struct amdgpu_irq_src *irq_src,
392 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400393void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
394void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Christian König364beb22016-02-16 17:39:39 +0100395int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400396void amdgpu_fence_process(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400397int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
398unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
399
Alex Deucher97b2e202015-04-20 16:51:00 -0400400/*
401 * TTM.
402 */
Christian König29b32592016-04-15 17:19:16 +0200403
404#define AMDGPU_TTM_LRU_SIZE 20
405
406struct amdgpu_mman_lru {
407 struct list_head *lru[TTM_NUM_MEM_TYPES];
408 struct list_head *swap_lru;
409};
410
Alex Deucher97b2e202015-04-20 16:51:00 -0400411struct amdgpu_mman {
412 struct ttm_bo_global_ref bo_global_ref;
413 struct drm_global_reference mem_global_ref;
414 struct ttm_bo_device bdev;
415 bool mem_global_referenced;
416 bool initialized;
417
418#if defined(CONFIG_DEBUG_FS)
419 struct dentry *vram;
420 struct dentry *gtt;
421#endif
422
423 /* buffer handling */
424 const struct amdgpu_buffer_funcs *buffer_funcs;
425 struct amdgpu_ring *buffer_funcs_ring;
Christian König703297c2016-02-10 14:20:50 +0100426 /* Scheduler entity for buffer moves */
427 struct amd_sched_entity entity;
Christian König29b32592016-04-15 17:19:16 +0200428
429 /* custom LRU management */
430 struct amdgpu_mman_lru log2_size[AMDGPU_TTM_LRU_SIZE];
Alex Deucher97b2e202015-04-20 16:51:00 -0400431};
432
433int amdgpu_copy_buffer(struct amdgpu_ring *ring,
434 uint64_t src_offset,
435 uint64_t dst_offset,
436 uint32_t byte_count,
437 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800438 struct fence **fence);
Flora Cui59b4a972016-07-19 16:48:22 +0800439int amdgpu_fill_buffer(struct amdgpu_bo *bo,
440 uint32_t src_data,
441 struct reservation_object *resv,
442 struct fence **fence);
443
Alex Deucher97b2e202015-04-20 16:51:00 -0400444int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
445
446struct amdgpu_bo_list_entry {
447 struct amdgpu_bo *robj;
448 struct ttm_validate_buffer tv;
449 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400450 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100451 struct page **user_pages;
452 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400453};
454
455struct amdgpu_bo_va_mapping {
456 struct list_head list;
457 struct interval_tree_node it;
458 uint64_t offset;
459 uint32_t flags;
460};
461
462/* bo virtual addresses in a specific vm */
463struct amdgpu_bo_va {
464 /* protected by bo being reserved */
465 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800466 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400467 unsigned ref_count;
468
Christian König7fc11952015-07-30 11:53:42 +0200469 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400470 struct list_head vm_status;
471
Christian König7fc11952015-07-30 11:53:42 +0200472 /* mappings for this bo_va */
473 struct list_head invalids;
474 struct list_head valids;
475
Alex Deucher97b2e202015-04-20 16:51:00 -0400476 /* constant after initialization */
477 struct amdgpu_vm *vm;
478 struct amdgpu_bo *bo;
479};
480
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800481#define AMDGPU_GEM_DOMAIN_MAX 0x3
482
Alex Deucher97b2e202015-04-20 16:51:00 -0400483struct amdgpu_bo {
484 /* Protected by gem.mutex */
485 struct list_head list;
486 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100487 u32 prefered_domains;
488 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800489 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400490 struct ttm_placement placement;
491 struct ttm_buffer_object tbo;
492 struct ttm_bo_kmap_obj kmap;
493 u64 flags;
494 unsigned pin_count;
495 void *kptr;
496 u64 tiling_flags;
497 u64 metadata_flags;
498 void *metadata;
499 u32 metadata_size;
500 /* list of all virtual address to which this bo
501 * is associated to
502 */
503 struct list_head va;
504 /* Constant after initialization */
505 struct amdgpu_device *adev;
506 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100507 struct amdgpu_bo *parent;
Alex Deucher97b2e202015-04-20 16:51:00 -0400508
509 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400510 struct amdgpu_mn *mn;
511 struct list_head mn_list;
512};
513#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
514
515void amdgpu_gem_object_free(struct drm_gem_object *obj);
516int amdgpu_gem_object_open(struct drm_gem_object *obj,
517 struct drm_file *file_priv);
518void amdgpu_gem_object_close(struct drm_gem_object *obj,
519 struct drm_file *file_priv);
520unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
521struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200522struct drm_gem_object *
523amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
524 struct dma_buf_attachment *attach,
525 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400526struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
527 struct drm_gem_object *gobj,
528 int flags);
529int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
530void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
531struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
532void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
533void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
534int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
535
536/* sub-allocation manager, it has to be protected by another lock.
537 * By conception this is an helper for other part of the driver
538 * like the indirect buffer or semaphore, which both have their
539 * locking.
540 *
541 * Principe is simple, we keep a list of sub allocation in offset
542 * order (first entry has offset == 0, last entry has the highest
543 * offset).
544 *
545 * When allocating new object we first check if there is room at
546 * the end total_size - (last_object_offset + last_object_size) >=
547 * alloc_size. If so we allocate new object there.
548 *
549 * When there is not enough room at the end, we start waiting for
550 * each sub object until we reach object_offset+object_size >=
551 * alloc_size, this object then become the sub object we return.
552 *
553 * Alignment can't be bigger than page size.
554 *
555 * Hole are not considered for allocation to keep things simple.
556 * Assumption is that there won't be hole (all object on same
557 * alignment).
558 */
Christian König6ba60b82016-03-11 14:50:08 +0100559
560#define AMDGPU_SA_NUM_FENCE_LISTS 32
561
Alex Deucher97b2e202015-04-20 16:51:00 -0400562struct amdgpu_sa_manager {
563 wait_queue_head_t wq;
564 struct amdgpu_bo *bo;
565 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100566 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400567 struct list_head olist;
568 unsigned size;
569 uint64_t gpu_addr;
570 void *cpu_ptr;
571 uint32_t domain;
572 uint32_t align;
573};
574
Alex Deucher97b2e202015-04-20 16:51:00 -0400575/* sub-allocation buffer */
576struct amdgpu_sa_bo {
577 struct list_head olist;
578 struct list_head flist;
579 struct amdgpu_sa_manager *manager;
580 unsigned soffset;
581 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800582 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400583};
584
585/*
586 * GEM objects.
587 */
Christian König418aa0c2016-02-15 16:59:57 +0100588void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400589int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
590 int alignment, u32 initial_domain,
591 u64 flags, bool kernel,
592 struct drm_gem_object **obj);
593
594int amdgpu_mode_dumb_create(struct drm_file *file_priv,
595 struct drm_device *dev,
596 struct drm_mode_create_dumb *args);
597int amdgpu_mode_dumb_mmap(struct drm_file *filp,
598 struct drm_device *dev,
599 uint32_t handle, uint64_t *offset_p);
Alex Deucher97b2e202015-04-20 16:51:00 -0400600/*
601 * Synchronization
602 */
603struct amdgpu_sync {
Christian Königf91b3a62015-08-20 14:47:40 +0800604 DECLARE_HASHTABLE(fences, 4);
Chunming Zhou3c623382015-08-20 18:33:59 +0800605 struct fence *last_vm_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400606};
607
608void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200609int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
610 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400611int amdgpu_sync_resv(struct amdgpu_device *adev,
612 struct amdgpu_sync *sync,
613 struct reservation_object *resv,
614 void *owner);
Christian König1fbb2e92016-06-01 10:47:36 +0200615struct fence *amdgpu_sync_peek_fence(struct amdgpu_sync *sync,
616 struct amdgpu_ring *ring);
Christian Könige61235d2015-08-25 11:05:36 +0200617struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
Christian König8a8f0b42016-02-03 15:11:39 +0100618void amdgpu_sync_free(struct amdgpu_sync *sync);
Christian König257bf152016-02-16 11:24:58 +0100619int amdgpu_sync_init(void);
620void amdgpu_sync_fini(void);
Rex Zhud573de22016-05-12 13:27:28 +0800621int amdgpu_fence_slab_init(void);
622void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400623
624/*
625 * GART structures, functions & helpers
626 */
627struct amdgpu_mc;
628
629#define AMDGPU_GPU_PAGE_SIZE 4096
630#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
631#define AMDGPU_GPU_PAGE_SHIFT 12
632#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
633
634struct amdgpu_gart {
635 dma_addr_t table_addr;
636 struct amdgpu_bo *robj;
637 void *ptr;
638 unsigned num_gpu_pages;
639 unsigned num_cpu_pages;
640 unsigned table_size;
Christian Königa1d29472016-03-30 14:42:57 +0200641#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucher97b2e202015-04-20 16:51:00 -0400642 struct page **pages;
Christian Königa1d29472016-03-30 14:42:57 +0200643#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400644 bool ready;
645 const struct amdgpu_gart_funcs *gart_funcs;
646};
647
648int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
649void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
650int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
651void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
652int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
653void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
654int amdgpu_gart_init(struct amdgpu_device *adev);
655void amdgpu_gart_fini(struct amdgpu_device *adev);
656void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
657 int pages);
658int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
659 int pages, struct page **pagelist,
660 dma_addr_t *dma_addr, uint32_t flags);
661
662/*
663 * GPU MC structures, functions & helpers
664 */
665struct amdgpu_mc {
666 resource_size_t aper_size;
667 resource_size_t aper_base;
668 resource_size_t agp_base;
669 /* for some chips with <= 32MB we need to lie
670 * about vram size near mc fb location */
671 u64 mc_vram_size;
672 u64 visible_vram_size;
673 u64 gtt_size;
674 u64 gtt_start;
675 u64 gtt_end;
676 u64 vram_start;
677 u64 vram_end;
678 unsigned vram_width;
679 u64 real_vram_size;
680 int vram_mtrr;
681 u64 gtt_base_align;
682 u64 mc_mask;
683 const struct firmware *fw; /* MC firmware */
684 uint32_t fw_version;
685 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800686 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800687 uint32_t srbm_soft_reset;
688 struct amdgpu_mode_mc_save save;
Alex Deucher97b2e202015-04-20 16:51:00 -0400689};
690
691/*
692 * GPU doorbell structures, functions & helpers
693 */
694typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
695{
696 AMDGPU_DOORBELL_KIQ = 0x000,
697 AMDGPU_DOORBELL_HIQ = 0x001,
698 AMDGPU_DOORBELL_DIQ = 0x002,
699 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
700 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
701 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
702 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
703 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
704 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
705 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
706 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
707 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
708 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
709 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
710 AMDGPU_DOORBELL_IH = 0x1E8,
711 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
712 AMDGPU_DOORBELL_INVALID = 0xFFFF
713} AMDGPU_DOORBELL_ASSIGNMENT;
714
715struct amdgpu_doorbell {
716 /* doorbell mmio */
717 resource_size_t base;
718 resource_size_t size;
719 u32 __iomem *ptr;
720 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
721};
722
723void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
724 phys_addr_t *aperture_base,
725 size_t *aperture_size,
726 size_t *start_offset);
727
728/*
729 * IRQS.
730 */
731
732struct amdgpu_flip_work {
733 struct work_struct flip_work;
734 struct work_struct unpin_work;
735 struct amdgpu_device *adev;
736 int crtc_id;
737 uint64_t base;
738 struct drm_pending_vblank_event *event;
739 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200740 struct fence *excl;
741 unsigned shared_count;
742 struct fence **shared;
Christian Königc3874b72016-02-11 15:48:30 +0100743 struct fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400744 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400745};
746
747
748/*
749 * CP & rings.
750 */
751
752struct amdgpu_ib {
753 struct amdgpu_sa_bo *sa_bo;
754 uint32_t length_dw;
755 uint64_t gpu_addr;
756 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800757 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400758};
759
760enum amdgpu_ring_type {
761 AMDGPU_RING_TYPE_GFX,
762 AMDGPU_RING_TYPE_COMPUTE,
763 AMDGPU_RING_TYPE_SDMA,
764 AMDGPU_RING_TYPE_UVD,
765 AMDGPU_RING_TYPE_VCE
766};
767
Nils Wallménius62250a92016-04-10 16:30:00 +0200768extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800769
Christian König50838c82016-02-03 13:44:52 +0100770int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800771 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100772int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
773 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800774
Christian Königa5fb4ec2016-06-29 15:10:31 +0200775void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100776void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100777int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100778 struct amd_sched_entity *entity, void *owner,
779 struct fence **f);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800780
Alex Deucher97b2e202015-04-20 16:51:00 -0400781struct amdgpu_ring {
782 struct amdgpu_device *adev;
783 const struct amdgpu_ring_funcs *funcs;
784 struct amdgpu_fence_driver fence_drv;
Christian Königedf600d2016-05-03 15:54:54 +0200785 struct amd_gpu_scheduler sched;
Alex Deucher97b2e202015-04-20 16:51:00 -0400786
Alex Deucher97b2e202015-04-20 16:51:00 -0400787 struct amdgpu_bo *ring_obj;
788 volatile uint32_t *ring;
789 unsigned rptr_offs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400790 unsigned wptr;
791 unsigned wptr_old;
792 unsigned ring_size;
Christian Königc7e6be22016-01-21 13:06:05 +0100793 unsigned max_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400794 int count_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400795 uint64_t gpu_addr;
796 uint32_t align_mask;
797 uint32_t ptr_mask;
798 bool ready;
799 u32 nop;
800 u32 idx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400801 u32 me;
802 u32 pipe;
803 u32 queue;
804 struct amdgpu_bo *mqd_obj;
805 u32 doorbell_index;
806 bool use_doorbell;
807 unsigned wptr_offs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400808 unsigned fence_offs;
Christian Königaa3b73f2016-05-03 15:17:40 +0200809 uint64_t current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400810 enum amdgpu_ring_type type;
811 char name[16];
Monk Liu128cff12016-01-14 18:08:16 +0800812 unsigned cond_exe_offs;
Christian König92c023c2016-07-19 14:34:17 +0200813 u64 cond_exe_gpu_addr;
814 volatile u32 *cond_exe_cpu_addr;
Monk Liua909c6b2016-06-14 12:02:21 -0400815#if defined(CONFIG_DEBUG_FS)
816 struct dentry *ent;
817#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400818};
819
820/*
821 * VM
822 */
823
824/* maximum number of VMIDs */
825#define AMDGPU_NUM_VM 16
826
827/* number of entries in page table */
828#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
829
830/* PTBs (Page Table Blocks) need to be aligned to 32K */
831#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
Alex Deucher97b2e202015-04-20 16:51:00 -0400832
833#define AMDGPU_PTE_VALID (1 << 0)
834#define AMDGPU_PTE_SYSTEM (1 << 1)
835#define AMDGPU_PTE_SNOOPED (1 << 2)
836
837/* VI only */
838#define AMDGPU_PTE_EXECUTABLE (1 << 4)
839
840#define AMDGPU_PTE_READABLE (1 << 5)
841#define AMDGPU_PTE_WRITEABLE (1 << 6)
842
843/* PTE (Page Table Entry) fragment field for different page sizes */
844#define AMDGPU_PTE_FRAG_4KB (0 << 7)
845#define AMDGPU_PTE_FRAG_64KB (4 << 7)
846#define AMDGPU_LOG2_PAGES_PER_FRAG 4
847
Christian Königd9c13152015-09-28 12:31:26 +0200848/* How to programm VM fault handling */
849#define AMDGPU_VM_FAULT_STOP_NEVER 0
850#define AMDGPU_VM_FAULT_STOP_FIRST 1
851#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
852
Alex Deucher97b2e202015-04-20 16:51:00 -0400853struct amdgpu_vm_pt {
Christian Königee1782c2015-12-11 21:01:23 +0100854 struct amdgpu_bo_list_entry entry;
855 uint64_t addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400856};
857
Alex Deucher97b2e202015-04-20 16:51:00 -0400858struct amdgpu_vm {
Christian König25cfc3c2015-12-19 19:42:05 +0100859 /* tree of virtual addresses mapped */
Alex Deucher97b2e202015-04-20 16:51:00 -0400860 struct rb_root va;
861
Christian König7fc11952015-07-30 11:53:42 +0200862 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400863 spinlock_t status_lock;
864
865 /* BOs moved, but not yet updated in the PT */
866 struct list_head invalidated;
867
Christian König7fc11952015-07-30 11:53:42 +0200868 /* BOs cleared in the PT because of a move */
869 struct list_head cleared;
870
871 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400872 struct list_head freed;
873
874 /* contains the page directory */
875 struct amdgpu_bo *page_directory;
876 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200877 struct fence *page_directory_fence;
Christian König5a712a82016-06-21 16:28:15 +0200878 uint64_t last_eviction_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400879
880 /* array of page tables, one for each page directory entry */
881 struct amdgpu_vm_pt *page_tables;
882
883 /* for id and flush management per ring */
Christian Königbcb1ba32016-03-08 15:40:11 +0100884 struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
Christian König25cfc3c2015-12-19 19:42:05 +0100885
jimqu81d75a32015-12-04 17:17:00 +0800886 /* protecting freed */
887 spinlock_t freed_lock;
Christian König2bd9ccf2016-02-01 12:53:58 +0100888
889 /* Scheduler entity for page table updates */
890 struct amd_sched_entity entity;
Chunming Zhou031e2982016-04-25 10:19:13 +0800891
892 /* client id */
893 u64 client_id;
Alex Deucher97b2e202015-04-20 16:51:00 -0400894};
895
Christian Königbcb1ba32016-03-08 15:40:11 +0100896struct amdgpu_vm_id {
Christian Königa9a78b32016-01-21 10:19:11 +0100897 struct list_head list;
Christian König832a9022016-02-15 12:33:02 +0100898 struct fence *first;
899 struct amdgpu_sync active;
Christian König41d9eb22016-03-01 16:46:18 +0100900 struct fence *last_flush;
Christian König0ea54b92016-05-04 10:20:01 +0200901 atomic64_t owner;
Christian König971fe9a92016-03-01 15:09:25 +0100902
Christian Königbcb1ba32016-03-08 15:40:11 +0100903 uint64_t pd_gpu_addr;
904 /* last flushed PD/PT update */
905 struct fence *flushed_updates;
906
Chunming Zhou6adb0512016-06-27 17:06:01 +0800907 uint32_t current_gpu_reset_count;
908
Christian König971fe9a92016-03-01 15:09:25 +0100909 uint32_t gds_base;
910 uint32_t gds_size;
911 uint32_t gws_base;
912 uint32_t gws_size;
913 uint32_t oa_base;
914 uint32_t oa_size;
Christian Königa9a78b32016-01-21 10:19:11 +0100915};
Christian König8d0a7ce2015-11-03 20:58:50 +0100916
Christian Königa9a78b32016-01-21 10:19:11 +0100917struct amdgpu_vm_manager {
918 /* Handling of VMIDs */
919 struct mutex lock;
920 unsigned num_ids;
921 struct list_head ids_lru;
Christian Königbcb1ba32016-03-08 15:40:11 +0100922 struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
Christian König1c16c0a2015-11-14 21:31:40 +0100923
Christian König1fbb2e92016-06-01 10:47:36 +0200924 /* Handling of VM fences */
925 u64 fence_context;
926 unsigned seqno[AMDGPU_MAX_RINGS];
927
Christian König8b4fb002015-11-15 16:04:16 +0100928 uint32_t max_pfn;
Alex Deucher97b2e202015-04-20 16:51:00 -0400929 /* vram base address for page table entry */
Christian König8b4fb002015-11-15 16:04:16 +0100930 u64 vram_base_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400931 /* is vm enabled? */
Christian König8b4fb002015-11-15 16:04:16 +0100932 bool enabled;
Alex Deucher97b2e202015-04-20 16:51:00 -0400933 /* vm pte handling */
934 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +0100935 struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
936 unsigned vm_pte_num_rings;
937 atomic_t vm_pte_next_ring;
Chunming Zhou031e2982016-04-25 10:19:13 +0800938 /* client id counter */
939 atomic64_t client_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400940};
941
Christian Königa9a78b32016-01-21 10:19:11 +0100942void amdgpu_vm_manager_init(struct amdgpu_device *adev);
Christian Königea89f8c2015-11-15 20:52:06 +0100943void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
Christian König8b4fb002015-11-15 16:04:16 +0100944int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
945void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Christian König56467eb2015-12-11 15:16:32 +0100946void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
947 struct list_head *validated,
948 struct amdgpu_bo_list_entry *entry);
Christian König5a712a82016-06-21 16:28:15 +0200949void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
950 struct list_head *duplicates);
Christian Königeceb8a12016-01-11 15:35:21 +0100951void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
952 struct amdgpu_vm *vm);
Christian König8b4fb002015-11-15 16:04:16 +0100953int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Christian König4ff37a82016-02-26 16:18:26 +0100954 struct amdgpu_sync *sync, struct fence *fence,
Chunming Zhoufd53be32016-07-01 17:59:01 +0800955 struct amdgpu_job *job);
956int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job);
Christian König971fe9a92016-03-01 15:09:25 +0100957void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
Christian Königb07c9d22015-11-30 13:26:07 +0100958uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
Christian König8b4fb002015-11-15 16:04:16 +0100959int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
960 struct amdgpu_vm *vm);
961int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
962 struct amdgpu_vm *vm);
963int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
964 struct amdgpu_sync *sync);
965int amdgpu_vm_bo_update(struct amdgpu_device *adev,
966 struct amdgpu_bo_va *bo_va,
967 struct ttm_mem_reg *mem);
968void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
969 struct amdgpu_bo *bo);
970struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
971 struct amdgpu_bo *bo);
972struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
973 struct amdgpu_vm *vm,
974 struct amdgpu_bo *bo);
975int amdgpu_vm_bo_map(struct amdgpu_device *adev,
976 struct amdgpu_bo_va *bo_va,
977 uint64_t addr, uint64_t offset,
978 uint64_t size, uint32_t flags);
979int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
980 struct amdgpu_bo_va *bo_va,
981 uint64_t addr);
982void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
983 struct amdgpu_bo_va *bo_va);
Christian König8b4fb002015-11-15 16:04:16 +0100984
Alex Deucher97b2e202015-04-20 16:51:00 -0400985/*
986 * context related structures
987 */
988
Christian König21c16bf2015-07-07 17:24:49 +0200989struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200990 uint64_t sequence;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800991 struct fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200992 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200993};
994
Alex Deucher97b2e202015-04-20 16:51:00 -0400995struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400996 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800997 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -0400998 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200999 spinlock_t ring_lock;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +08001000 struct fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +02001001 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001002};
1003
1004struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -04001005 struct amdgpu_device *adev;
1006 struct mutex lock;
1007 /* protected by lock */
1008 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001009};
1010
Alex Deucher0b492a42015-08-16 22:48:26 -04001011struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1012int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1013
Christian König21c16bf2015-07-07 17:24:49 +02001014uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +02001015 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +02001016struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1017 struct amdgpu_ring *ring, uint64_t seq);
1018
Alex Deucher0b492a42015-08-16 22:48:26 -04001019int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1020 struct drm_file *filp);
1021
Christian Königefd4ccb2015-08-04 16:20:31 +02001022void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1023void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -04001024
Alex Deucher97b2e202015-04-20 16:51:00 -04001025/*
1026 * file private structure
1027 */
1028
1029struct amdgpu_fpriv {
1030 struct amdgpu_vm vm;
1031 struct mutex bo_list_lock;
1032 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001033 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001034};
1035
1036/*
1037 * residency list
1038 */
1039
1040struct amdgpu_bo_list {
1041 struct mutex lock;
1042 struct amdgpu_bo *gds_obj;
1043 struct amdgpu_bo *gws_obj;
1044 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +01001045 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001046 unsigned num_entries;
1047 struct amdgpu_bo_list_entry *array;
1048};
1049
1050struct amdgpu_bo_list *
1051amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +01001052void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1053 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001054void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1055void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1056
1057/*
1058 * GFX stuff
1059 */
1060#include "clearstate_defs.h"
1061
Alex Deucher79e54122016-04-08 15:45:13 -04001062struct amdgpu_rlc_funcs {
1063 void (*enter_safe_mode)(struct amdgpu_device *adev);
1064 void (*exit_safe_mode)(struct amdgpu_device *adev);
1065};
1066
Alex Deucher97b2e202015-04-20 16:51:00 -04001067struct amdgpu_rlc {
1068 /* for power gating */
1069 struct amdgpu_bo *save_restore_obj;
1070 uint64_t save_restore_gpu_addr;
1071 volatile uint32_t *sr_ptr;
1072 const u32 *reg_list;
1073 u32 reg_list_size;
1074 /* for clear state */
1075 struct amdgpu_bo *clear_state_obj;
1076 uint64_t clear_state_gpu_addr;
1077 volatile uint32_t *cs_ptr;
1078 const struct cs_section_def *cs_data;
1079 u32 clear_state_size;
1080 /* for cp tables */
1081 struct amdgpu_bo *cp_table_obj;
1082 uint64_t cp_table_gpu_addr;
1083 volatile uint32_t *cp_table_ptr;
1084 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -04001085
1086 /* safe mode for updating CG/PG state */
1087 bool in_safe_mode;
1088 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -04001089
1090 /* for firmware data */
1091 u32 save_and_restore_offset;
1092 u32 clear_state_descriptor_offset;
1093 u32 avail_scratch_ram_locations;
1094 u32 reg_restore_list_size;
1095 u32 reg_list_format_start;
1096 u32 reg_list_format_separate_start;
1097 u32 starting_offsets_start;
1098 u32 reg_list_format_size_bytes;
1099 u32 reg_list_size_bytes;
1100
1101 u32 *register_list_format;
1102 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -04001103};
1104
1105struct amdgpu_mec {
1106 struct amdgpu_bo *hpd_eop_obj;
1107 u64 hpd_eop_gpu_addr;
1108 u32 num_pipe;
1109 u32 num_mec;
1110 u32 num_queue;
1111};
1112
1113/*
1114 * GPU scratch registers structures, functions & helpers
1115 */
1116struct amdgpu_scratch {
1117 unsigned num_reg;
1118 uint32_t reg_base;
1119 bool free[32];
1120 uint32_t reg[32];
1121};
1122
1123/*
1124 * GFX configurations
1125 */
1126struct amdgpu_gca_config {
1127 unsigned max_shader_engines;
1128 unsigned max_tile_pipes;
1129 unsigned max_cu_per_sh;
1130 unsigned max_sh_per_se;
1131 unsigned max_backends_per_se;
1132 unsigned max_texture_channel_caches;
1133 unsigned max_gprs;
1134 unsigned max_gs_threads;
1135 unsigned max_hw_contexts;
1136 unsigned sc_prim_fifo_size_frontend;
1137 unsigned sc_prim_fifo_size_backend;
1138 unsigned sc_hiz_tile_fifo_size;
1139 unsigned sc_earlyz_tile_fifo_size;
1140
1141 unsigned num_tile_pipes;
1142 unsigned backend_enable_mask;
1143 unsigned mem_max_burst_length_bytes;
1144 unsigned mem_row_size_in_kb;
1145 unsigned shader_engine_tile_size;
1146 unsigned num_gpus;
1147 unsigned multi_gpu_tile_size;
1148 unsigned mc_arb_ramcfg;
1149 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -05001150 unsigned num_rbs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001151
1152 uint32_t tile_mode_array[32];
1153 uint32_t macrotile_mode_array[16];
1154};
1155
Alex Deucher7dae69a2016-05-03 16:25:53 -04001156struct amdgpu_cu_info {
1157 uint32_t number; /* total active CU number */
1158 uint32_t ao_cu_mask;
1159 uint32_t bitmap[4][4];
1160};
1161
Alex Deucherb95e31f2016-07-07 15:01:42 -04001162struct amdgpu_gfx_funcs {
1163 /* get the gpu clock counter */
1164 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -04001165 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Alex Deucherb95e31f2016-07-07 15:01:42 -04001166};
1167
Alex Deucher97b2e202015-04-20 16:51:00 -04001168struct amdgpu_gfx {
1169 struct mutex gpu_clock_mutex;
1170 struct amdgpu_gca_config config;
1171 struct amdgpu_rlc rlc;
1172 struct amdgpu_mec mec;
1173 struct amdgpu_scratch scratch;
1174 const struct firmware *me_fw; /* ME firmware */
1175 uint32_t me_fw_version;
1176 const struct firmware *pfp_fw; /* PFP firmware */
1177 uint32_t pfp_fw_version;
1178 const struct firmware *ce_fw; /* CE firmware */
1179 uint32_t ce_fw_version;
1180 const struct firmware *rlc_fw; /* RLC firmware */
1181 uint32_t rlc_fw_version;
1182 const struct firmware *mec_fw; /* MEC firmware */
1183 uint32_t mec_fw_version;
1184 const struct firmware *mec2_fw; /* MEC2 firmware */
1185 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001186 uint32_t me_feature_version;
1187 uint32_t ce_feature_version;
1188 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001189 uint32_t rlc_feature_version;
1190 uint32_t mec_feature_version;
1191 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001192 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1193 unsigned num_gfx_rings;
1194 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1195 unsigned num_compute_rings;
1196 struct amdgpu_irq_src eop_irq;
1197 struct amdgpu_irq_src priv_reg_irq;
1198 struct amdgpu_irq_src priv_inst_irq;
1199 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001200 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001201 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001202 unsigned ce_ram_size;
1203 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -04001204 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +08001205
1206 /* reset mask */
1207 uint32_t grbm_soft_reset;
1208 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001209};
1210
Christian Königb07c60c2016-01-31 12:29:04 +01001211int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001212 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001213void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
1214 struct fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001215int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian König336d1f52016-02-16 10:57:10 +01001216 struct amdgpu_ib *ib, struct fence *last_vm_update,
Monk Liuc5637832016-04-19 20:11:32 +08001217 struct amdgpu_job *job, struct fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001218int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1219void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1220int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001221int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
Jammy Zhouedff0e22015-09-01 13:04:08 +08001222void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +01001223void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Alex Deucher97b2e202015-04-20 16:51:00 -04001224void amdgpu_ring_commit(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001225void amdgpu_ring_undo(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001226int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1227 unsigned ring_size, u32 nop, u32 align_mask,
1228 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1229 enum amdgpu_ring_type ring_type);
1230void amdgpu_ring_fini(struct amdgpu_ring *ring);
1231
1232/*
1233 * CS.
1234 */
1235struct amdgpu_cs_chunk {
1236 uint32_t chunk_id;
1237 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001238 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001239};
1240
1241struct amdgpu_cs_parser {
1242 struct amdgpu_device *adev;
1243 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001244 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001245
Alex Deucher97b2e202015-04-20 16:51:00 -04001246 /* chunks */
1247 unsigned nchunks;
1248 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001249
Christian König50838c82016-02-03 13:44:52 +01001250 /* scheduler job object */
1251 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001252
Christian Königc3cca412015-12-15 14:41:33 +01001253 /* buffer objects */
1254 struct ww_acquire_ctx ticket;
1255 struct amdgpu_bo_list *bo_list;
1256 struct amdgpu_bo_list_entry vm_pd;
1257 struct list_head validated;
1258 struct fence *fence;
1259 uint64_t bytes_moved_threshold;
1260 uint64_t bytes_moved;
Alex Deucher97b2e202015-04-20 16:51:00 -04001261
1262 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001263 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -04001264};
1265
Chunming Zhoubb977d32015-08-18 15:16:40 +08001266struct amdgpu_job {
1267 struct amd_sched_job base;
1268 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001269 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001270 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001271 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001272 struct amdgpu_ib *ibs;
Monk Liu73cfa5f2016-03-17 13:48:13 +08001273 struct fence *fence; /* the hw fence */
Chunming Zhoubb977d32015-08-18 15:16:40 +08001274 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001275 void *owner;
Christian König92f25092016-05-06 15:57:42 +02001276 uint64_t ctx;
Chunming Zhoufd53be32016-07-01 17:59:01 +08001277 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +02001278 unsigned vm_id;
1279 uint64_t vm_pd_addr;
1280 uint32_t gds_base, gds_size;
1281 uint32_t gws_base, gws_size;
1282 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +02001283
1284 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +02001285 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +02001286 uint64_t uf_sequence;
1287
Chunming Zhoubb977d32015-08-18 15:16:40 +08001288};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001289#define to_amdgpu_job(sched_job) \
1290 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001291
Christian König7270f832016-01-31 11:00:41 +01001292static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1293 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001294{
Christian König50838c82016-02-03 13:44:52 +01001295 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001296}
1297
Christian König7270f832016-01-31 11:00:41 +01001298static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1299 uint32_t ib_idx, int idx,
1300 uint32_t value)
1301{
Christian König50838c82016-02-03 13:44:52 +01001302 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001303}
1304
Alex Deucher97b2e202015-04-20 16:51:00 -04001305/*
1306 * Writeback
1307 */
1308#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1309
1310struct amdgpu_wb {
1311 struct amdgpu_bo *wb_obj;
1312 volatile uint32_t *wb;
1313 uint64_t gpu_addr;
1314 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1315 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1316};
1317
1318int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1319void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1320
Alex Deucher97b2e202015-04-20 16:51:00 -04001321
Alex Deucher97b2e202015-04-20 16:51:00 -04001322
1323enum amdgpu_int_thermal_type {
1324 THERMAL_TYPE_NONE,
1325 THERMAL_TYPE_EXTERNAL,
1326 THERMAL_TYPE_EXTERNAL_GPIO,
1327 THERMAL_TYPE_RV6XX,
1328 THERMAL_TYPE_RV770,
1329 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1330 THERMAL_TYPE_EVERGREEN,
1331 THERMAL_TYPE_SUMO,
1332 THERMAL_TYPE_NI,
1333 THERMAL_TYPE_SI,
1334 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1335 THERMAL_TYPE_CI,
1336 THERMAL_TYPE_KV,
1337};
1338
1339enum amdgpu_dpm_auto_throttle_src {
1340 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1341 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1342};
1343
1344enum amdgpu_dpm_event_src {
1345 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1346 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1347 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1348 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1349 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1350};
1351
1352#define AMDGPU_MAX_VCE_LEVELS 6
1353
1354enum amdgpu_vce_level {
1355 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1356 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1357 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1358 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1359 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1360 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1361};
1362
1363struct amdgpu_ps {
1364 u32 caps; /* vbios flags */
1365 u32 class; /* vbios flags */
1366 u32 class2; /* vbios flags */
1367 /* UVD clocks */
1368 u32 vclk;
1369 u32 dclk;
1370 /* VCE clocks */
1371 u32 evclk;
1372 u32 ecclk;
1373 bool vce_active;
1374 enum amdgpu_vce_level vce_level;
1375 /* asic priv */
1376 void *ps_priv;
1377};
1378
1379struct amdgpu_dpm_thermal {
1380 /* thermal interrupt work */
1381 struct work_struct work;
1382 /* low temperature threshold */
1383 int min_temp;
1384 /* high temperature threshold */
1385 int max_temp;
1386 /* was last interrupt low to high or high to low */
1387 bool high_to_low;
1388 /* interrupt source */
1389 struct amdgpu_irq_src irq;
1390};
1391
1392enum amdgpu_clk_action
1393{
1394 AMDGPU_SCLK_UP = 1,
1395 AMDGPU_SCLK_DOWN
1396};
1397
1398struct amdgpu_blacklist_clocks
1399{
1400 u32 sclk;
1401 u32 mclk;
1402 enum amdgpu_clk_action action;
1403};
1404
1405struct amdgpu_clock_and_voltage_limits {
1406 u32 sclk;
1407 u32 mclk;
1408 u16 vddc;
1409 u16 vddci;
1410};
1411
1412struct amdgpu_clock_array {
1413 u32 count;
1414 u32 *values;
1415};
1416
1417struct amdgpu_clock_voltage_dependency_entry {
1418 u32 clk;
1419 u16 v;
1420};
1421
1422struct amdgpu_clock_voltage_dependency_table {
1423 u32 count;
1424 struct amdgpu_clock_voltage_dependency_entry *entries;
1425};
1426
1427union amdgpu_cac_leakage_entry {
1428 struct {
1429 u16 vddc;
1430 u32 leakage;
1431 };
1432 struct {
1433 u16 vddc1;
1434 u16 vddc2;
1435 u16 vddc3;
1436 };
1437};
1438
1439struct amdgpu_cac_leakage_table {
1440 u32 count;
1441 union amdgpu_cac_leakage_entry *entries;
1442};
1443
1444struct amdgpu_phase_shedding_limits_entry {
1445 u16 voltage;
1446 u32 sclk;
1447 u32 mclk;
1448};
1449
1450struct amdgpu_phase_shedding_limits_table {
1451 u32 count;
1452 struct amdgpu_phase_shedding_limits_entry *entries;
1453};
1454
1455struct amdgpu_uvd_clock_voltage_dependency_entry {
1456 u32 vclk;
1457 u32 dclk;
1458 u16 v;
1459};
1460
1461struct amdgpu_uvd_clock_voltage_dependency_table {
1462 u8 count;
1463 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1464};
1465
1466struct amdgpu_vce_clock_voltage_dependency_entry {
1467 u32 ecclk;
1468 u32 evclk;
1469 u16 v;
1470};
1471
1472struct amdgpu_vce_clock_voltage_dependency_table {
1473 u8 count;
1474 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1475};
1476
1477struct amdgpu_ppm_table {
1478 u8 ppm_design;
1479 u16 cpu_core_number;
1480 u32 platform_tdp;
1481 u32 small_ac_platform_tdp;
1482 u32 platform_tdc;
1483 u32 small_ac_platform_tdc;
1484 u32 apu_tdp;
1485 u32 dgpu_tdp;
1486 u32 dgpu_ulv_power;
1487 u32 tj_max;
1488};
1489
1490struct amdgpu_cac_tdp_table {
1491 u16 tdp;
1492 u16 configurable_tdp;
1493 u16 tdc;
1494 u16 battery_power_limit;
1495 u16 small_power_limit;
1496 u16 low_cac_leakage;
1497 u16 high_cac_leakage;
1498 u16 maximum_power_delivery_limit;
1499};
1500
1501struct amdgpu_dpm_dynamic_state {
1502 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1503 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1504 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1505 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1506 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1507 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1508 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1509 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1510 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1511 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1512 struct amdgpu_clock_array valid_sclk_values;
1513 struct amdgpu_clock_array valid_mclk_values;
1514 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1515 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1516 u32 mclk_sclk_ratio;
1517 u32 sclk_mclk_delta;
1518 u16 vddc_vddci_delta;
1519 u16 min_vddc_for_pcie_gen2;
1520 struct amdgpu_cac_leakage_table cac_leakage_table;
1521 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1522 struct amdgpu_ppm_table *ppm_table;
1523 struct amdgpu_cac_tdp_table *cac_tdp_table;
1524};
1525
1526struct amdgpu_dpm_fan {
1527 u16 t_min;
1528 u16 t_med;
1529 u16 t_high;
1530 u16 pwm_min;
1531 u16 pwm_med;
1532 u16 pwm_high;
1533 u8 t_hyst;
1534 u32 cycle_delay;
1535 u16 t_max;
1536 u8 control_mode;
1537 u16 default_max_fan_pwm;
1538 u16 default_fan_output_sensitivity;
1539 u16 fan_output_sensitivity;
1540 bool ucode_fan_control;
1541};
1542
1543enum amdgpu_pcie_gen {
1544 AMDGPU_PCIE_GEN1 = 0,
1545 AMDGPU_PCIE_GEN2 = 1,
1546 AMDGPU_PCIE_GEN3 = 2,
1547 AMDGPU_PCIE_GEN_INVALID = 0xffff
1548};
1549
1550enum amdgpu_dpm_forced_level {
1551 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1552 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1553 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
Eric Huangf3898ea2015-12-11 16:24:34 -05001554 AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
Alex Deucher97b2e202015-04-20 16:51:00 -04001555};
1556
1557struct amdgpu_vce_state {
1558 /* vce clocks */
1559 u32 evclk;
1560 u32 ecclk;
1561 /* gpu clocks */
1562 u32 sclk;
1563 u32 mclk;
1564 u8 clk_idx;
1565 u8 pstate;
1566};
1567
1568struct amdgpu_dpm_funcs {
1569 int (*get_temperature)(struct amdgpu_device *adev);
1570 int (*pre_set_power_state)(struct amdgpu_device *adev);
1571 int (*set_power_state)(struct amdgpu_device *adev);
1572 void (*post_set_power_state)(struct amdgpu_device *adev);
1573 void (*display_configuration_changed)(struct amdgpu_device *adev);
1574 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1575 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1576 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1577 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1578 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1579 bool (*vblank_too_short)(struct amdgpu_device *adev);
1580 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001581 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001582 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1583 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1584 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1585 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1586 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
Eric Huangc85e2992016-05-19 15:41:25 -04001587 int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
1588 int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
Eric Huang8b2e5742016-05-19 15:46:10 -04001589 int (*get_sclk_od)(struct amdgpu_device *adev);
1590 int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
Eric Huangf2bdc052016-05-24 15:11:17 -04001591 int (*get_mclk_od)(struct amdgpu_device *adev);
1592 int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
Alex Deucher97b2e202015-04-20 16:51:00 -04001593};
1594
1595struct amdgpu_dpm {
1596 struct amdgpu_ps *ps;
1597 /* number of valid power states */
1598 int num_ps;
1599 /* current power state that is active */
1600 struct amdgpu_ps *current_ps;
1601 /* requested power state */
1602 struct amdgpu_ps *requested_ps;
1603 /* boot up power state */
1604 struct amdgpu_ps *boot_ps;
1605 /* default uvd power state */
1606 struct amdgpu_ps *uvd_ps;
1607 /* vce requirements */
1608 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1609 enum amdgpu_vce_level vce_level;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001610 enum amd_pm_state_type state;
1611 enum amd_pm_state_type user_state;
Alex Deucher97b2e202015-04-20 16:51:00 -04001612 u32 platform_caps;
1613 u32 voltage_response_time;
1614 u32 backbias_response_time;
1615 void *priv;
1616 u32 new_active_crtcs;
1617 int new_active_crtc_count;
1618 u32 current_active_crtcs;
1619 int current_active_crtc_count;
1620 struct amdgpu_dpm_dynamic_state dyn_state;
1621 struct amdgpu_dpm_fan fan;
1622 u32 tdp_limit;
1623 u32 near_tdp_limit;
1624 u32 near_tdp_limit_adjusted;
1625 u32 sq_ramping_threshold;
1626 u32 cac_leakage;
1627 u16 tdp_od_limit;
1628 u32 tdp_adjustment;
1629 u16 load_line_slope;
1630 bool power_control;
1631 bool ac_power;
1632 /* special states active */
1633 bool thermal_active;
1634 bool uvd_active;
1635 bool vce_active;
1636 /* thermal handling */
1637 struct amdgpu_dpm_thermal thermal;
1638 /* forced levels */
1639 enum amdgpu_dpm_forced_level forced_level;
1640};
1641
1642struct amdgpu_pm {
1643 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001644 u32 current_sclk;
1645 u32 current_mclk;
1646 u32 default_sclk;
1647 u32 default_mclk;
1648 struct amdgpu_i2c_chan *i2c_bus;
1649 /* internal thermal controller on rv6xx+ */
1650 enum amdgpu_int_thermal_type int_thermal_type;
1651 struct device *int_hwmon_dev;
1652 /* fan control parameters */
1653 bool no_fan;
1654 u8 fan_pulses_per_revolution;
1655 u8 fan_min_rpm;
1656 u8 fan_max_rpm;
1657 /* dpm */
1658 bool dpm_enabled;
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001659 bool sysfs_initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -04001660 struct amdgpu_dpm dpm;
1661 const struct firmware *fw; /* SMC firmware */
1662 uint32_t fw_version;
1663 const struct amdgpu_dpm_funcs *funcs;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001664 uint32_t pcie_gen_mask;
1665 uint32_t pcie_mlw_mask;
Rex Zhu7fb72a12015-11-19 13:35:30 +08001666 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
Alex Deucher97b2e202015-04-20 16:51:00 -04001667};
1668
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001669void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1670
Alex Deucher97b2e202015-04-20 16:51:00 -04001671/*
1672 * UVD
1673 */
Arindam Nathc0365542016-04-12 13:46:15 +02001674#define AMDGPU_DEFAULT_UVD_HANDLES 10
1675#define AMDGPU_MAX_UVD_HANDLES 40
1676#define AMDGPU_UVD_STACK_SIZE (200*1024)
1677#define AMDGPU_UVD_HEAP_SIZE (256*1024)
1678#define AMDGPU_UVD_SESSION_SIZE (50*1024)
1679#define AMDGPU_UVD_FIRMWARE_OFFSET 256
Alex Deucher97b2e202015-04-20 16:51:00 -04001680
1681struct amdgpu_uvd {
1682 struct amdgpu_bo *vcpu_bo;
1683 void *cpu_addr;
1684 uint64_t gpu_addr;
Sonny Jiang562e2682016-04-18 16:05:04 -04001685 unsigned fw_version;
Leo Liu3f99dd82016-04-01 10:36:06 -04001686 void *saved_bo;
Arindam Nathc0365542016-04-12 13:46:15 +02001687 unsigned max_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001688 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1689 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1690 struct delayed_work idle_work;
1691 const struct firmware *fw; /* UVD firmware */
1692 struct amdgpu_ring ring;
1693 struct amdgpu_irq_src irq;
1694 bool address_64_bit;
Christian König4cb5877c2016-07-26 12:05:40 +02001695 bool use_ctx_buf;
Christian Königead833e2016-02-10 14:35:19 +01001696 struct amd_sched_entity entity;
Chunming Zhoufc0b3b92016-07-18 17:18:01 +08001697 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001698};
1699
1700/*
1701 * VCE
1702 */
1703#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001704#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1705
Alex Deucher6a585772015-07-10 14:16:24 -04001706#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1707#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1708
Alex Deucher97b2e202015-04-20 16:51:00 -04001709struct amdgpu_vce {
1710 struct amdgpu_bo *vcpu_bo;
1711 uint64_t gpu_addr;
1712 unsigned fw_version;
1713 unsigned fb_version;
1714 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1715 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001716 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001717 struct delayed_work idle_work;
Christian Königebff4852016-07-20 16:53:36 +02001718 struct mutex idle_mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001719 const struct firmware *fw; /* VCE firmware */
1720 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1721 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001722 unsigned harvest_config;
Christian Königc5949892016-02-10 17:43:00 +01001723 struct amd_sched_entity entity;
Chunming Zhou115933a2016-07-18 17:38:50 +08001724 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001725};
1726
1727/*
1728 * SDMA
1729 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001730struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001731 /* SDMA firmware */
1732 const struct firmware *fw;
1733 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001734 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001735
1736 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001737 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001738};
1739
Alex Deucherc113ea12015-10-08 16:30:37 -04001740struct amdgpu_sdma {
1741 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1742 struct amdgpu_irq_src trap_irq;
1743 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001744 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001745 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001746};
1747
Alex Deucher97b2e202015-04-20 16:51:00 -04001748/*
1749 * Firmware
1750 */
1751struct amdgpu_firmware {
1752 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1753 bool smu_load;
1754 struct amdgpu_bo *fw_buf;
1755 unsigned int fw_size;
1756};
1757
1758/*
1759 * Benchmarking
1760 */
1761void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1762
1763
1764/*
1765 * Testing
1766 */
1767void amdgpu_test_moves(struct amdgpu_device *adev);
1768void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1769 struct amdgpu_ring *cpA,
1770 struct amdgpu_ring *cpB);
1771void amdgpu_test_syncing(struct amdgpu_device *adev);
1772
1773/*
1774 * MMU Notifier
1775 */
1776#if defined(CONFIG_MMU_NOTIFIER)
1777int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1778void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1779#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001780static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001781{
1782 return -ENODEV;
1783}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001784static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001785#endif
1786
1787/*
1788 * Debugfs
1789 */
1790struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001791 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001792 unsigned num_files;
1793};
1794
1795int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001796 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001797 unsigned nfiles);
1798int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1799
1800#if defined(CONFIG_DEBUG_FS)
1801int amdgpu_debugfs_init(struct drm_minor *minor);
1802void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1803#endif
1804
Huang Rui50ab2532016-06-12 15:51:09 +08001805int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1806
Alex Deucher97b2e202015-04-20 16:51:00 -04001807/*
1808 * amdgpu smumgr functions
1809 */
1810struct amdgpu_smumgr_funcs {
1811 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1812 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1813 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1814};
1815
1816/*
1817 * amdgpu smumgr
1818 */
1819struct amdgpu_smumgr {
1820 struct amdgpu_bo *toc_buf;
1821 struct amdgpu_bo *smu_buf;
1822 /* asic priv smu data */
1823 void *priv;
1824 spinlock_t smu_lock;
1825 /* smumgr functions */
1826 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1827 /* ucode loading complete flag */
1828 uint32_t fw_flags;
1829};
1830
1831/*
1832 * ASIC specific register table accessible by UMD
1833 */
1834struct amdgpu_allowed_register_entry {
1835 uint32_t reg_offset;
1836 bool untouched;
1837 bool grbm_indexed;
1838};
1839
Alex Deucher97b2e202015-04-20 16:51:00 -04001840/*
1841 * ASIC specific functions.
1842 */
1843struct amdgpu_asic_funcs {
1844 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001845 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1846 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001847 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1848 u32 sh_num, u32 reg_offset, u32 *value);
1849 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1850 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001851 /* get the reference clock */
1852 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001853 /* MM block clocks */
1854 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1855 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Andres Rodriguez048765a2016-06-11 02:51:32 -04001856 /* query virtual capabilities */
1857 u32 (*get_virtual_caps)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001858};
1859
1860/*
1861 * IOCTL.
1862 */
1863int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1864 struct drm_file *filp);
1865int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1866 struct drm_file *filp);
1867
1868int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1869 struct drm_file *filp);
1870int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1871 struct drm_file *filp);
1872int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1873 struct drm_file *filp);
1874int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1875 struct drm_file *filp);
1876int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1877 struct drm_file *filp);
1878int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1879 struct drm_file *filp);
1880int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1881int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1882
1883int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1884 struct drm_file *filp);
1885
1886/* VRAM scratch page for HDP bug, default vram page */
1887struct amdgpu_vram_scratch {
1888 struct amdgpu_bo *robj;
1889 volatile uint32_t *ptr;
1890 u64 gpu_addr;
1891};
1892
1893/*
1894 * ACPI
1895 */
1896struct amdgpu_atif_notification_cfg {
1897 bool enabled;
1898 int command_code;
1899};
1900
1901struct amdgpu_atif_notifications {
1902 bool display_switch;
1903 bool expansion_mode_change;
1904 bool thermal_state;
1905 bool forced_power_state;
1906 bool system_power_state;
1907 bool display_conf_change;
1908 bool px_gfx_switch;
1909 bool brightness_change;
1910 bool dgpu_display_event;
1911};
1912
1913struct amdgpu_atif_functions {
1914 bool system_params;
1915 bool sbios_requests;
1916 bool select_active_disp;
1917 bool lid_state;
1918 bool get_tv_standard;
1919 bool set_tv_standard;
1920 bool get_panel_expansion_mode;
1921 bool set_panel_expansion_mode;
1922 bool temperature_change;
1923 bool graphics_device_types;
1924};
1925
1926struct amdgpu_atif {
1927 struct amdgpu_atif_notifications notifications;
1928 struct amdgpu_atif_functions functions;
1929 struct amdgpu_atif_notification_cfg notification_cfg;
1930 struct amdgpu_encoder *encoder_for_bl;
1931};
1932
1933struct amdgpu_atcs_functions {
1934 bool get_ext_state;
1935 bool pcie_perf_req;
1936 bool pcie_dev_rdy;
1937 bool pcie_bus_width;
1938};
1939
1940struct amdgpu_atcs {
1941 struct amdgpu_atcs_functions functions;
1942};
1943
Alex Deucher97b2e202015-04-20 16:51:00 -04001944/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001945 * CGS
1946 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001947struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1948void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001949
1950
Alex Deucher7e471e62016-02-01 11:13:04 -05001951/* GPU virtualization */
Andres Rodriguez048765a2016-06-11 02:51:32 -04001952#define AMDGPU_VIRT_CAPS_SRIOV_EN (1 << 0)
1953#define AMDGPU_VIRT_CAPS_IS_VF (1 << 1)
Alex Deucher7e471e62016-02-01 11:13:04 -05001954struct amdgpu_virtualization {
1955 bool supports_sr_iov;
Andres Rodriguez048765a2016-06-11 02:51:32 -04001956 bool is_virtual;
1957 u32 caps;
Alex Deucher7e471e62016-02-01 11:13:04 -05001958};
1959
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001960/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001961 * Core structure, functions and helpers.
1962 */
1963typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1964typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1965
1966typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1967typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1968
Alex Deucher8faf0e02015-07-28 11:50:31 -04001969struct amdgpu_ip_block_status {
1970 bool valid;
1971 bool sw;
1972 bool hw;
Chunming Zhou63fbf422016-07-15 11:19:20 +08001973 bool hang;
Alex Deucher8faf0e02015-07-28 11:50:31 -04001974};
1975
Alex Deucher97b2e202015-04-20 16:51:00 -04001976struct amdgpu_device {
1977 struct device *dev;
1978 struct drm_device *ddev;
1979 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001980
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001981#ifdef CONFIG_DRM_AMD_ACP
1982 struct amdgpu_acp acp;
1983#endif
1984
Alex Deucher97b2e202015-04-20 16:51:00 -04001985 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001986 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001987 uint32_t family;
1988 uint32_t rev_id;
1989 uint32_t external_rev_id;
1990 unsigned long flags;
1991 int usec_timeout;
1992 const struct amdgpu_asic_funcs *asic_funcs;
1993 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001994 bool need_dma32;
1995 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001996 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001997 struct notifier_block acpi_nb;
1998 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1999 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02002000 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04002001#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04002002 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04002003#endif
2004 struct amdgpu_atif atif;
2005 struct amdgpu_atcs atcs;
2006 struct mutex srbm_mutex;
2007 /* GRBM index mutex. Protects concurrent access to GRBM index */
2008 struct mutex grbm_idx_mutex;
2009 struct dev_pm_domain vga_pm_domain;
2010 bool have_disp_power_ref;
2011
2012 /* BIOS */
2013 uint8_t *bios;
2014 bool is_atom_bios;
Alex Deucher97b2e202015-04-20 16:51:00 -04002015 struct amdgpu_bo *stollen_vga_memory;
2016 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
2017
2018 /* Register/doorbell mmio */
2019 resource_size_t rmmio_base;
2020 resource_size_t rmmio_size;
2021 void __iomem *rmmio;
2022 /* protects concurrent MM_INDEX/DATA based register access */
2023 spinlock_t mmio_idx_lock;
2024 /* protects concurrent SMC based register access */
2025 spinlock_t smc_idx_lock;
2026 amdgpu_rreg_t smc_rreg;
2027 amdgpu_wreg_t smc_wreg;
2028 /* protects concurrent PCIE register access */
2029 spinlock_t pcie_idx_lock;
2030 amdgpu_rreg_t pcie_rreg;
2031 amdgpu_wreg_t pcie_wreg;
2032 /* protects concurrent UVD register access */
2033 spinlock_t uvd_ctx_idx_lock;
2034 amdgpu_rreg_t uvd_ctx_rreg;
2035 amdgpu_wreg_t uvd_ctx_wreg;
2036 /* protects concurrent DIDT register access */
2037 spinlock_t didt_idx_lock;
2038 amdgpu_rreg_t didt_rreg;
2039 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08002040 /* protects concurrent gc_cac register access */
2041 spinlock_t gc_cac_idx_lock;
2042 amdgpu_rreg_t gc_cac_rreg;
2043 amdgpu_wreg_t gc_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04002044 /* protects concurrent ENDPOINT (audio) register access */
2045 spinlock_t audio_endpt_idx_lock;
2046 amdgpu_block_rreg_t audio_endpt_rreg;
2047 amdgpu_block_wreg_t audio_endpt_wreg;
2048 void __iomem *rio_mem;
2049 resource_size_t rio_mem_size;
2050 struct amdgpu_doorbell doorbell;
2051
2052 /* clock/pll info */
2053 struct amdgpu_clock clock;
2054
2055 /* MC */
2056 struct amdgpu_mc mc;
2057 struct amdgpu_gart gart;
2058 struct amdgpu_dummy_page dummy_page;
2059 struct amdgpu_vm_manager vm_manager;
2060
2061 /* memory management */
2062 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04002063 struct amdgpu_vram_scratch vram_scratch;
2064 struct amdgpu_wb wb;
2065 atomic64_t vram_usage;
2066 atomic64_t vram_vis_usage;
2067 atomic64_t gtt_usage;
2068 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02002069 atomic64_t num_evictions;
Marek Olšákd94aed52015-05-05 21:13:49 +02002070 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002071
2072 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08002073 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04002074 struct amdgpu_mode_info mode_info;
2075 struct work_struct hotplug_work;
2076 struct amdgpu_irq_src crtc_irq;
2077 struct amdgpu_irq_src pageflip_irq;
2078 struct amdgpu_irq_src hpd_irq;
2079
2080 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02002081 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04002082 unsigned num_rings;
2083 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2084 bool ib_pool_ready;
2085 struct amdgpu_sa_manager ring_tmp_bo;
2086
2087 /* interrupts */
2088 struct amdgpu_irq irq;
2089
Alex Deucher1f7371b2015-12-02 17:46:21 -05002090 /* powerplay */
2091 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05002092 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05002093 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05002094
Alex Deucher97b2e202015-04-20 16:51:00 -04002095 /* dpm */
2096 struct amdgpu_pm pm;
2097 u32 cg_flags;
2098 u32 pg_flags;
2099
2100 /* amdgpu smumgr */
2101 struct amdgpu_smumgr smu;
2102
2103 /* gfx */
2104 struct amdgpu_gfx gfx;
2105
2106 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04002107 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04002108
2109 /* uvd */
Alex Deucher97b2e202015-04-20 16:51:00 -04002110 struct amdgpu_uvd uvd;
2111
2112 /* vce */
2113 struct amdgpu_vce vce;
2114
2115 /* firmwares */
2116 struct amdgpu_firmware firmware;
2117
2118 /* GDS */
2119 struct amdgpu_gds gds;
2120
2121 const struct amdgpu_ip_block_version *ip_blocks;
2122 int num_ip_blocks;
Alex Deucher8faf0e02015-07-28 11:50:31 -04002123 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002124 struct mutex mn_lock;
2125 DECLARE_HASHTABLE(mn_hash, 7);
2126
2127 /* tracking pinned memory */
2128 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08002129 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04002130 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002131
2132 /* amdkfd interface */
2133 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002134
Alex Deucher7e471e62016-02-01 11:13:04 -05002135 struct amdgpu_virtualization virtualization;
Alex Deucher97b2e202015-04-20 16:51:00 -04002136};
2137
2138bool amdgpu_device_is_px(struct drm_device *dev);
2139int amdgpu_device_init(struct amdgpu_device *adev,
2140 struct drm_device *ddev,
2141 struct pci_dev *pdev,
2142 uint32_t flags);
2143void amdgpu_device_fini(struct amdgpu_device *adev);
2144int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2145
2146uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2147 bool always_indirect);
2148void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2149 bool always_indirect);
2150u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2151void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2152
2153u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2154void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2155
2156/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002157 * Registers read & write functions.
2158 */
2159#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2160#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2161#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2162#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2163#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2164#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2165#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2166#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2167#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2168#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2169#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2170#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2171#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2172#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2173#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08002174#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
2175#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04002176#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2177#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2178#define WREG32_P(reg, val, mask) \
2179 do { \
2180 uint32_t tmp_ = RREG32(reg); \
2181 tmp_ &= (mask); \
2182 tmp_ |= ((val) & ~(mask)); \
2183 WREG32(reg, tmp_); \
2184 } while (0)
2185#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2186#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2187#define WREG32_PLL_P(reg, val, mask) \
2188 do { \
2189 uint32_t tmp_ = RREG32_PLL(reg); \
2190 tmp_ &= (mask); \
2191 tmp_ |= ((val) & ~(mask)); \
2192 WREG32_PLL(reg, tmp_); \
2193 } while (0)
2194#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2195#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2196#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2197
2198#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2199#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2200
2201#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2202#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2203
2204#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2205 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2206 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2207
2208#define REG_GET_FIELD(value, reg, field) \
2209 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2210
Tom St Denis61cb8ce2016-08-09 10:13:21 -04002211#define WREG32_FIELD(reg, field, val) \
2212 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
2213
Alex Deucher97b2e202015-04-20 16:51:00 -04002214/*
2215 * BIOS helpers.
2216 */
2217#define RBIOS8(i) (adev->bios[i])
2218#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2219#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2220
2221/*
2222 * RING helpers.
2223 */
2224static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2225{
2226 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002227 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002228 ring->ring[ring->wptr++] = v;
2229 ring->wptr &= ring->ptr_mask;
2230 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04002231}
2232
Alex Deucherc113ea12015-10-08 16:30:37 -04002233static inline struct amdgpu_sdma_instance *
2234amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002235{
2236 struct amdgpu_device *adev = ring->adev;
2237 int i;
2238
Alex Deucherc113ea12015-10-08 16:30:37 -04002239 for (i = 0; i < adev->sdma.num_instances; i++)
2240 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002241 break;
2242
2243 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04002244 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002245 else
2246 return NULL;
2247}
2248
Alex Deucher97b2e202015-04-20 16:51:00 -04002249/*
2250 * ASICs macro.
2251 */
2252#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2253#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002254#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2255#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2256#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Andres Rodriguez048765a2016-06-11 02:51:32 -04002257#define amdgpu_asic_get_virtual_caps(adev) ((adev)->asic_funcs->get_virtual_caps((adev)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002258#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05002259#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04002260#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002261#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2262#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2263#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königb07c9d22015-11-30 13:26:07 +01002264#define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002265#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002266#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2267#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02002268#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04002269#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2270#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2271#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02002272#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01002273#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002274#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002275#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002276#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002277#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08002278#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Christian König9e5d53092016-01-31 12:20:55 +01002279#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08002280#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
2281#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04002282#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2283#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2284#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2285#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2286#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2287#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2288#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2289#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2290#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2291#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2292#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2293#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2294#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04002295#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04002296#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2297#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2298#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2299#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2300#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002301#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08002302#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucher97b2e202015-04-20 16:51:00 -04002303#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2304#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2305#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2306#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002307#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
Alex Deucher97b2e202015-04-20 16:51:00 -04002308#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002309#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
Alex Deucherb95e31f2016-07-07 15:01:42 -04002310#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04002311#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Rex Zhu3af76f22015-10-15 17:23:43 +08002312
2313#define amdgpu_dpm_get_temperature(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002314 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002315 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002316 (adev)->pm.funcs->get_temperature((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002317
2318#define amdgpu_dpm_set_fan_control_mode(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002319 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002320 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002321 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002322
2323#define amdgpu_dpm_get_fan_control_mode(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002324 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002325 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002326 (adev)->pm.funcs->get_fan_control_mode((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002327
2328#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002329 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002330 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002331 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002332
2333#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002334 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002335 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002336 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002337
Rex Zhu1b5708f2015-11-10 18:25:24 -05002338#define amdgpu_dpm_get_sclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002339 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002340 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002341 (adev)->pm.funcs->get_sclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002342
2343#define amdgpu_dpm_get_mclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002344 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002345 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002346 (adev)->pm.funcs->get_mclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002347
2348
2349#define amdgpu_dpm_force_performance_level(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002350 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002351 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002352 (adev)->pm.funcs->force_performance_level((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002353
2354#define amdgpu_dpm_powergate_uvd(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002355 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002356 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002357 (adev)->pm.funcs->powergate_uvd((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002358
2359#define amdgpu_dpm_powergate_vce(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002360 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002361 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002362 (adev)->pm.funcs->powergate_vce((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002363
2364#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002365 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002366 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002367 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002368
2369#define amdgpu_dpm_get_current_power_state(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002370 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002371
2372#define amdgpu_dpm_get_performance_level(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002373 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002374
Eric Huangf3898ea2015-12-11 16:24:34 -05002375#define amdgpu_dpm_get_pp_num_states(adev, data) \
2376 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2377
2378#define amdgpu_dpm_get_pp_table(adev, table) \
2379 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2380
2381#define amdgpu_dpm_set_pp_table(adev, buf, size) \
2382 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2383
2384#define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2385 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2386
2387#define amdgpu_dpm_force_clock_level(adev, type, level) \
2388 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2389
Eric Huang428bafa2016-05-12 14:51:21 -04002390#define amdgpu_dpm_get_sclk_od(adev) \
2391 (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
2392
2393#define amdgpu_dpm_set_sclk_od(adev, value) \
2394 (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
2395
Eric Huangf2bdc052016-05-24 15:11:17 -04002396#define amdgpu_dpm_get_mclk_od(adev) \
2397 ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
2398
2399#define amdgpu_dpm_set_mclk_od(adev, value) \
2400 ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
2401
Jammy Zhoue61710c2015-11-10 18:31:08 -05002402#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
Rex Zhu1b5708f2015-11-10 18:25:24 -05002403 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
Alex Deucher97b2e202015-04-20 16:51:00 -04002404
2405#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2406
2407/* Common functions */
2408int amdgpu_gpu_reset(struct amdgpu_device *adev);
2409void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2410bool amdgpu_card_posted(struct amdgpu_device *adev);
2411void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002412
Alex Deucher97b2e202015-04-20 16:51:00 -04002413int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2414int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2415 u32 ip_instance, u32 ring,
2416 struct amdgpu_ring **out_ring);
2417void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2418bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01002419int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04002420int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2421 uint32_t flags);
2422bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01002423struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01002424bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2425 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01002426bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
2427 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04002428bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2429uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2430 struct ttm_mem_reg *mem);
2431void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2432void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2433void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Ken Wanga693e052016-07-27 19:18:01 +08002434u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev);
2435int amdgpu_ttm_global_init(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04002436void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2437 const u32 *registers,
2438 const u32 array_size);
2439
2440bool amdgpu_device_is_px(struct drm_device *dev);
2441/* atpx handler */
2442#if defined(CONFIG_VGA_SWITCHEROO)
2443void amdgpu_register_atpx_handler(void);
2444void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04002445bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04002446bool amdgpu_is_atpx_hybrid(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04002447#else
2448static inline void amdgpu_register_atpx_handler(void) {}
2449static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04002450static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04002451static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04002452#endif
2453
2454/*
2455 * KMS
2456 */
2457extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02002458extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04002459
2460int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2461int amdgpu_driver_unload_kms(struct drm_device *dev);
2462void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2463int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2464void amdgpu_driver_postclose_kms(struct drm_device *dev,
2465 struct drm_file *file_priv);
2466void amdgpu_driver_preclose_kms(struct drm_device *dev,
2467 struct drm_file *file_priv);
2468int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2469int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02002470u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2471int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2472void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2473int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04002474 int *max_error,
2475 struct timeval *vblank_time,
2476 unsigned flags);
2477long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2478 unsigned long arg);
2479
2480/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002481 * functions used by amdgpu_encoder.c
2482 */
2483struct amdgpu_afmt_acr {
2484 u32 clock;
2485
2486 int n_32khz;
2487 int cts_32khz;
2488
2489 int n_44_1khz;
2490 int cts_44_1khz;
2491
2492 int n_48khz;
2493 int cts_48khz;
2494
2495};
2496
2497struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2498
2499/* amdgpu_acpi.c */
2500#if defined(CONFIG_ACPI)
2501int amdgpu_acpi_init(struct amdgpu_device *adev);
2502void amdgpu_acpi_fini(struct amdgpu_device *adev);
2503bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2504int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2505 u8 perf_req, bool advertise);
2506int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2507#else
2508static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2509static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2510#endif
2511
2512struct amdgpu_bo_va_mapping *
2513amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2514 uint64_t addr, struct amdgpu_bo **bo);
2515
2516#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04002517#endif