blob: db0bb50fa5b9672f11deb82951db04182d567296 [file] [log] [blame]
Dylan Reid3c320f32014-05-19 19:18:27 -07001/*
2 *
3 * Implementation of primary ALSA driver code base for NVIDIA Tegra HDA.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 *
17 */
18
19#include <linux/clk.h>
20#include <linux/clocksource.h>
21#include <linux/completion.h>
22#include <linux/delay.h>
23#include <linux/dma-mapping.h>
24#include <linux/init.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/moduleparam.h>
30#include <linux/mutex.h>
31#include <linux/of_device.h>
Dylan Reid3c320f32014-05-19 19:18:27 -070032#include <linux/slab.h>
33#include <linux/time.h>
34
35#include <sound/core.h>
36#include <sound/initval.h>
37
38#include "hda_codec.h"
39#include "hda_controller.h"
Dylan Reid3c320f32014-05-19 19:18:27 -070040
41/* Defines for Nvidia Tegra HDA support */
42#define HDA_BAR0 0x8000
43
44#define HDA_CFG_CMD 0x1004
45#define HDA_CFG_BAR0 0x1010
46
47#define HDA_ENABLE_IO_SPACE (1 << 0)
48#define HDA_ENABLE_MEM_SPACE (1 << 1)
49#define HDA_ENABLE_BUS_MASTER (1 << 2)
50#define HDA_ENABLE_SERR (1 << 8)
51#define HDA_DISABLE_INTR (1 << 10)
52#define HDA_BAR0_INIT_PROGRAM 0xFFFFFFFF
53#define HDA_BAR0_FINAL_PROGRAM (1 << 14)
54
55/* IPFS */
56#define HDA_IPFS_CONFIG 0x180
57#define HDA_IPFS_EN_FPCI 0x1
58
59#define HDA_IPFS_FPCI_BAR0 0x80
60#define HDA_FPCI_BAR0_START 0x40
61
62#define HDA_IPFS_INTR_MASK 0x188
63#define HDA_IPFS_EN_INTR (1 << 16)
64
65/* max number of SDs */
66#define NUM_CAPTURE_SD 1
67#define NUM_PLAYBACK_SD 1
68
69struct hda_tegra {
70 struct azx chip;
71 struct device *dev;
72 struct clk *hda_clk;
73 struct clk *hda2codec_2x_clk;
74 struct clk *hda2hdmi_clk;
75 void __iomem *regs;
76};
77
Arnd Bergmann16c23952014-05-26 21:15:20 +020078#ifdef CONFIG_PM
Dylan Reid3c320f32014-05-19 19:18:27 -070079static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
80module_param(power_save, bint, 0644);
81MODULE_PARM_DESC(power_save,
82 "Automatic power-saving timeout (in seconds, 0 = disable).");
Arnd Bergmann16c23952014-05-26 21:15:20 +020083#else
Takashi Iwaibb573922015-02-20 09:26:04 +010084#define power_save 0
Arnd Bergmann16c23952014-05-26 21:15:20 +020085#endif
Dylan Reid3c320f32014-05-19 19:18:27 -070086
87/*
88 * DMA page allocation ops.
89 */
Takashi Iwaia43ff5b2015-04-14 17:26:00 +020090static int dma_alloc_pages(struct hdac_bus *bus, int type, size_t size,
Dylan Reid3c320f32014-05-19 19:18:27 -070091 struct snd_dma_buffer *buf)
92{
Takashi Iwaia43ff5b2015-04-14 17:26:00 +020093 return snd_dma_alloc_pages(type, bus->dev, size, buf);
Dylan Reid3c320f32014-05-19 19:18:27 -070094}
95
Takashi Iwaia43ff5b2015-04-14 17:26:00 +020096static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
Dylan Reid3c320f32014-05-19 19:18:27 -070097{
98 snd_dma_free_pages(buf);
99}
100
101static int substream_alloc_pages(struct azx *chip,
102 struct snd_pcm_substream *substream,
103 size_t size)
104{
Dylan Reid3c320f32014-05-19 19:18:27 -0700105 return snd_pcm_lib_malloc_pages(substream, size);
106}
107
108static int substream_free_pages(struct azx *chip,
109 struct snd_pcm_substream *substream)
110{
111 return snd_pcm_lib_free_pages(substream);
112}
113
114/*
115 * Register access ops. Tegra HDA register access is DWORD only.
116 */
117static void hda_tegra_writel(u32 value, u32 *addr)
118{
119 writel(value, addr);
120}
121
122static u32 hda_tegra_readl(u32 *addr)
123{
124 return readl(addr);
125}
126
127static void hda_tegra_writew(u16 value, u16 *addr)
128{
129 unsigned int shift = ((unsigned long)(addr) & 0x3) << 3;
130 void *dword_addr = (void *)((unsigned long)(addr) & ~0x3);
131 u32 v;
132
133 v = readl(dword_addr);
134 v &= ~(0xffff << shift);
135 v |= value << shift;
136 writel(v, dword_addr);
137}
138
139static u16 hda_tegra_readw(u16 *addr)
140{
141 unsigned int shift = ((unsigned long)(addr) & 0x3) << 3;
142 void *dword_addr = (void *)((unsigned long)(addr) & ~0x3);
143 u32 v;
144
145 v = readl(dword_addr);
146 return (v >> shift) & 0xffff;
147}
148
149static void hda_tegra_writeb(u8 value, u8 *addr)
150{
151 unsigned int shift = ((unsigned long)(addr) & 0x3) << 3;
152 void *dword_addr = (void *)((unsigned long)(addr) & ~0x3);
153 u32 v;
154
155 v = readl(dword_addr);
156 v &= ~(0xff << shift);
157 v |= value << shift;
158 writel(v, dword_addr);
159}
160
161static u8 hda_tegra_readb(u8 *addr)
162{
163 unsigned int shift = ((unsigned long)(addr) & 0x3) << 3;
164 void *dword_addr = (void *)((unsigned long)(addr) & ~0x3);
165 u32 v;
166
167 v = readl(dword_addr);
168 return (v >> shift) & 0xff;
169}
170
Takashi Iwaia43ff5b2015-04-14 17:26:00 +0200171static const struct hdac_io_ops hda_tegra_io_ops = {
Dylan Reid3c320f32014-05-19 19:18:27 -0700172 .reg_writel = hda_tegra_writel,
173 .reg_readl = hda_tegra_readl,
174 .reg_writew = hda_tegra_writew,
175 .reg_readw = hda_tegra_readw,
176 .reg_writeb = hda_tegra_writeb,
177 .reg_readb = hda_tegra_readb,
178 .dma_alloc_pages = dma_alloc_pages,
179 .dma_free_pages = dma_free_pages,
Takashi Iwaia43ff5b2015-04-14 17:26:00 +0200180};
181
182static const struct hda_controller_ops hda_tegra_ops = {
Dylan Reid3c320f32014-05-19 19:18:27 -0700183 .substream_alloc_pages = substream_alloc_pages,
184 .substream_free_pages = substream_free_pages,
185};
186
187static void hda_tegra_init(struct hda_tegra *hda)
188{
189 u32 v;
190
191 /* Enable PCI access */
192 v = readl(hda->regs + HDA_IPFS_CONFIG);
193 v |= HDA_IPFS_EN_FPCI;
194 writel(v, hda->regs + HDA_IPFS_CONFIG);
195
196 /* Enable MEM/IO space and bus master */
197 v = readl(hda->regs + HDA_CFG_CMD);
198 v &= ~HDA_DISABLE_INTR;
199 v |= HDA_ENABLE_MEM_SPACE | HDA_ENABLE_IO_SPACE |
200 HDA_ENABLE_BUS_MASTER | HDA_ENABLE_SERR;
201 writel(v, hda->regs + HDA_CFG_CMD);
202
203 writel(HDA_BAR0_INIT_PROGRAM, hda->regs + HDA_CFG_BAR0);
204 writel(HDA_BAR0_FINAL_PROGRAM, hda->regs + HDA_CFG_BAR0);
205 writel(HDA_FPCI_BAR0_START, hda->regs + HDA_IPFS_FPCI_BAR0);
206
207 v = readl(hda->regs + HDA_IPFS_INTR_MASK);
208 v |= HDA_IPFS_EN_INTR;
209 writel(v, hda->regs + HDA_IPFS_INTR_MASK);
210}
211
212static int hda_tegra_enable_clocks(struct hda_tegra *data)
213{
214 int rc;
215
216 rc = clk_prepare_enable(data->hda_clk);
217 if (rc)
218 return rc;
219 rc = clk_prepare_enable(data->hda2codec_2x_clk);
220 if (rc)
221 goto disable_hda;
222 rc = clk_prepare_enable(data->hda2hdmi_clk);
223 if (rc)
224 goto disable_codec_2x;
225
226 return 0;
227
228disable_codec_2x:
229 clk_disable_unprepare(data->hda2codec_2x_clk);
230disable_hda:
231 clk_disable_unprepare(data->hda_clk);
232 return rc;
233}
234
Thierry Reding525549d2014-07-07 15:13:12 +0200235#ifdef CONFIG_PM_SLEEP
Dylan Reid3c320f32014-05-19 19:18:27 -0700236static void hda_tegra_disable_clocks(struct hda_tegra *data)
237{
238 clk_disable_unprepare(data->hda2hdmi_clk);
239 clk_disable_unprepare(data->hda2codec_2x_clk);
240 clk_disable_unprepare(data->hda_clk);
241}
242
Dylan Reid3c320f32014-05-19 19:18:27 -0700243/*
244 * power management
245 */
246static int hda_tegra_suspend(struct device *dev)
247{
248 struct snd_card *card = dev_get_drvdata(dev);
249 struct azx *chip = card->private_data;
Dylan Reid3c320f32014-05-19 19:18:27 -0700250 struct hda_tegra *hda = container_of(chip, struct hda_tegra, chip);
251
252 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Dylan Reid3c320f32014-05-19 19:18:27 -0700253
254 azx_stop_chip(chip);
255 azx_enter_link_reset(chip);
256 hda_tegra_disable_clocks(hda);
257
258 return 0;
259}
260
261static int hda_tegra_resume(struct device *dev)
262{
263 struct snd_card *card = dev_get_drvdata(dev);
264 struct azx *chip = card->private_data;
265 struct hda_tegra *hda = container_of(chip, struct hda_tegra, chip);
Dylan Reid3c320f32014-05-19 19:18:27 -0700266
267 hda_tegra_enable_clocks(hda);
268
Dylan Reid3c320f32014-05-19 19:18:27 -0700269 hda_tegra_init(hda);
270
271 azx_init_chip(chip, 1);
272
Dylan Reid3c320f32014-05-19 19:18:27 -0700273 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
274
275 return 0;
276}
277#endif /* CONFIG_PM_SLEEP */
278
279static const struct dev_pm_ops hda_tegra_pm = {
280 SET_SYSTEM_SLEEP_PM_OPS(hda_tegra_suspend, hda_tegra_resume)
281};
282
Takashi Iwaia41d1222015-04-14 22:13:18 +0200283static int hda_tegra_dev_disconnect(struct snd_device *device)
284{
285 struct azx *chip = device->device_data;
286
287 chip->bus.shutdown = 1;
288 return 0;
289}
290
Dylan Reid3c320f32014-05-19 19:18:27 -0700291/*
Dylan Reid3c320f32014-05-19 19:18:27 -0700292 * destructor
293 */
294static int hda_tegra_dev_free(struct snd_device *device)
295{
Dylan Reid3c320f32014-05-19 19:18:27 -0700296 struct azx *chip = device->device_data;
297
Takashi Iwaia41d1222015-04-14 22:13:18 +0200298 if (azx_bus(chip)->chip_init) {
Takashi Iwai7833c3f2015-04-14 18:13:13 +0200299 azx_stop_all_streams(chip);
Dylan Reid3c320f32014-05-19 19:18:27 -0700300 azx_stop_chip(chip);
301 }
302
303 azx_free_stream_pages(chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200304 azx_free_streams(chip);
Takashi Iwai4cfe99c2015-04-16 12:02:30 +0200305 snd_hdac_bus_exit(azx_bus(chip));
Dylan Reid3c320f32014-05-19 19:18:27 -0700306
307 return 0;
308}
309
310static int hda_tegra_init_chip(struct azx *chip, struct platform_device *pdev)
311{
312 struct hda_tegra *hda = container_of(chip, struct hda_tegra, chip);
Takashi Iwaia41d1222015-04-14 22:13:18 +0200313 struct hdac_bus *bus = azx_bus(chip);
Dylan Reid3c320f32014-05-19 19:18:27 -0700314 struct device *dev = hda->dev;
315 struct resource *res;
316 int err;
317
318 hda->hda_clk = devm_clk_get(dev, "hda");
319 if (IS_ERR(hda->hda_clk))
320 return PTR_ERR(hda->hda_clk);
321 hda->hda2codec_2x_clk = devm_clk_get(dev, "hda2codec_2x");
322 if (IS_ERR(hda->hda2codec_2x_clk))
323 return PTR_ERR(hda->hda2codec_2x_clk);
324 hda->hda2hdmi_clk = devm_clk_get(dev, "hda2hdmi");
325 if (IS_ERR(hda->hda2hdmi_clk))
326 return PTR_ERR(hda->hda2hdmi_clk);
327
328 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
329 hda->regs = devm_ioremap_resource(dev, res);
Eliot Blennerhassett93ceaa32015-02-14 15:32:24 +1300330 if (IS_ERR(hda->regs))
331 return PTR_ERR(hda->regs);
Dylan Reid3c320f32014-05-19 19:18:27 -0700332
Takashi Iwaia41d1222015-04-14 22:13:18 +0200333 bus->remap_addr = hda->regs + HDA_BAR0;
334 bus->addr = res->start + HDA_BAR0;
Dylan Reid3c320f32014-05-19 19:18:27 -0700335
336 err = hda_tegra_enable_clocks(hda);
337 if (err)
338 return err;
339
340 hda_tegra_init(hda);
341
342 return 0;
343}
344
Dylan Reid3c320f32014-05-19 19:18:27 -0700345static int hda_tegra_first_init(struct azx *chip, struct platform_device *pdev)
346{
Takashi Iwaia41d1222015-04-14 22:13:18 +0200347 struct hdac_bus *bus = azx_bus(chip);
Dylan Reid3c320f32014-05-19 19:18:27 -0700348 struct snd_card *card = chip->card;
349 int err;
350 unsigned short gcap;
351 int irq_id = platform_get_irq(pdev, 0);
352
353 err = hda_tegra_init_chip(chip, pdev);
354 if (err)
355 return err;
356
357 err = devm_request_irq(chip->card->dev, irq_id, azx_interrupt,
358 IRQF_SHARED, KBUILD_MODNAME, chip);
359 if (err) {
360 dev_err(chip->card->dev,
361 "unable to request IRQ %d, disabling device\n",
362 irq_id);
363 return err;
364 }
Takashi Iwaia41d1222015-04-14 22:13:18 +0200365 bus->irq = irq_id;
Dylan Reid3c320f32014-05-19 19:18:27 -0700366
Takashi Iwaia41d1222015-04-14 22:13:18 +0200367 synchronize_irq(bus->irq);
Dylan Reid3c320f32014-05-19 19:18:27 -0700368
369 gcap = azx_readw(chip, GCAP);
370 dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
371
372 /* read number of streams from GCAP register instead of using
373 * hardcoded value
374 */
375 chip->capture_streams = (gcap >> 8) & 0x0f;
376 chip->playback_streams = (gcap >> 12) & 0x0f;
377 if (!chip->playback_streams && !chip->capture_streams) {
378 /* gcap didn't give any info, switching to old method */
379 chip->playback_streams = NUM_PLAYBACK_SD;
380 chip->capture_streams = NUM_CAPTURE_SD;
381 }
382 chip->capture_index_offset = 0;
383 chip->playback_index_offset = chip->capture_streams;
384 chip->num_streams = chip->playback_streams + chip->capture_streams;
Dylan Reid3c320f32014-05-19 19:18:27 -0700385
Takashi Iwaia41d1222015-04-14 22:13:18 +0200386 /* initialize streams */
387 err = azx_init_streams(chip);
Dylan Reid3c320f32014-05-19 19:18:27 -0700388 if (err < 0)
389 return err;
390
Takashi Iwaia41d1222015-04-14 22:13:18 +0200391 err = azx_alloc_stream_pages(chip);
392 if (err < 0)
393 return err;
Dylan Reid3c320f32014-05-19 19:18:27 -0700394
395 /* initialize chip */
396 azx_init_chip(chip, 1);
397
398 /* codec detection */
Takashi Iwaia41d1222015-04-14 22:13:18 +0200399 if (!bus->codec_mask) {
Dylan Reid3c320f32014-05-19 19:18:27 -0700400 dev_err(card->dev, "no codecs found!\n");
401 return -ENODEV;
402 }
403
404 strcpy(card->driver, "tegra-hda");
405 strcpy(card->shortname, "tegra-hda");
406 snprintf(card->longname, sizeof(card->longname),
407 "%s at 0x%lx irq %i",
Takashi Iwaia41d1222015-04-14 22:13:18 +0200408 card->shortname, bus->addr, bus->irq);
Dylan Reid3c320f32014-05-19 19:18:27 -0700409
410 return 0;
411}
412
413/*
414 * constructor
415 */
416static int hda_tegra_create(struct snd_card *card,
417 unsigned int driver_caps,
Dylan Reid3c320f32014-05-19 19:18:27 -0700418 struct hda_tegra *hda)
419{
420 static struct snd_device_ops ops = {
Takashi Iwaia41d1222015-04-14 22:13:18 +0200421 .dev_disconnect = hda_tegra_dev_disconnect,
Dylan Reid3c320f32014-05-19 19:18:27 -0700422 .dev_free = hda_tegra_dev_free,
423 };
424 struct azx *chip;
425 int err;
426
427 chip = &hda->chip;
428
Dylan Reid3c320f32014-05-19 19:18:27 -0700429 mutex_init(&chip->open_mutex);
430 chip->card = card;
Takashi Iwaia43ff5b2015-04-14 17:26:00 +0200431 chip->ops = &hda_tegra_ops;
Dylan Reid3c320f32014-05-19 19:18:27 -0700432 chip->driver_caps = driver_caps;
433 chip->driver_type = driver_caps & 0xff;
434 chip->dev_index = 0;
435 INIT_LIST_HEAD(&chip->pcm_list);
Dylan Reid3c320f32014-05-19 19:18:27 -0700436
Dylan Reid3c320f32014-05-19 19:18:27 -0700437 chip->codec_probe_mask = -1;
438
439 chip->single_cmd = false;
440 chip->snoop = true;
441
Thierry Reding3b90f402015-05-05 14:45:57 +0200442 err = azx_bus_init(chip, NULL, &hda_tegra_io_ops);
443 if (err < 0)
444 return err;
445
Dylan Reid3c320f32014-05-19 19:18:27 -0700446 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
447 if (err < 0) {
448 dev_err(card->dev, "Error creating device\n");
449 return err;
450 }
451
452 return 0;
453}
454
455static const struct of_device_id hda_tegra_match[] = {
456 { .compatible = "nvidia,tegra30-hda" },
457 {},
458};
Dylan Reidf73387c2014-05-20 11:26:12 -0700459MODULE_DEVICE_TABLE(of, hda_tegra_match);
Dylan Reid3c320f32014-05-19 19:18:27 -0700460
461static int hda_tegra_probe(struct platform_device *pdev)
462{
463 struct snd_card *card;
464 struct azx *chip;
465 struct hda_tegra *hda;
466 int err;
467 const unsigned int driver_flags = AZX_DCAPS_RIRB_DELAY;
468
469 hda = devm_kzalloc(&pdev->dev, sizeof(*hda), GFP_KERNEL);
470 if (!hda)
471 return -ENOMEM;
472 hda->dev = &pdev->dev;
473 chip = &hda->chip;
474
475 err = snd_card_new(&pdev->dev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1,
476 THIS_MODULE, 0, &card);
477 if (err < 0) {
478 dev_err(&pdev->dev, "Error creating card!\n");
479 return err;
480 }
481
Takashi Iwaia43ff5b2015-04-14 17:26:00 +0200482 err = hda_tegra_create(card, driver_flags, hda);
Dylan Reid3c320f32014-05-19 19:18:27 -0700483 if (err < 0)
484 goto out_free;
485 card->private_data = chip;
486
487 dev_set_drvdata(&pdev->dev, card);
488
489 err = hda_tegra_first_init(chip, pdev);
490 if (err < 0)
491 goto out_free;
492
493 /* create codec instances */
Takashi Iwai96d2bd62015-02-19 18:12:22 +0100494 err = azx_probe_codecs(chip, 0);
Dylan Reid3c320f32014-05-19 19:18:27 -0700495 if (err < 0)
496 goto out_free;
497
498 err = azx_codec_configure(chip);
499 if (err < 0)
500 goto out_free;
501
Dylan Reid3c320f32014-05-19 19:18:27 -0700502 err = snd_card_register(chip->card);
503 if (err < 0)
504 goto out_free;
505
506 chip->running = 1;
Takashi Iwaia41d1222015-04-14 22:13:18 +0200507 snd_hda_set_power_save(&chip->bus, power_save * 1000);
Dylan Reid3c320f32014-05-19 19:18:27 -0700508
509 return 0;
510
511out_free:
512 snd_card_free(card);
513 return err;
514}
515
516static int hda_tegra_remove(struct platform_device *pdev)
517{
518 return snd_card_free(dev_get_drvdata(&pdev->dev));
519}
520
Takashi Iwaib2a0baf2015-03-05 17:21:32 +0100521static void hda_tegra_shutdown(struct platform_device *pdev)
522{
523 struct snd_card *card = dev_get_drvdata(&pdev->dev);
524 struct azx *chip;
525
526 if (!card)
527 return;
528 chip = card->private_data;
529 if (chip && chip->running)
530 azx_stop_chip(chip);
531}
532
Dylan Reid3c320f32014-05-19 19:18:27 -0700533static struct platform_driver tegra_platform_hda = {
534 .driver = {
535 .name = "tegra-hda",
536 .pm = &hda_tegra_pm,
537 .of_match_table = hda_tegra_match,
538 },
539 .probe = hda_tegra_probe,
540 .remove = hda_tegra_remove,
Takashi Iwaib2a0baf2015-03-05 17:21:32 +0100541 .shutdown = hda_tegra_shutdown,
Dylan Reid3c320f32014-05-19 19:18:27 -0700542};
543module_platform_driver(tegra_platform_hda);
544
545MODULE_DESCRIPTION("Tegra HDA bus driver");
546MODULE_LICENSE("GPL v2");