blob: fe2356179915574662e7932cc349aa58c4a87c38 [file] [log] [blame]
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001/*
2 * Copyright (c) 2014 - 2015 Jes Sorensen <Jes.Sorensen@redhat.com>
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of version 2 of the GNU General Public License as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * Register definitions taken from original Realtek rtl8723au driver
14 */
15
16#include <asm/byteorder.h>
17
18#define RTL8XXXU_DEBUG_REG_WRITE 0x01
19#define RTL8XXXU_DEBUG_REG_READ 0x02
20#define RTL8XXXU_DEBUG_RFREG_WRITE 0x04
21#define RTL8XXXU_DEBUG_RFREG_READ 0x08
22#define RTL8XXXU_DEBUG_CHANNEL 0x10
23#define RTL8XXXU_DEBUG_TX 0x20
24#define RTL8XXXU_DEBUG_TX_DUMP 0x40
25#define RTL8XXXU_DEBUG_RX 0x80
26#define RTL8XXXU_DEBUG_RX_DUMP 0x100
27#define RTL8XXXU_DEBUG_USB 0x200
28#define RTL8XXXU_DEBUG_KEY 0x400
29#define RTL8XXXU_DEBUG_H2C 0x800
30#define RTL8XXXU_DEBUG_ACTION 0x1000
31#define RTL8XXXU_DEBUG_EFUSE 0x2000
32
33#define RTW_USB_CONTROL_MSG_TIMEOUT 500
34#define RTL8XXXU_MAX_REG_POLL 500
35#define USB_INTR_CONTENT_LENGTH 56
36
Jes Sorensen35a741f2016-02-29 17:04:10 -050037#define RTL8XXXU_OUT_ENDPOINTS 4
Jes Sorensen26f1fad2015-10-14 20:44:51 -040038
39#define REALTEK_USB_READ 0xc0
40#define REALTEK_USB_WRITE 0x40
41#define REALTEK_USB_CMD_REQ 0x05
42#define REALTEK_USB_CMD_IDX 0x00
43
44#define TX_TOTAL_PAGE_NUM 0xf8
45/* (HPQ + LPQ + NPQ + PUBQ) = TX_TOTAL_PAGE_NUM */
46#define TX_PAGE_NUM_PUBQ 0xe7
47#define TX_PAGE_NUM_HI_PQ 0x0c
48#define TX_PAGE_NUM_LO_PQ 0x02
49#define TX_PAGE_NUM_NORM_PQ 0x02
50
51#define RTL_FW_PAGE_SIZE 4096
52#define RTL8XXXU_FIRMWARE_POLL_MAX 1000
53
54#define RTL8723A_CHANNEL_GROUPS 3
55#define RTL8723A_MAX_RF_PATHS 2
Jes Sorensen21db9972016-02-29 17:05:21 -050056#define RTL8723B_CHANNEL_GROUPS 6
Jes Sorensen3be26992016-02-29 17:05:22 -050057#define RTL8723B_TX_COUNT 4
Jes Sorensen4a0d7db2016-02-29 17:05:18 -050058#define RTL8723B_MAX_RF_PATHS 4
Jes Sorensen21db9972016-02-29 17:05:21 -050059#define RTL8XXXU_MAX_CHANNEL_GROUPS 6
Jes Sorensen26f1fad2015-10-14 20:44:51 -040060#define RF6052_MAX_TX_PWR 0x3f
61
Jes Sorensen3307d842016-02-29 17:03:59 -050062#define EFUSE_MAP_LEN 512
63#define EFUSE_MAX_SECTION_8723A 64
Jes Sorensen26f1fad2015-10-14 20:44:51 -040064#define EFUSE_REAL_CONTENT_LEN_8723A 512
65#define EFUSE_BT_MAP_LEN_8723A 1024
66#define EFUSE_MAX_WORD_UNIT 4
67
Jes Sorensenb18cdfd2016-02-29 17:04:47 -050068enum rtl8xxxu_rx_type {
69 RX_TYPE_DATA_PKT = 0,
70 RX_TYPE_C2H = 1,
71 RX_TYPE_ERROR = -1
72};
73
Jes Sorensen26f1fad2015-10-14 20:44:51 -040074struct rtl8xxxu_rx_desc {
75#ifdef __LITTLE_ENDIAN
76 u32 pktlen:14;
77 u32 crc32:1;
78 u32 icverr:1;
79 u32 drvinfo_sz:4;
80 u32 security:3;
81 u32 qos:1;
82 u32 shift:2;
83 u32 phy_stats:1;
84 u32 swdec:1;
85 u32 ls:1;
86 u32 fs:1;
87 u32 eor:1;
88 u32 own:1;
89
90 u32 macid:5;
91 u32 tid:4;
92 u32 hwrsvd:4;
93 u32 amsdu:1;
94 u32 paggr:1;
95 u32 faggr:1;
96 u32 a1fit:4;
97 u32 a2fit:4;
98 u32 pam:1;
99 u32 pwr:1;
100 u32 md:1;
101 u32 mf:1;
102 u32 type:2;
103 u32 mc:1;
104 u32 bc:1;
105
106 u32 seq:12;
107 u32 frag:4;
108 u32 nextpktlen:14;
109 u32 nextind:1;
110 u32 reserved0:1;
111
112 u32 rxmcs:6;
113 u32 rxht:1;
114 u32 gf:1;
115 u32 splcp:1;
116 u32 bw:1;
117 u32 htc:1;
118 u32 eosp:1;
119 u32 bssidfit:2;
120 u32 reserved1:16;
121 u32 unicastwake:1;
122 u32 magicwake:1;
123
124 u32 pattern0match:1;
125 u32 pattern1match:1;
126 u32 pattern2match:1;
127 u32 pattern3match:1;
128 u32 pattern4match:1;
129 u32 pattern5match:1;
130 u32 pattern6match:1;
131 u32 pattern7match:1;
132 u32 pattern8match:1;
133 u32 pattern9match:1;
134 u32 patternamatch:1;
135 u32 patternbmatch:1;
136 u32 patterncmatch:1;
137 u32 reserved2:19;
138#else
139 u32 own:1;
140 u32 eor:1;
141 u32 fs:1;
142 u32 ls:1;
143 u32 swdec:1;
144 u32 phy_stats:1;
145 u32 shift:2;
146 u32 qos:1;
147 u32 security:3;
148 u32 drvinfo_sz:4;
149 u32 icverr:1;
150 u32 crc32:1;
151 u32 pktlen:14;
152
153 u32 bc:1;
154 u32 mc:1;
155 u32 type:2;
156 u32 mf:1;
157 u32 md:1;
158 u32 pwr:1;
159 u32 pam:1;
160 u32 a2fit:4;
161 u32 a1fit:4;
162 u32 faggr:1;
163 u32 paggr:1;
164 u32 amsdu:1;
165 u32 hwrsvd:4;
166 u32 tid:4;
167 u32 macid:5;
168
169 u32 reserved0:1;
170 u32 nextind:1;
171 u32 nextpktlen:14;
172 u32 frag:4;
173 u32 seq:12;
174
175 u32 magicwake:1;
176 u32 unicastwake:1;
177 u32 reserved1:16;
178 u32 bssidfit:2;
179 u32 eosp:1;
180 u32 htc:1;
181 u32 bw:1;
182 u32 splcp:1;
183 u32 gf:1;
184 u32 rxht:1;
185 u32 rxmcs:6;
186
187 u32 reserved2:19;
188 u32 patterncmatch:1;
189 u32 patternbmatch:1;
190 u32 patternamatch:1;
191 u32 pattern9match:1;
192 u32 pattern8match:1;
193 u32 pattern7match:1;
194 u32 pattern6match:1;
195 u32 pattern5match:1;
196 u32 pattern4match:1;
197 u32 pattern3match:1;
198 u32 pattern2match:1;
199 u32 pattern1match:1;
200 u32 pattern0match:1;
201#endif
202 __le32 tsfl;
203#if 0
204 u32 bassn:12;
205 u32 bavld:1;
206 u32 reserved3:19;
207#endif
208};
209
Jes Sorensena6c80d22016-02-29 17:04:46 -0500210struct rtl8723bu_rx_desc {
211#ifdef __LITTLE_ENDIAN
212 u32 pktlen:14;
213 u32 crc32:1;
214 u32 icverr:1;
215 u32 drvinfo_sz:4;
216 u32 security:3;
217 u32 qos:1;
218 u32 shift:2;
219 u32 phy_stats:1;
220 u32 swdec:1;
221 u32 ls:1;
222 u32 fs:1;
223 u32 eor:1;
224 u32 own:1;
225
226 u32 macid:7;
227 u32 dummy1_0:1;
228 u32 tid:4;
229 u32 dummy1_1:1;
230 u32 amsdu:1;
231 u32 rxid_match:1;
232 u32 paggr:1;
233 u32 a1fit:4; /* 16 */
234 u32 chkerr:1;
235 u32 ipver:1;
236 u32 tcpudp:1;
237 u32 chkvld:1;
238 u32 pam:1;
239 u32 pwr:1;
240 u32 more_data:1;
241 u32 more_frag:1;
242 u32 type:2;
243 u32 mc:1;
244 u32 bc:1;
245
246 u32 seq:12;
247 u32 frag:4;
248 u32 rx_is_qos:1; /* 16 */
249 u32 dummy2_0:1;
250 u32 wlanhd_iv_len:6;
251 u32 dummy2_1:4;
252 u32 rpt_sel:1;
253 u32 dummy2_2:3;
254
255 u32 rxmcs:7;
256 u32 dummy3_0:3;
257 u32 htc:1;
258 u32 eosp:1;
259 u32 bssidfit:2;
260 u32 dummy3_1:2;
261 u32 usb_agg_pktnum:8; /* 16 */
262 u32 dummy3_2:5;
263 u32 pattern_match:1;
264 u32 unicast_match:1;
265 u32 magic_match:1;
266
267 u32 splcp:1;
268 u32 ldcp:1;
269 u32 stbc:1;
270 u32 dummy4_0:1;
271 u32 bw:2;
272 u32 dummy4_1:26;
273#else
274 u32 own:1;
275 u32 eor:1;
276 u32 fs:1;
277 u32 ls:1;
278 u32 swdec:1;
279 u32 phy_stats:1;
280 u32 shift:2;
281 u32 qos:1;
282 u32 security:3;
283 u32 drvinfo_sz:4;
284 u32 icverr:1;
285 u32 crc32:1;
286 u32 pktlen:14;
287
288 u32 bc:1;
289 u32 mc:1;
290 u32 type:2;
291 u32 mf:1;
292 u32 md:1;
293 u32 pwr:1;
294 u32 pam:1;
295 u32 a2fit:4;
296 u32 a1fit:4;
297 u32 faggr:1;
298 u32 paggr:1;
299 u32 amsdu:1;
300 u32 hwrsvd:4;
301 u32 tid:4;
302 u32 macid:5;
303
304 u32 dummy2_2:3;
305 u32 rpt_sel:1;
306 u32 dummy2_1:4;
307 u32 wlanhd_iv_len:6;
308 u32 dummy2_0:1;
309 u32 rx_is_qos:1;
310 u32 frag:4; /* 16 */
311 u32 seq:12;
312
313 u32 magic_match:1;
314 u32 unicast_match:1;
315 u32 pattern_match:1;
316 u32 dummy3_2:5;
317 u32 usb_agg_pktnum:8;
318 u32 dummy3_1:2; /* 16 */
319 u32 bssidfit:2;
320 u32 eosp:1;
321 u32 htc:1;
322 u32 dummy3_0:3;
323 u32 rxmcs:7;
324
325 u32 dumm4_1:26;
326 u32 bw:2;
327 u32 dummy4_0:1;
328 u32 stbc:1;
329 u32 ldcp:1;
330 u32 splcp:1;
331#endif
332 __le32 tsfl;
333};
334
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400335struct rtl8xxxu_tx_desc {
336 __le16 pkt_size;
337 u8 pkt_offset;
338 u8 txdw0;
339 __le32 txdw1;
340 __le32 txdw2;
341 __le32 txdw3;
342 __le32 txdw4;
343 __le32 txdw5;
344 __le32 txdw6;
345 __le16 csum;
346 __le16 txdw7;
347};
348
349/* CCK Rates, TxHT = 0 */
350#define DESC_RATE_1M 0x00
351#define DESC_RATE_2M 0x01
352#define DESC_RATE_5_5M 0x02
353#define DESC_RATE_11M 0x03
354
355/* OFDM Rates, TxHT = 0 */
356#define DESC_RATE_6M 0x04
357#define DESC_RATE_9M 0x05
358#define DESC_RATE_12M 0x06
359#define DESC_RATE_18M 0x07
360#define DESC_RATE_24M 0x08
361#define DESC_RATE_36M 0x09
362#define DESC_RATE_48M 0x0a
363#define DESC_RATE_54M 0x0b
364
365/* MCS Rates, TxHT = 1 */
366#define DESC_RATE_MCS0 0x0c
367#define DESC_RATE_MCS1 0x0d
368#define DESC_RATE_MCS2 0x0e
369#define DESC_RATE_MCS3 0x0f
370#define DESC_RATE_MCS4 0x10
371#define DESC_RATE_MCS5 0x11
372#define DESC_RATE_MCS6 0x12
373#define DESC_RATE_MCS7 0x13
374#define DESC_RATE_MCS8 0x14
375#define DESC_RATE_MCS9 0x15
376#define DESC_RATE_MCS10 0x16
377#define DESC_RATE_MCS11 0x17
378#define DESC_RATE_MCS12 0x18
379#define DESC_RATE_MCS13 0x19
380#define DESC_RATE_MCS14 0x1a
381#define DESC_RATE_MCS15 0x1b
382#define DESC_RATE_MCS15_SG 0x1c
383#define DESC_RATE_MCS32 0x20
384
385#define TXDESC_OFFSET_SZ 0
386#define TXDESC_OFFSET_SHT 16
387#if 0
388#define TXDESC_BMC BIT(24)
389#define TXDESC_LSG BIT(26)
390#define TXDESC_FSG BIT(27)
391#define TXDESC_OWN BIT(31)
392#else
393#define TXDESC_BROADMULTICAST BIT(0)
394#define TXDESC_LAST_SEGMENT BIT(2)
395#define TXDESC_FIRST_SEGMENT BIT(3)
396#define TXDESC_OWN BIT(7)
397#endif
398
399/* Word 1 */
400#define TXDESC_PKT_OFFSET_SZ 0
401#define TXDESC_AGG_ENABLE BIT(5)
402#define TXDESC_BK BIT(6)
403#define TXDESC_QUEUE_SHIFT 8
404#define TXDESC_QUEUE_MASK 0x1f00
405#define TXDESC_QUEUE_BK 0x2
406#define TXDESC_QUEUE_BE 0x0
407#define TXDESC_QUEUE_VI 0x5
408#define TXDESC_QUEUE_VO 0x7
409#define TXDESC_QUEUE_BEACON 0x10
410#define TXDESC_QUEUE_HIGH 0x11
411#define TXDESC_QUEUE_MGNT 0x12
412#define TXDESC_QUEUE_CMD 0x13
413#define TXDESC_QUEUE_MAX (TXDESC_QUEUE_CMD + 1)
414
415#define DESC_RATE_ID_SHIFT 16
416#define DESC_RATE_ID_MASK 0xf
417#define TXDESC_NAVUSEHDR BIT(20)
418#define TXDESC_SEC_RC4 0x00400000
419#define TXDESC_SEC_AES 0x00c00000
420#define TXDESC_PKT_OFFSET_SHIFT 26
421#define TXDESC_AGG_EN BIT(29)
422#define TXDESC_HWPC BIT(31)
423
424/* Word 2 */
425#define TXDESC_ACK_REPORT BIT(19)
426#define TXDESC_AMPDU_DENSITY_SHIFT 20
427
428/* Word 3 */
429#define TXDESC_SEQ_SHIFT 16
430#define TXDESC_SEQ_MASK 0x0fff0000
431
432/* Word 4 */
433#define TXDESC_QOS BIT(6)
434#define TXDESC_HW_SEQ_ENABLE BIT(7)
435#define TXDESC_USE_DRIVER_RATE BIT(8)
436#define TXDESC_DISABLE_DATA_FB BIT(10)
437#define TXDESC_CTS_SELF_ENABLE BIT(11)
438#define TXDESC_RTS_CTS_ENABLE BIT(12)
439#define TXDESC_HW_RTS_ENABLE BIT(13)
440#define TXDESC_PRIME_CH_OFF_LOWER BIT(20)
441#define TXDESC_PRIME_CH_OFF_UPPER BIT(21)
442#define TXDESC_SHORT_PREAMBLE BIT(24)
443#define TXDESC_DATA_BW BIT(25)
444#define TXDESC_RTS_DATA_BW BIT(27)
445#define TXDESC_RTS_PRIME_CH_OFF_LOWER BIT(28)
446#define TXDESC_RTS_PRIME_CH_OFF_UPPER BIT(29)
447
448/* Word 5 */
449#define TXDESC_RTS_RATE_SHIFT 0
450#define TXDESC_RTS_RATE_MASK 0x3f
451#define TXDESC_SHORT_GI BIT(6)
452#define TXDESC_CCX_TAG BIT(7)
453#define TXDESC_RETRY_LIMIT_ENABLE BIT(17)
454#define TXDESC_RETRY_LIMIT_SHIFT 18
455#define TXDESC_RETRY_LIMIT_MASK 0x00fc0000
456
457/* Word 6 */
458#define TXDESC_MAX_AGG_SHIFT 11
459
460struct phy_rx_agc_info {
461#ifdef __LITTLE_ENDIAN
462 u8 gain:7, trsw:1;
463#else
464 u8 trsw:1, gain:7;
465#endif
466};
467
468struct rtl8723au_phy_stats {
469 struct phy_rx_agc_info path_agc[RTL8723A_MAX_RF_PATHS];
470 u8 ch_corr[RTL8723A_MAX_RF_PATHS];
471 u8 cck_sig_qual_ofdm_pwdb_all;
472 u8 cck_agc_rpt_ofdm_cfosho_a;
473 u8 cck_rpt_b_ofdm_cfosho_b;
474 u8 reserved_1;
475 u8 noise_power_db_msb;
476 u8 path_cfotail[RTL8723A_MAX_RF_PATHS];
477 u8 pcts_mask[RTL8723A_MAX_RF_PATHS];
478 s8 stream_rxevm[RTL8723A_MAX_RF_PATHS];
479 u8 path_rxsnr[RTL8723A_MAX_RF_PATHS];
480 u8 noise_power_db_lsb;
481 u8 reserved_2[3];
482 u8 stream_csi[RTL8723A_MAX_RF_PATHS];
483 u8 stream_target_csi[RTL8723A_MAX_RF_PATHS];
484 s8 sig_evm;
485 u8 reserved_3;
486
487#ifdef __LITTLE_ENDIAN
488 u8 antsel_rx_keep_2:1; /* ex_intf_flg:1; */
489 u8 sgi_en:1;
490 u8 rxsc:2;
491 u8 idle_long:1;
492 u8 r_ant_train_en:1;
493 u8 antenna_select_b:1;
494 u8 antenna_select:1;
495#else /* _BIG_ENDIAN_ */
496 u8 antenna_select:1;
497 u8 antenna_select_b:1;
498 u8 r_ant_train_en:1;
499 u8 idle_long:1;
500 u8 rxsc:2;
501 u8 sgi_en:1;
502 u8 antsel_rx_keep_2:1; /* ex_intf_flg:1; */
503#endif
504};
505
506/*
507 * Regs to backup
508 */
509#define RTL8XXXU_ADDA_REGS 16
510#define RTL8XXXU_MAC_REGS 4
511#define RTL8XXXU_BB_REGS 9
512
513struct rtl8xxxu_firmware_header {
514 __le16 signature; /* 92C0: test chip; 92C,
515 88C0: test chip;
516 88C1: MP A-cut;
517 92C1: MP A-cut */
518 u8 category; /* AP/NIC and USB/PCI */
519 u8 function;
520
521 __le16 major_version; /* FW Version */
522 u8 minor_version; /* FW Subversion, default 0x00 */
523 u8 reserved1;
524
525 u8 month; /* Release time Month field */
526 u8 date; /* Release time Date field */
527 u8 hour; /* Release time Hour field */
528 u8 minute; /* Release time Minute field */
529
530 __le16 ramcodesize; /* Size of RAM code */
531 u16 reserved2;
532
533 __le32 svn_idx; /* SVN entry index */
534 u32 reserved3;
535
536 u32 reserved4;
537 u32 reserved5;
538
539 u8 data[0];
540};
541
542/*
543 * The 8723au has 3 channel groups: 1-3, 4-9, and 10-14
544 */
545struct rtl8723au_idx {
546#ifdef __LITTLE_ENDIAN
547 int a:4;
548 int b:4;
549#else
550 int b:4;
551 int a:4;
552#endif
553} __attribute__((packed));
554
555struct rtl8723au_efuse {
556 __le16 rtl_id;
557 u8 res0[0xe];
558 u8 cck_tx_power_index_A[3]; /* 0x10 */
559 u8 cck_tx_power_index_B[3];
560 u8 ht40_1s_tx_power_index_A[3]; /* 0x16 */
561 u8 ht40_1s_tx_power_index_B[3];
562 /*
563 * The following entries are half-bytes split as:
564 * bits 0-3: path A, bits 4-7: path B, all values 4 bits signed
565 */
566 struct rtl8723au_idx ht20_tx_power_index_diff[3];
567 struct rtl8723au_idx ofdm_tx_power_index_diff[3];
568 struct rtl8723au_idx ht40_max_power_offset[3];
569 struct rtl8723au_idx ht20_max_power_offset[3];
570 u8 channel_plan; /* 0x28 */
571 u8 tssi_a;
572 u8 thermal_meter;
573 u8 rf_regulatory;
574 u8 rf_option_2;
575 u8 rf_option_3;
576 u8 rf_option_4;
577 u8 res7;
578 u8 version /* 0x30 */;
579 u8 customer_id_major;
580 u8 customer_id_minor;
581 u8 xtal_k;
582 u8 chipset; /* 0x34 */
583 u8 res8[0x82];
584 u8 vid; /* 0xb7 */
585 u8 res9;
586 u8 pid; /* 0xb9 */
587 u8 res10[0x0c];
588 u8 mac_addr[ETH_ALEN]; /* 0xc6 */
589 u8 res11[2];
590 u8 vendor_name[7];
591 u8 res12[2];
592 u8 device_name[0x29]; /* 0xd7 */
593};
594
595struct rtl8192cu_efuse {
596 __le16 rtl_id;
597 __le16 hpon;
598 u8 res0[2];
599 __le16 clk;
600 __le16 testr;
601 __le16 vid;
602 __le16 did;
603 __le16 svid;
604 __le16 smid; /* 0x10 */
605 u8 res1[4];
606 u8 mac_addr[ETH_ALEN]; /* 0x16 */
607 u8 res2[2];
608 u8 vendor_name[7];
609 u8 res3[3];
610 u8 device_name[0x14]; /* 0x28 */
611 u8 res4[0x1e]; /* 0x3c */
612 u8 cck_tx_power_index_A[3]; /* 0x5a */
613 u8 cck_tx_power_index_B[3];
614 u8 ht40_1s_tx_power_index_A[3]; /* 0x60 */
615 u8 ht40_1s_tx_power_index_B[3];
616 /*
617 * The following entries are half-bytes split as:
618 * bits 0-3: path A, bits 4-7: path B, all values 4 bits signed
619 */
620 struct rtl8723au_idx ht40_2s_tx_power_index_diff[3];
621 struct rtl8723au_idx ht20_tx_power_index_diff[3]; /* 0x69 */
622 struct rtl8723au_idx ofdm_tx_power_index_diff[3];
623 struct rtl8723au_idx ht40_max_power_offset[3]; /* 0x6f */
624 struct rtl8723au_idx ht20_max_power_offset[3];
625 u8 channel_plan; /* 0x75 */
626 u8 tssi_a;
627 u8 tssi_b;
628 u8 thermal_meter; /* xtal_k */ /* 0x78 */
629 u8 rf_regulatory;
630 u8 rf_option_2;
631 u8 rf_option_3;
632 u8 rf_option_4;
633 u8 res5[1]; /* 0x7d */
634 u8 version;
635 u8 customer_id;
636};
637
Jes Sorensen3be26992016-02-29 17:05:22 -0500638struct rtl8723bu_pwr_idx {
639#ifdef __LITTLE_ENDIAN
640 int ht20:4;
641 int ht40:4;
642 int ofdm:4;
643 int cck:4;
644#else
645 int cck:4;
646 int ofdm:4;
647 int ht40:4;
648 int ht20:4;
649#endif
650} __attribute__((packed));
651
Jes Sorensen4a0d7db2016-02-29 17:05:18 -0500652struct rtl8723bu_efuse_tx_power {
653 u8 cck_base[6];
654 u8 ht40_base[5];
655 struct rtl8723au_idx ht20_ofdm_1s_diff;
Jes Sorensen3be26992016-02-29 17:05:22 -0500656 struct rtl8723bu_pwr_idx pwr_diff[3];
Jes Sorensen4a0d7db2016-02-29 17:05:18 -0500657 u8 dummy5g[24]; /* max channel group (14) + power diff offset (10) */
658};
659
Jes Sorensen3c836d62016-02-29 17:04:11 -0500660struct rtl8723bu_efuse {
661 __le16 rtl_id;
662 u8 res0[0x0e];
Jes Sorensen4a0d7db2016-02-29 17:05:18 -0500663 struct rtl8723bu_efuse_tx_power tx_power_index_A; /* 0x10 */
664 struct rtl8723bu_efuse_tx_power tx_power_index_B; /* 0x3a */
665 struct rtl8723bu_efuse_tx_power tx_power_index_C; /* 0x64 */
666 struct rtl8723bu_efuse_tx_power tx_power_index_D; /* 0x8e */
Jes Sorensen3c836d62016-02-29 17:04:11 -0500667 u8 channel_plan; /* 0xb8 */
668 u8 xtal_k;
669 u8 thermal_meter;
670 u8 iqk_lck;
671 u8 pa_type; /* 0xbc */
672 u8 lna_type_2g; /* 0xbd */
673 u8 res2[3];
674 u8 rf_board_option;
675 u8 rf_feature_option;
676 u8 rf_bt_setting;
677 u8 eeprom_version;
678 u8 eeprom_customer_id;
679 u8 res3[2];
680 u8 tx_pwr_calibrate_rate;
681 u8 rf_antenna_option; /* 0xc9 */
682 u8 rfe_option;
683 u8 res4[9];
684 u8 usb_optional_function;
685 u8 res5[0x1e];
686 u8 res6[2];
687 u8 serial[0x0b]; /* 0xf5 */
688 u8 vid; /* 0x100 */
689 u8 res7;
690 u8 pid;
691 u8 res8[4];
692 u8 mac_addr[ETH_ALEN]; /* 0x107 */
693 u8 res9[2];
694 u8 vendor_name[0x07];
695 u8 res10[2];
Jes Sorensen22a31d42016-02-29 17:04:15 -0500696 u8 device_name[0x14];
697 u8 res11[0xcf];
698 u8 package_type; /* 0x1fb */
699 u8 res12[0x4];
Jes Sorensen3c836d62016-02-29 17:04:11 -0500700};
701
Jakub Sitnickie6f9a9c2016-02-29 17:04:39 -0500702struct rtl8192eu_efuse_tx_power {
703 u8 cck_base[6];
704 u8 ht40_base[5];
705 struct rtl8723au_idx ht20_ofdm_1s_diff;
706 struct rtl8723au_idx ht40_ht20_2s_diff;
707 struct rtl8723au_idx ofdm_cck_2s_diff; /* not used */
708 struct rtl8723au_idx ht40_ht20_3s_diff;
709 struct rtl8723au_idx ofdm_cck_3s_diff; /* not used */
710 struct rtl8723au_idx ht40_ht20_4s_diff;
711 struct rtl8723au_idx ofdm_cck_4s_diff; /* not used */
712};
713
Jes Sorensen3307d842016-02-29 17:03:59 -0500714struct rtl8192eu_efuse {
715 __le16 rtl_id;
716 u8 res0[0x0e];
Jakub Sitnickie6f9a9c2016-02-29 17:04:39 -0500717 struct rtl8192eu_efuse_tx_power tx_power_index_A; /* 0x10 */
718 struct rtl8192eu_efuse_tx_power tx_power_index_B; /* 0x22 */
719 struct rtl8192eu_efuse_tx_power tx_power_index_C; /* 0x34 */
720 struct rtl8192eu_efuse_tx_power tx_power_index_D; /* 0x46 */
721 u8 res1[0x60];
Jes Sorensen3307d842016-02-29 17:03:59 -0500722 u8 channel_plan; /* 0xb8 */
723 u8 xtal_k;
724 u8 thermal_meter;
725 u8 iqk_lck;
726 u8 pa_type; /* 0xbc */
727 u8 lna_type_2g; /* 0xbd */
728 u8 res2[1];
729 u8 lna_type_5g; /* 0xbf */
730 u8 res13[1];
731 u8 rf_board_option;
732 u8 rf_feature_option;
733 u8 rf_bt_setting;
734 u8 eeprom_version;
735 u8 eeprom_customer_id;
736 u8 res3[3];
737 u8 rf_antenna_option; /* 0xc9 */
738 u8 res4[6];
739 u8 vid; /* 0xd0 */
740 u8 res5[1];
741 u8 pid; /* 0xd2 */
742 u8 res6[1];
743 u8 usb_optional_function;
744 u8 res7[2];
745 u8 mac_addr[ETH_ALEN]; /* 0xd7 */
746 u8 res8[2];
747 u8 vendor_name[7];
748 u8 res9[2];
749 u8 device_name[0x0b]; /* 0xe8 */
750 u8 res10[2];
751 u8 serial[0x0b]; /* 0xf5 */
752 u8 res11[0x30];
753 u8 unknown[0x0d]; /* 0x130 */
754 u8 res12[0xc3];
755};
756
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400757struct rtl8xxxu_reg8val {
758 u16 reg;
759 u8 val;
760};
761
762struct rtl8xxxu_reg32val {
763 u16 reg;
764 u32 val;
765};
766
767struct rtl8xxxu_rfregval {
768 u8 reg;
769 u32 val;
770};
771
772enum rtl8xxxu_rfpath {
773 RF_A = 0,
774 RF_B = 1,
775};
776
777struct rtl8xxxu_rfregs {
778 u16 hssiparm1;
779 u16 hssiparm2;
780 u16 lssiparm;
781 u16 hspiread;
782 u16 lssiread;
783 u16 rf_sw_ctrl;
784};
785
786#define H2C_MAX_MBOX 4
787#define H2C_EXT BIT(7)
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400788#define H2C_JOIN_BSS_DISCONNECT 0
789#define H2C_JOIN_BSS_CONNECT 1
Jes Sorensend940c242016-02-29 17:04:22 -0500790
791/*
792 * H2C (firmware) commands differ between the older generation chips
793 * 8188[cr]u, 819[12]cu, and 8723au, and the more recent chips 8723bu,
794 * 8192[de]u, 8192eu, and 8812.
795 */
796enum h2c_cmd_8723a {
797 H2C_SET_POWER_MODE = 1,
798 H2C_JOIN_BSS_REPORT = 2,
799 H2C_SET_RSSI = 5,
800 H2C_SET_RATE_MASK = (6 | H2C_EXT),
801};
802
803enum h2c_cmd_8723b {
804 /*
805 * Common Class: 000
806 */
807 H2C_8723B_RSVD_PAGE = 0x00,
808 H2C_8723B_MEDIA_STATUS_RPT = 0x01,
809 H2C_8723B_SCAN_ENABLE = 0x02,
810 H2C_8723B_KEEP_ALIVE = 0x03,
811 H2C_8723B_DISCON_DECISION = 0x04,
812 H2C_8723B_PSD_OFFLOAD = 0x05,
813 H2C_8723B_AP_OFFLOAD = 0x08,
814 H2C_8723B_BCN_RSVDPAGE = 0x09,
815 H2C_8723B_PROBERSP_RSVDPAGE = 0x0A,
816 H2C_8723B_FCS_RSVDPAGE = 0x10,
817 H2C_8723B_FCS_INFO = 0x11,
818 H2C_8723B_AP_WOW_GPIO_CTRL = 0x13,
819
820 /*
821 * PoweSave Class: 001
822 */
823 H2C_8723B_SET_PWR_MODE = 0x20,
824 H2C_8723B_PS_TUNING_PARA = 0x21,
825 H2C_8723B_PS_TUNING_PARA2 = 0x22,
826 H2C_8723B_P2P_LPS_PARAM = 0x23,
827 H2C_8723B_P2P_PS_OFFLOAD = 0x24,
828 H2C_8723B_PS_SCAN_ENABLE = 0x25,
829 H2C_8723B_SAP_PS_ = 0x26,
830 H2C_8723B_INACTIVE_PS_ = 0x27,
831 H2C_8723B_FWLPS_IN_IPS_ = 0x28,
832
833 /*
834 * Dynamic Mechanism Class: 010
835 */
836 H2C_8723B_MACID_CFG = 0x40,
837 H2C_8723B_TXBF = 0x41,
838 H2C_8723B_RSSI_SETTING = 0x42,
839 H2C_8723B_AP_REQ_TXRPT = 0x43,
840 H2C_8723B_INIT_RATE_COLLECT = 0x44,
841
842 /*
843 * BT Class: 011
844 */
845 H2C_8723B_B_TYPE_TDMA = 0x60,
846 H2C_8723B_BT_INFO = 0x61,
847 H2C_8723B_FORCE_BT_TXPWR = 0x62,
848 H2C_8723B_BT_IGNORE_WLANACT = 0x63,
849 H2C_8723B_DAC_SWING_VALUE = 0x64,
850 H2C_8723B_ANT_SEL_RSV = 0x65,
851 H2C_8723B_WL_OPMODE = 0x66,
852 H2C_8723B_BT_MP_OPER = 0x67,
853 H2C_8723B_BT_CONTROL = 0x68,
854 H2C_8723B_BT_WIFI_CTRL = 0x69,
Jes Sorensenf37e9222016-02-29 17:04:41 -0500855 H2C_8723B_BT_FW_PATCH = 0x6a,
856 H2C_8723B_BT_WLAN_CALIBRATION = 0x6d,
857 H2C_8723B_BT_GRANT = 0x6e,
Jes Sorensend940c242016-02-29 17:04:22 -0500858
859 /*
860 * WOWLAN Class: 100
861 */
862 H2C_8723B_WOWLAN = 0x80,
863 H2C_8723B_REMOTE_WAKE_CTRL = 0x81,
864 H2C_8723B_AOAC_GLOBAL_INFO = 0x82,
865 H2C_8723B_AOAC_RSVD_PAGE = 0x83,
866 H2C_8723B_AOAC_RSVD_PAGE2 = 0x84,
867 H2C_8723B_D0_SCAN_OFFLOAD_CTRL = 0x85,
868 H2C_8723B_D0_SCAN_OFFLOAD_INFO = 0x86,
869 H2C_8723B_CHNL_SWITCH_OFFLOAD = 0x87,
870
871 H2C_8723B_RESET_TSF = 0xC0,
872};
873
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400874
875struct h2c_cmd {
876 union {
877 struct {
878 u8 cmd;
Jes Sorensened35d092016-02-29 17:04:19 -0500879 u8 data[7];
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400880 } __packed cmd;
881 struct {
882 __le32 data;
883 __le16 ext;
884 } __packed raw;
885 struct {
Jes Sorensened35d092016-02-29 17:04:19 -0500886 __le32 data;
887 __le32 ext;
888 } __packed raw_wide;
889 struct {
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400890 u8 cmd;
891 u8 data;
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400892 } __packed joinbss;
893 struct {
894 u8 cmd;
895 __le16 mask_hi;
896 u8 arg;
897 __le16 mask_lo;
898 } __packed ramask;
Jes Sorensenc7a5a192016-02-29 17:04:30 -0500899 struct {
900 u8 cmd;
Jes Sorensen3ca7b322016-02-29 17:04:43 -0500901 u8 data1;
902 u8 data2;
903 u8 data3;
904 u8 data4;
905 u8 data5;
906 } __packed b_type_dma;
907 struct {
908 u8 cmd;
Jes Sorensen6b9eae02016-02-29 17:04:50 -0500909 u8 data;
910 } __packed bt_info;
911 struct {
912 u8 cmd;
Jes Sorensen394f1bd2016-02-29 17:04:49 -0500913 u8 operreq;
914 u8 opcode;
915 u8 data;
916 u8 addr;
917 } __packed bt_mp_oper;
918 struct {
919 u8 cmd;
Jes Sorensenc7a5a192016-02-29 17:04:30 -0500920 u8 data;
921 } __packed bt_wlan_calibration;
Jes Sorensenf37e9222016-02-29 17:04:41 -0500922 struct {
923 u8 cmd;
Jes Sorensen7297f492016-02-29 17:04:44 -0500924 u8 data;
925 } __packed ignore_wlan;
926 struct {
927 u8 cmd;
Jes Sorensenf37e9222016-02-29 17:04:41 -0500928 u8 ant_inverse;
929 u8 int_switch_type;
930 } __packed ant_sel_rsv;
931 struct {
932 u8 cmd;
933 u8 data;
934 } __packed bt_grant;
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400935 };
936};
937
Jes Sorensenb2b43b72016-02-29 17:04:48 -0500938enum c2h_evt_8723b {
939 C2H_8723B_DEBUG = 0,
940 C2H_8723B_TSF = 1,
941 C2H_8723B_AP_RPT_RSP = 2,
942 C2H_8723B_CCX_TX_RPT = 3,
943 C2H_8723B_BT_RSSI = 4,
944 C2H_8723B_BT_OP_MODE = 5,
945 C2H_8723B_EXT_RA_RPT = 6,
946 C2H_8723B_BT_INFO = 9,
Jes Sorensen394f1bd2016-02-29 17:04:49 -0500947 C2H_8723B_HW_INFO_EXCH = 0x0a,
948 C2H_8723B_BT_MP_INFO = 0x0b,
Jes Sorensenb2b43b72016-02-29 17:04:48 -0500949 C2H_8723B_FW_DEBUG = 0xff,
950};
951
952enum bt_info_src_8723b {
953 BT_INFO_SRC_8723B_WIFI_FW = 0x0,
954 BT_INFO_SRC_8723B_BT_RSP = 0x1,
955 BT_INFO_SRC_8723B_BT_ACTIVE_SEND = 0x2,
956};
957
Jes Sorensen394f1bd2016-02-29 17:04:49 -0500958enum bt_mp_oper_opcode_8723b {
959 BT_MP_OP_GET_BT_VERSION = 0x00,
960 BT_MP_OP_RESET = 0x01,
961 BT_MP_OP_TEST_CTRL = 0x02,
962 BT_MP_OP_SET_BT_MODE = 0x03,
963 BT_MP_OP_SET_CHNL_TX_GAIN = 0x04,
964 BT_MP_OP_SET_PKT_TYPE_LEN = 0x05,
965 BT_MP_OP_SET_PKT_CNT_L_PL_TYPE = 0x06,
966 BT_MP_OP_SET_PKT_CNT_H_PKT_INTV = 0x07,
967 BT_MP_OP_SET_PKT_HEADER = 0x08,
968 BT_MP_OP_SET_WHITENCOEFF = 0x09,
969 BT_MP_OP_SET_BD_ADDR_L = 0x0a,
970 BT_MP_OP_SET_BD_ADDR_H = 0x0b,
971 BT_MP_OP_WRITE_REG_ADDR = 0x0c,
972 BT_MP_OP_WRITE_REG_VALUE = 0x0d,
973 BT_MP_OP_GET_BT_STATUS = 0x0e,
974 BT_MP_OP_GET_BD_ADDR_L = 0x0f,
975 BT_MP_OP_GET_BD_ADDR_H = 0x10,
976 BT_MP_OP_READ_REG = 0x11,
977 BT_MP_OP_SET_TARGET_BD_ADDR_L = 0x12,
978 BT_MP_OP_SET_TARGET_BD_ADDR_H = 0x13,
979 BT_MP_OP_SET_TX_POWER_CALIBRATION = 0x14,
980 BT_MP_OP_GET_RX_PKT_CNT_L = 0x15,
981 BT_MP_OP_GET_RX_PKT_CNT_H = 0x16,
982 BT_MP_OP_GET_RX_ERROR_BITS_L = 0x17,
983 BT_MP_OP_GET_RX_ERROR_BITS_H = 0x18,
984 BT_MP_OP_GET_RSSI = 0x19,
985 BT_MP_OP_GET_CFO_HDR_QUALITY_L = 0x1a,
986 BT_MP_OP_GET_CFO_HDR_QUALITY_H = 0x1b,
987 BT_MP_OP_GET_TARGET_BD_ADDR_L = 0x1c,
988 BT_MP_OP_GET_TARGET_BD_ADDR_H = 0x1d,
989 BT_MP_OP_GET_AFH_MAP_L = 0x1e,
990 BT_MP_OP_GET_AFH_MAP_M = 0x1f,
991 BT_MP_OP_GET_AFH_MAP_H = 0x20,
992 BT_MP_OP_GET_AFH_STATUS = 0x21,
993 BT_MP_OP_SET_TRACKING_INTERVAL = 0x22,
994 BT_MP_OP_SET_THERMAL_METER = 0x23,
995 BT_MP_OP_ENABLE_CFO_TRACKING = 0x24,
996};
997
Jes Sorensenb2b43b72016-02-29 17:04:48 -0500998struct rtl8723bu_c2h {
999 u8 id;
1000 u8 seq;
1001 union {
1002 struct {
1003 u8 payload[0];
1004 } __packed raw;
1005 struct {
Jes Sorensen394f1bd2016-02-29 17:04:49 -05001006 u8 ext_id;
1007 u8 status:4;
1008 u8 retlen:4;
1009 u8 opcode_ver:4;
1010 u8 req_num:4;
1011 u8 payload[2];
1012 } __packed bt_mp_info;
1013 struct {
Jes Sorensenb2b43b72016-02-29 17:04:48 -05001014 u8 response_source:4;
1015 u8 dummy0_0:4;
1016
1017 u8 bt_info;
1018
1019 u8 retry_count:4;
1020 u8 dummy2_0:1;
1021 u8 bt_page:1;
1022 u8 tx_rx_mask:1;
1023 u8 dummy2_2:1;
1024
1025 u8 rssi;
1026
1027 u8 basic_rate:1;
1028 u8 bt_has_reset:1;
1029 u8 dummy4_1:1;;
1030 u8 ignore_wlan:1;
1031 u8 auto_report:1;
1032 u8 dummy4_2:3;
1033
1034 u8 a4;
1035 u8 a5;
1036 } __packed bt_info;
1037 };
1038};
1039
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001040struct rtl8xxxu_fileops;
1041
1042struct rtl8xxxu_priv {
1043 struct ieee80211_hw *hw;
1044 struct usb_device *udev;
1045 struct rtl8xxxu_fileops *fops;
1046
1047 spinlock_t tx_urb_lock;
1048 struct list_head tx_urb_free_list;
1049 int tx_urb_free_count;
1050 bool tx_stopped;
1051
1052 spinlock_t rx_urb_lock;
1053 struct list_head rx_urb_pending_list;
1054 int rx_urb_pending_count;
1055 bool shutdown;
1056 struct work_struct rx_urb_wq;
1057
1058 u8 mac_addr[ETH_ALEN];
1059 char chip_name[8];
Jes Sorensen0e5d4352016-02-29 17:04:00 -05001060 char chip_vendor[8];
Jes Sorensen21db9972016-02-29 17:05:21 -05001061 u8 cck_tx_power_index_A[RTL8XXXU_MAX_CHANNEL_GROUPS];
1062 u8 cck_tx_power_index_B[RTL8XXXU_MAX_CHANNEL_GROUPS];
1063 u8 ht40_1s_tx_power_index_A[RTL8XXXU_MAX_CHANNEL_GROUPS];
1064 u8 ht40_1s_tx_power_index_B[RTL8XXXU_MAX_CHANNEL_GROUPS];
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001065 /*
1066 * The following entries are half-bytes split as:
1067 * bits 0-3: path A, bits 4-7: path B, all values 4 bits signed
1068 */
Jes Sorensen21db9972016-02-29 17:05:21 -05001069 struct rtl8723au_idx ht40_2s_tx_power_index_diff[
Jes Sorensen3be26992016-02-29 17:05:22 -05001070 RTL8723A_CHANNEL_GROUPS];
1071 struct rtl8723au_idx ht20_tx_power_index_diff[RTL8723A_CHANNEL_GROUPS];
1072 struct rtl8723au_idx ofdm_tx_power_index_diff[RTL8723A_CHANNEL_GROUPS];
1073 struct rtl8723au_idx ht40_max_power_offset[RTL8723A_CHANNEL_GROUPS];
1074 struct rtl8723au_idx ht20_max_power_offset[RTL8723A_CHANNEL_GROUPS];
1075 /*
1076 * Newer generation chips only keep power diffs per TX count,
1077 * not per channel group.
1078 */
1079 struct rtl8723au_idx ofdm_tx_power_diff[RTL8723B_TX_COUNT];
1080 struct rtl8723au_idx ht20_tx_power_diff[RTL8723B_TX_COUNT];
1081 struct rtl8723au_idx ht40_tx_power_diff[RTL8723B_TX_COUNT];
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001082 u32 chip_cut:4;
1083 u32 rom_rev:4;
Jakub Sitnicki38451992016-02-03 13:39:49 -05001084 u32 is_multi_func:1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001085 u32 has_wifi:1;
1086 u32 has_bluetooth:1;
1087 u32 enable_bluetooth:1;
1088 u32 has_gps:1;
1089 u32 hi_pa:1;
1090 u32 vendor_umc:1;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05001091 u32 vendor_smic:1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001092 u32 has_polarity_ctrl:1;
1093 u32 has_eeprom:1;
1094 u32 boot_eeprom:1;
Jes Sorensen0e28b972016-02-29 17:04:13 -05001095 u32 usb_interrupts:1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001096 u32 ep_tx_high_queue:1;
1097 u32 ep_tx_normal_queue:1;
1098 u32 ep_tx_low_queue:1;
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05001099 u32 has_xtalk:1;
1100 u8 xtalk;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001101 unsigned int pipe_interrupt;
1102 unsigned int pipe_in;
1103 unsigned int pipe_out[TXDESC_QUEUE_MAX];
1104 u8 out_ep[RTL8XXXU_OUT_ENDPOINTS];
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001105 u8 ep_tx_count;
1106 u8 rf_paths;
1107 u8 rx_paths;
1108 u8 tx_paths;
1109 u32 rf_mode_ag[2];
1110 u32 rege94;
1111 u32 rege9c;
1112 u32 regeb4;
1113 u32 regebc;
1114 int next_mbox;
1115 int nr_out_eps;
1116
1117 struct mutex h2c_mutex;
1118
1119 struct usb_anchor rx_anchor;
1120 struct usb_anchor tx_anchor;
1121 struct usb_anchor int_anchor;
1122 struct rtl8xxxu_firmware_header *fw_data;
1123 size_t fw_size;
1124 struct mutex usb_buf_mutex;
1125 union {
1126 __le32 val32;
1127 __le16 val16;
1128 u8 val8;
1129 } usb_buf;
1130 union {
Jes Sorensen3307d842016-02-29 17:03:59 -05001131 u8 raw[EFUSE_MAP_LEN];
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001132 struct rtl8723au_efuse efuse8723;
Jes Sorensen3c836d62016-02-29 17:04:11 -05001133 struct rtl8723bu_efuse efuse8723bu;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001134 struct rtl8192cu_efuse efuse8192;
Jes Sorensen3307d842016-02-29 17:03:59 -05001135 struct rtl8192eu_efuse efuse8192eu;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001136 } efuse_wifi;
1137 u32 adda_backup[RTL8XXXU_ADDA_REGS];
1138 u32 mac_backup[RTL8XXXU_MAC_REGS];
1139 u32 bb_backup[RTL8XXXU_BB_REGS];
1140 u32 bb_recovery_backup[RTL8XXXU_BB_REGS];
1141 u32 rtlchip;
1142 u8 pi_enabled:1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001143 u8 int_buf[USB_INTR_CONTENT_LENGTH];
1144};
1145
1146struct rtl8xxxu_rx_urb {
1147 struct urb urb;
1148 struct ieee80211_hw *hw;
1149 struct list_head list;
1150};
1151
1152struct rtl8xxxu_tx_urb {
1153 struct urb urb;
1154 struct ieee80211_hw *hw;
1155 struct list_head list;
1156};
1157
1158struct rtl8xxxu_fileops {
1159 int (*parse_efuse) (struct rtl8xxxu_priv *priv);
1160 int (*load_firmware) (struct rtl8xxxu_priv *priv);
1161 int (*power_on) (struct rtl8xxxu_priv *priv);
Jes Sorensen74b99be2016-02-29 17:04:04 -05001162 int (*llt_init) (struct rtl8xxxu_priv *priv, u8 last_tx_page);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05001163 void (*phy_init_antenna_selection) (struct rtl8xxxu_priv *priv);
Jes Sorensene1547c52016-02-29 17:04:35 -05001164 void (*phy_iq_calibrate) (struct rtl8xxxu_priv *priv);
Jes Sorensenc3f95062016-02-29 17:04:40 -05001165 void (*config_channel) (struct ieee80211_hw *hw);
Jes Sorensenf37e9222016-02-29 17:04:41 -05001166 void (*init_bt) (struct rtl8xxxu_priv *priv);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05001167 int (*parse_rx_desc) (struct rtl8xxxu_priv *priv, struct sk_buff *skb,
1168 struct ieee80211_rx_status *rx_status);
Jes Sorensen3e88ca42016-02-29 17:05:08 -05001169 void (*init_aggregation) (struct rtl8xxxu_priv *priv);
Jes Sorensen9c79bf92016-02-29 17:05:10 -05001170 void (*init_statistics) (struct rtl8xxxu_priv *priv);
Jes Sorensendb08de92016-02-29 17:05:17 -05001171 void (*enable_rf) (struct rtl8xxxu_priv *priv);
Jes Sorensene796dab2016-02-29 17:05:19 -05001172 void (*set_tx_power) (struct rtl8xxxu_priv *priv, int channel,
1173 bool ht40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001174 int writeN_block_size;
Jes Sorensened35d092016-02-29 17:04:19 -05001175 u16 mbox_ext_reg;
1176 char mbox_ext_width;
Jes Sorensen0d698de2016-02-29 17:04:36 -05001177 char has_s0s1;
Jes Sorensen8634af52016-02-29 17:04:33 -05001178 u32 adda_1t_init;
1179 u32 adda_1t_path_on;
1180 u32 adda_2t_path_on_a;
1181 u32 adda_2t_path_on_b;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001182};