blob: 0f5f16fb8c66e569b8f3c8df596d6e95ef372713 [file] [log] [blame]
Eric Miao49cbe782009-01-20 14:15:18 +08001/*
2 * linux/arch/arm/mach-mmp/pxa168.c
3 *
4 * Code specific to PXA168
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Eric Miao49cbe782009-01-20 14:15:18 +080010#include <linux/module.h>
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/list.h>
Eric Miaoe2bb6652009-01-20 14:38:24 +080014#include <linux/io.h>
Eric Miao49cbe782009-01-20 14:15:18 +080015#include <linux/clk.h>
Arnd Bergmann990f2f22014-04-15 15:20:50 +020016#include <linux/clk/mmp.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080017#include <linux/platform_device.h>
Neil Zhang161105b2012-05-03 14:19:15 +080018#include <linux/platform_data/mv_usb.h>
Arnd Bergmannb501fd72014-04-15 20:38:32 +020019#include <linux/dma-mapping.h>
Eric Miao49cbe782009-01-20 14:15:18 +080020
21#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010022#include <asm/system_misc.h>
Eric Miao49cbe782009-01-20 14:15:18 +080023
Arnd Bergmannb501fd72014-04-15 20:38:32 +020024#include "addr-map.h"
Eric Miao49cbe782009-01-20 14:15:18 +080025#include "clock.h"
Arnd Bergmannb501fd72014-04-15 20:38:32 +020026#include "common.h"
27#include "cputype.h"
28#include "devices.h"
29#include "irqs.h"
30#include "mfp.h"
31#include "pxa168.h"
32#include "regs-apbc.h"
33#include "regs-apmu.h"
34#include "regs-usb.h"
Eric Miao49cbe782009-01-20 14:15:18 +080035
Eric Miaoa7a89d92009-01-20 17:20:56 +080036#define MFPR_VIRT_BASE (APB_VIRT_BASE + 0x1e000)
37
38static struct mfp_addr_map pxa168_mfp_addr_map[] __initdata =
39{
40 MFP_ADDR_X(GPIO0, GPIO36, 0x04c),
41 MFP_ADDR_X(GPIO37, GPIO55, 0x000),
42 MFP_ADDR_X(GPIO56, GPIO123, 0x0e0),
43 MFP_ADDR_X(GPIO124, GPIO127, 0x0f4),
44
45 MFP_ADDR_END,
46};
47
Eric Miao49cbe782009-01-20 14:15:18 +080048void __init pxa168_init_irq(void)
49{
50 icu_init_irq();
Eric Miao49cbe782009-01-20 14:15:18 +080051}
52
Eric Miao49cbe782009-01-20 14:15:18 +080053static int __init pxa168_init(void)
54{
55 if (cpu_is_pxa168()) {
Eric Miaoa7a89d92009-01-20 17:20:56 +080056 mfp_init_base(MFPR_VIRT_BASE);
57 mfp_init_addr(pxa168_mfp_addr_map);
Arnd Bergmann990f2f22014-04-15 15:20:50 +020058 pxa168_clk_init(APB_PHYS_BASE + 0x50000,
59 AXI_PHYS_BASE + 0x82800,
60 APB_PHYS_BASE + 0x15000);
Eric Miao49cbe782009-01-20 14:15:18 +080061 }
62
63 return 0;
64}
65postcore_initcall(pxa168_init);
66
67/* system timer - clock enabled, 3.25MHz */
68#define TIMER_CLK_RST (APBC_APBCLK | APBC_FNCLK | APBC_FNCLKSEL(3))
Chao Xie50d0e242012-08-27 10:54:00 +080069#define APBC_TIMERS APBC_REG(0x34)
Eric Miao49cbe782009-01-20 14:15:18 +080070
Stephen Warren6bb27d72012-11-08 12:40:59 -070071void __init pxa168_timer_init(void)
Eric Miao49cbe782009-01-20 14:15:18 +080072{
73 /* this is early, we have to initialize the CCU registers by
74 * ourselves instead of using clk_* API. Clock rate is defined
75 * by APBC_TIMERS_CLK_RST (3.25MHz) and enabled free-running
76 */
Chao Xie50d0e242012-08-27 10:54:00 +080077 __raw_writel(APBC_APBCLK | APBC_RST, APBC_TIMERS);
Eric Miao49cbe782009-01-20 14:15:18 +080078
79 /* 3.25MHz, bus/functional clock enabled, release reset */
Chao Xie50d0e242012-08-27 10:54:00 +080080 __raw_writel(TIMER_CLK_RST, APBC_TIMERS);
Eric Miao49cbe782009-01-20 14:15:18 +080081
82 timer_init(IRQ_PXA168_TIMER1);
83}
84
Mark F. Brownab5739a2010-09-03 18:28:10 -040085void pxa168_clear_keypad_wakeup(void)
86{
87 uint32_t val;
88 uint32_t mask = APMU_PXA168_KP_WAKE_CLR;
89
90 /* wake event clear is needed in order to clear keypad interrupt */
91 val = __raw_readl(APMU_WAKE_CLR);
92 __raw_writel(val | mask, APMU_WAKE_CLR);
93}
94
Eric Miao49cbe782009-01-20 14:15:18 +080095/* on-chip devices */
96PXA168_DEVICE(uart1, "pxa2xx-uart", 0, UART1, 0xd4017000, 0x30, 21, 22);
97PXA168_DEVICE(uart2, "pxa2xx-uart", 1, UART2, 0xd4018000, 0x30, 23, 24);
Tanmay Upadhyay26407f82011-05-02 11:29:58 +053098PXA168_DEVICE(uart3, "pxa2xx-uart", 2, UART3, 0xd4026000, 0x30, 23, 24);
Eric Miao1a779202009-04-13 15:34:54 +080099PXA168_DEVICE(twsi0, "pxa2xx-i2c", 0, TWSI0, 0xd4011000, 0x28);
100PXA168_DEVICE(twsi1, "pxa2xx-i2c", 1, TWSI1, 0xd4025000, 0x28);
Eric Miaoa27ba762009-04-13 18:29:52 +0800101PXA168_DEVICE(pwm1, "pxa168-pwm", 0, NONE, 0xd401a000, 0x10);
102PXA168_DEVICE(pwm2, "pxa168-pwm", 1, NONE, 0xd401a400, 0x10);
103PXA168_DEVICE(pwm3, "pxa168-pwm", 2, NONE, 0xd401a800, 0x10);
104PXA168_DEVICE(pwm4, "pxa168-pwm", 3, NONE, 0xd401ac00, 0x10);
Haojian Zhuanga0f266c2009-10-13 15:24:55 +0800105PXA168_DEVICE(nand, "pxa3xx-nand", -1, NAND, 0xd4283000, 0x80, 97, 99);
Haojian Zhuang7e499222010-03-19 11:53:17 -0400106PXA168_DEVICE(ssp1, "pxa168-ssp", 0, SSP1, 0xd401b000, 0x40, 52, 53);
107PXA168_DEVICE(ssp2, "pxa168-ssp", 1, SSP2, 0xd401c000, 0x40, 54, 55);
108PXA168_DEVICE(ssp3, "pxa168-ssp", 2, SSP3, 0xd401f000, 0x40, 56, 57);
109PXA168_DEVICE(ssp4, "pxa168-ssp", 3, SSP4, 0xd4020000, 0x40, 58, 59);
110PXA168_DEVICE(ssp5, "pxa168-ssp", 4, SSP5, 0xd4021000, 0x40, 60, 61);
Mark F. Brown58cf68b2010-08-25 23:51:54 -0400111PXA168_DEVICE(fb, "pxa168-fb", -1, LCD, 0xd420b000, 0x1c8);
Mark F. Brown6d109462010-09-03 18:28:07 -0400112PXA168_DEVICE(keypad, "pxa27x-keypad", -1, KEYPAD, 0xd4012000, 0x4c);
Tanmay Upadhyay80def0d2011-05-02 11:29:59 +0530113PXA168_DEVICE(eth, "pxa168-eth", -1, MFU, 0xc0800000, 0x0fff);
Tanmay Upadhyay3abd7f62011-07-20 10:00:58 +0530114
Haojian Zhuang157d2642011-10-17 20:37:52 +0800115struct resource pxa168_resource_gpio[] = {
116 {
117 .start = 0xd4019000,
118 .end = 0xd4019fff,
119 .flags = IORESOURCE_MEM,
120 }, {
121 .start = IRQ_PXA168_GPIOX,
122 .end = IRQ_PXA168_GPIOX,
Haojian Zhuang93413c32012-02-27 10:37:02 +0800123 .name = "gpio_mux",
Haojian Zhuang157d2642011-10-17 20:37:52 +0800124 .flags = IORESOURCE_IRQ,
125 },
126};
127
128struct platform_device pxa168_device_gpio = {
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800129 .name = "mmp-gpio",
Haojian Zhuang157d2642011-10-17 20:37:52 +0800130 .id = -1,
131 .num_resources = ARRAY_SIZE(pxa168_resource_gpio),
132 .resource = pxa168_resource_gpio,
133};
134
Tanmay Upadhyay3abd7f62011-07-20 10:00:58 +0530135struct resource pxa168_usb_host_resources[] = {
136 /* USB Host conroller register base */
137 [0] = {
Neil Zhang161105b2012-05-03 14:19:15 +0800138 .start = PXA168_U2H_REGBASE + U2x_CAPREGS_OFFSET,
139 .end = PXA168_U2H_REGBASE + USB_REG_RANGE,
Tanmay Upadhyay3abd7f62011-07-20 10:00:58 +0530140 .flags = IORESOURCE_MEM,
Neil Zhang161105b2012-05-03 14:19:15 +0800141 .name = "capregs",
Tanmay Upadhyay3abd7f62011-07-20 10:00:58 +0530142 },
143 /* USB PHY register base */
144 [1] = {
Neil Zhang161105b2012-05-03 14:19:15 +0800145 .start = PXA168_U2H_PHYBASE,
146 .end = PXA168_U2H_PHYBASE + USB_PHY_RANGE,
Tanmay Upadhyay3abd7f62011-07-20 10:00:58 +0530147 .flags = IORESOURCE_MEM,
Neil Zhang161105b2012-05-03 14:19:15 +0800148 .name = "phyregs",
Tanmay Upadhyay3abd7f62011-07-20 10:00:58 +0530149 },
150 [2] = {
151 .start = IRQ_PXA168_USB2,
152 .end = IRQ_PXA168_USB2,
153 .flags = IORESOURCE_IRQ,
154 },
155};
156
157static u64 pxa168_usb_host_dmamask = DMA_BIT_MASK(32);
158struct platform_device pxa168_device_usb_host = {
Neil Zhang161105b2012-05-03 14:19:15 +0800159 .name = "pxa-sph",
Tanmay Upadhyay3abd7f62011-07-20 10:00:58 +0530160 .id = -1,
161 .dev = {
162 .dma_mask = &pxa168_usb_host_dmamask,
163 .coherent_dma_mask = DMA_BIT_MASK(32),
164 },
165
166 .num_resources = ARRAY_SIZE(pxa168_usb_host_resources),
167 .resource = pxa168_usb_host_resources,
168};
169
Neil Zhang161105b2012-05-03 14:19:15 +0800170int __init pxa168_add_usb_host(struct mv_usb_platform_data *pdata)
Tanmay Upadhyay3abd7f62011-07-20 10:00:58 +0530171{
172 pxa168_device_usb_host.dev.platform_data = pdata;
173 return platform_device_register(&pxa168_device_usb_host);
174}
Russell King9854a382011-11-05 15:40:09 +0000175
Robin Holt7b6d8642013-07-08 16:01:40 -0700176void pxa168_restart(enum reboot_mode mode, const char *cmd)
Russell King9854a382011-11-05 15:40:09 +0000177{
178 soft_restart(0xffff0000);
179}