Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 1 | /* |
Grant Likely | c103de2 | 2011-06-04 18:38:28 -0600 | [diff] [blame] | 2 | * Copyright (C) 2008, 2009 Provigent Ltd. |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 as |
| 6 | * published by the Free Software Foundation. |
| 7 | * |
| 8 | * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061) |
| 9 | * |
| 10 | * Data sheet: ARM DDI 0190B, September 2000 |
| 11 | */ |
| 12 | #include <linux/spinlock.h> |
| 13 | #include <linux/errno.h> |
| 14 | #include <linux/module.h> |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 15 | #include <linux/io.h> |
| 16 | #include <linux/ioport.h> |
| 17 | #include <linux/irq.h> |
Catalin Marinas | de88cbb | 2013-01-18 15:31:37 +0000 | [diff] [blame] | 18 | #include <linux/irqchip/chained_irq.h> |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 19 | #include <linux/bitops.h> |
| 20 | #include <linux/workqueue.h> |
| 21 | #include <linux/gpio.h> |
| 22 | #include <linux/device.h> |
| 23 | #include <linux/amba/bus.h> |
| 24 | #include <linux/amba/pl061.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 25 | #include <linux/slab.h> |
Haojian Zhuang | 39b70ee | 2013-02-17 19:42:51 +0800 | [diff] [blame] | 26 | #include <linux/pinctrl/consumer.h> |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 27 | #include <linux/pm.h> |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 28 | |
| 29 | #define GPIODIR 0x400 |
| 30 | #define GPIOIS 0x404 |
| 31 | #define GPIOIBE 0x408 |
| 32 | #define GPIOIEV 0x40C |
| 33 | #define GPIOIE 0x410 |
| 34 | #define GPIORIS 0x414 |
| 35 | #define GPIOMIS 0x418 |
| 36 | #define GPIOIC 0x41C |
| 37 | |
| 38 | #define PL061_GPIO_NR 8 |
| 39 | |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 40 | #ifdef CONFIG_PM |
| 41 | struct pl061_context_save_regs { |
| 42 | u8 gpio_data; |
| 43 | u8 gpio_dir; |
| 44 | u8 gpio_is; |
| 45 | u8 gpio_ibe; |
| 46 | u8 gpio_iev; |
| 47 | u8 gpio_ie; |
| 48 | }; |
| 49 | #endif |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 50 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 51 | struct pl061_gpio { |
Baruch Siach | 835c192 | 2012-11-22 11:46:14 +0200 | [diff] [blame] | 52 | spinlock_t lock; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 53 | |
| 54 | void __iomem *base; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 55 | struct gpio_chip gc; |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 56 | |
| 57 | #ifdef CONFIG_PM |
| 58 | struct pl061_context_save_regs csave_regs; |
| 59 | #endif |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 60 | }; |
| 61 | |
Haojian Zhuang | 39b70ee | 2013-02-17 19:42:51 +0800 | [diff] [blame] | 62 | static int pl061_gpio_request(struct gpio_chip *chip, unsigned offset) |
| 63 | { |
| 64 | /* |
| 65 | * Map back to global GPIO space and request muxing, the direction |
| 66 | * parameter does not matter for this controller. |
| 67 | */ |
| 68 | int gpio = chip->base + offset; |
| 69 | |
| 70 | return pinctrl_request_gpio(gpio); |
| 71 | } |
| 72 | |
Axel Lin | 22ce446 | 2013-03-15 20:52:07 +0800 | [diff] [blame] | 73 | static void pl061_gpio_free(struct gpio_chip *chip, unsigned offset) |
| 74 | { |
| 75 | int gpio = chip->base + offset; |
| 76 | |
| 77 | pinctrl_free_gpio(gpio); |
| 78 | } |
| 79 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 80 | static int pl061_direction_input(struct gpio_chip *gc, unsigned offset) |
| 81 | { |
| 82 | struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc); |
| 83 | unsigned long flags; |
| 84 | unsigned char gpiodir; |
| 85 | |
| 86 | if (offset >= gc->ngpio) |
| 87 | return -EINVAL; |
| 88 | |
| 89 | spin_lock_irqsave(&chip->lock, flags); |
| 90 | gpiodir = readb(chip->base + GPIODIR); |
| 91 | gpiodir &= ~(1 << offset); |
| 92 | writeb(gpiodir, chip->base + GPIODIR); |
| 93 | spin_unlock_irqrestore(&chip->lock, flags); |
| 94 | |
| 95 | return 0; |
| 96 | } |
| 97 | |
| 98 | static int pl061_direction_output(struct gpio_chip *gc, unsigned offset, |
| 99 | int value) |
| 100 | { |
| 101 | struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc); |
| 102 | unsigned long flags; |
| 103 | unsigned char gpiodir; |
| 104 | |
| 105 | if (offset >= gc->ngpio) |
| 106 | return -EINVAL; |
| 107 | |
| 108 | spin_lock_irqsave(&chip->lock, flags); |
| 109 | writeb(!!value << offset, chip->base + (1 << (offset + 2))); |
| 110 | gpiodir = readb(chip->base + GPIODIR); |
| 111 | gpiodir |= 1 << offset; |
| 112 | writeb(gpiodir, chip->base + GPIODIR); |
viresh kumar | 64b997c5 | 2010-04-21 09:42:05 +0100 | [diff] [blame] | 113 | |
| 114 | /* |
| 115 | * gpio value is set again, because pl061 doesn't allow to set value of |
| 116 | * a gpio pin before configuring it in OUT mode. |
| 117 | */ |
| 118 | writeb(!!value << offset, chip->base + (1 << (offset + 2))); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 119 | spin_unlock_irqrestore(&chip->lock, flags); |
| 120 | |
| 121 | return 0; |
| 122 | } |
| 123 | |
| 124 | static int pl061_get_value(struct gpio_chip *gc, unsigned offset) |
| 125 | { |
| 126 | struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc); |
| 127 | |
| 128 | return !!readb(chip->base + (1 << (offset + 2))); |
| 129 | } |
| 130 | |
| 131 | static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value) |
| 132 | { |
| 133 | struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc); |
| 134 | |
| 135 | writeb(!!value << offset, chip->base + (1 << (offset + 2))); |
| 136 | } |
| 137 | |
Lennert Buytenhek | b222186 | 2011-01-12 17:00:16 -0800 | [diff] [blame] | 138 | static int pl061_irq_type(struct irq_data *d, unsigned trigger) |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 139 | { |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 140 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
| 141 | struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc); |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 142 | int offset = irqd_to_hwirq(d); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 143 | unsigned long flags; |
| 144 | u8 gpiois, gpioibe, gpioiev; |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 145 | u8 bit = BIT(offset); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 146 | |
Axel Lin | c1cc9b9 | 2010-05-26 14:42:19 -0700 | [diff] [blame] | 147 | if (offset < 0 || offset >= PL061_GPIO_NR) |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 148 | return -EINVAL; |
| 149 | |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 150 | spin_lock_irqsave(&chip->lock, flags); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 151 | |
| 152 | gpioiev = readb(chip->base + GPIOIEV); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 153 | gpiois = readb(chip->base + GPIOIS); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 154 | gpioibe = readb(chip->base + GPIOIBE); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 155 | |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 156 | if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) { |
| 157 | gpiois |= bit; |
| 158 | if (trigger & IRQ_TYPE_LEVEL_HIGH) |
| 159 | gpioiev |= bit; |
| 160 | else |
| 161 | gpioiev &= ~bit; |
| 162 | } else |
| 163 | gpiois &= ~bit; |
| 164 | |
| 165 | if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) |
| 166 | /* Setting this makes GPIOEV be ignored */ |
| 167 | gpioibe |= bit; |
| 168 | else { |
| 169 | gpioibe &= ~bit; |
| 170 | if (trigger & IRQ_TYPE_EDGE_RISING) |
| 171 | gpioiev |= bit; |
| 172 | else if (trigger & IRQ_TYPE_EDGE_FALLING) |
| 173 | gpioiev &= ~bit; |
| 174 | } |
| 175 | |
| 176 | writeb(gpiois, chip->base + GPIOIS); |
| 177 | writeb(gpioibe, chip->base + GPIOIBE); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 178 | writeb(gpioiev, chip->base + GPIOIEV); |
| 179 | |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 180 | spin_unlock_irqrestore(&chip->lock, flags); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 181 | |
| 182 | return 0; |
| 183 | } |
| 184 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 185 | static void pl061_irq_handler(unsigned irq, struct irq_desc *desc) |
| 186 | { |
Rob Herring | 2de0dbc | 2012-01-04 10:36:07 -0600 | [diff] [blame] | 187 | unsigned long pending; |
| 188 | int offset; |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 189 | struct gpio_chip *gc = irq_desc_get_handler_data(desc); |
| 190 | struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc); |
Rob Herring | dece904 | 2011-12-09 14:12:53 -0600 | [diff] [blame] | 191 | struct irq_chip *irqchip = irq_desc_get_chip(desc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 192 | |
Rob Herring | dece904 | 2011-12-09 14:12:53 -0600 | [diff] [blame] | 193 | chained_irq_enter(irqchip, desc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 194 | |
Rob Herring | 2de0dbc | 2012-01-04 10:36:07 -0600 | [diff] [blame] | 195 | pending = readb(chip->base + GPIOMIS); |
| 196 | writeb(pending, chip->base + GPIOIC); |
| 197 | if (pending) { |
Akinobu Mita | 984b3f5 | 2010-03-05 13:41:37 -0800 | [diff] [blame] | 198 | for_each_set_bit(offset, &pending, PL061_GPIO_NR) |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 199 | generic_handle_irq(irq_find_mapping(gc->irqdomain, |
| 200 | offset)); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 201 | } |
Rob Herring | 2de0dbc | 2012-01-04 10:36:07 -0600 | [diff] [blame] | 202 | |
Rob Herring | dece904 | 2011-12-09 14:12:53 -0600 | [diff] [blame] | 203 | chained_irq_exit(irqchip, desc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 204 | } |
| 205 | |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 206 | static void pl061_irq_mask(struct irq_data *d) |
Rob Herring | 3ab5247 | 2011-10-21 08:05:53 -0500 | [diff] [blame] | 207 | { |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 208 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
| 209 | struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc); |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 210 | u8 mask = 1 << (irqd_to_hwirq(d) % PL061_GPIO_NR); |
| 211 | u8 gpioie; |
Rob Herring | 3ab5247 | 2011-10-21 08:05:53 -0500 | [diff] [blame] | 212 | |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 213 | spin_lock(&chip->lock); |
| 214 | gpioie = readb(chip->base + GPIOIE) & ~mask; |
| 215 | writeb(gpioie, chip->base + GPIOIE); |
| 216 | spin_unlock(&chip->lock); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 217 | } |
| 218 | |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 219 | static void pl061_irq_unmask(struct irq_data *d) |
| 220 | { |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 221 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
| 222 | struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc); |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 223 | u8 mask = 1 << (irqd_to_hwirq(d) % PL061_GPIO_NR); |
| 224 | u8 gpioie; |
| 225 | |
| 226 | spin_lock(&chip->lock); |
| 227 | gpioie = readb(chip->base + GPIOIE) | mask; |
| 228 | writeb(gpioie, chip->base + GPIOIE); |
| 229 | spin_unlock(&chip->lock); |
| 230 | } |
| 231 | |
| 232 | static struct irq_chip pl061_irqchip = { |
Linus Walleij | 9ae7e9e | 2013-11-26 14:19:44 +0100 | [diff] [blame] | 233 | .name = "pl061", |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 234 | .irq_mask = pl061_irq_mask, |
| 235 | .irq_unmask = pl061_irq_unmask, |
| 236 | .irq_set_type = pl061_irq_type, |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 237 | }; |
| 238 | |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 239 | static int pl061_probe(struct amba_device *adev, const struct amba_id *id) |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 240 | { |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 241 | struct device *dev = &adev->dev; |
Jingoo Han | e56aee1 | 2013-07-30 17:08:05 +0900 | [diff] [blame] | 242 | struct pl061_platform_data *pdata = dev_get_platdata(dev); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 243 | struct pl061_gpio *chip; |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 244 | int ret, irq, i, irq_base; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 245 | |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 246 | chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 247 | if (chip == NULL) |
| 248 | return -ENOMEM; |
| 249 | |
Rob Herring | 76c05c8 | 2011-08-10 16:31:46 -0500 | [diff] [blame] | 250 | if (pdata) { |
| 251 | chip->gc.base = pdata->gpio_base; |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 252 | irq_base = pdata->irq_base; |
Linus Walleij | 7808755 | 2013-11-22 10:11:49 +0100 | [diff] [blame] | 253 | if (irq_base <= 0) { |
| 254 | dev_err(&adev->dev, "invalid IRQ base in pdata\n"); |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 255 | return -ENODEV; |
Linus Walleij | 7808755 | 2013-11-22 10:11:49 +0100 | [diff] [blame] | 256 | } |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 257 | } else { |
Rob Herring | 76c05c8 | 2011-08-10 16:31:46 -0500 | [diff] [blame] | 258 | chip->gc.base = -1; |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 259 | irq_base = 0; |
| 260 | } |
Rob Herring | 76c05c8 | 2011-08-10 16:31:46 -0500 | [diff] [blame] | 261 | |
Jingoo Han | 09bafc3 | 2014-02-12 11:53:58 +0900 | [diff] [blame] | 262 | chip->base = devm_ioremap_resource(dev, &adev->res); |
| 263 | if (IS_ERR(chip->base)) |
| 264 | return PTR_ERR(chip->base); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 265 | |
| 266 | spin_lock_init(&chip->lock); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 267 | |
Haojian Zhuang | 39b70ee | 2013-02-17 19:42:51 +0800 | [diff] [blame] | 268 | chip->gc.request = pl061_gpio_request; |
Axel Lin | 22ce446 | 2013-03-15 20:52:07 +0800 | [diff] [blame] | 269 | chip->gc.free = pl061_gpio_free; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 270 | chip->gc.direction_input = pl061_direction_input; |
| 271 | chip->gc.direction_output = pl061_direction_output; |
| 272 | chip->gc.get = pl061_get_value; |
| 273 | chip->gc.set = pl061_set_value; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 274 | chip->gc.ngpio = PL061_GPIO_NR; |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 275 | chip->gc.label = dev_name(dev); |
| 276 | chip->gc.dev = dev; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 277 | chip->gc.owner = THIS_MODULE; |
| 278 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 279 | ret = gpiochip_add(&chip->gc); |
| 280 | if (ret) |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 281 | return ret; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 282 | |
| 283 | /* |
| 284 | * irq_chip support |
| 285 | */ |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 286 | writeb(0, chip->base + GPIOIE); /* disable irqs */ |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 287 | irq = adev->irq[0]; |
Linus Walleij | 7808755 | 2013-11-22 10:11:49 +0100 | [diff] [blame] | 288 | if (irq < 0) { |
| 289 | dev_err(&adev->dev, "invalid IRQ\n"); |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 290 | return -ENODEV; |
Linus Walleij | 7808755 | 2013-11-22 10:11:49 +0100 | [diff] [blame] | 291 | } |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 292 | |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 293 | ret = gpiochip_irqchip_add(&chip->gc, &pl061_irqchip, |
| 294 | irq_base, handle_simple_irq, |
| 295 | IRQ_TYPE_NONE); |
| 296 | if (ret) { |
| 297 | dev_info(&adev->dev, "could not add irqchip\n"); |
| 298 | return ret; |
Linus Walleij | 7808755 | 2013-11-22 10:11:49 +0100 | [diff] [blame] | 299 | } |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 300 | gpiochip_set_chained_irqchip(&chip->gc, &pl061_irqchip, |
| 301 | irq, pl061_irq_handler); |
Linus Walleij | 2ba3154 | 2013-11-27 08:47:02 +0100 | [diff] [blame] | 302 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 303 | for (i = 0; i < PL061_GPIO_NR; i++) { |
Rob Herring | 76c05c8 | 2011-08-10 16:31:46 -0500 | [diff] [blame] | 304 | if (pdata) { |
| 305 | if (pdata->directions & (1 << i)) |
| 306 | pl061_direction_output(&chip->gc, i, |
| 307 | pdata->values & (1 << i)); |
| 308 | else |
| 309 | pl061_direction_input(&chip->gc, i); |
| 310 | } |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 311 | } |
| 312 | |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 313 | amba_set_drvdata(adev, chip); |
Fabio Estevam | 76b3627 | 2014-02-26 08:12:37 -0300 | [diff] [blame] | 314 | dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n", |
| 315 | &adev->res.start); |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 316 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 317 | return 0; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 318 | } |
| 319 | |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 320 | #ifdef CONFIG_PM |
| 321 | static int pl061_suspend(struct device *dev) |
| 322 | { |
| 323 | struct pl061_gpio *chip = dev_get_drvdata(dev); |
| 324 | int offset; |
| 325 | |
| 326 | chip->csave_regs.gpio_data = 0; |
| 327 | chip->csave_regs.gpio_dir = readb(chip->base + GPIODIR); |
| 328 | chip->csave_regs.gpio_is = readb(chip->base + GPIOIS); |
| 329 | chip->csave_regs.gpio_ibe = readb(chip->base + GPIOIBE); |
| 330 | chip->csave_regs.gpio_iev = readb(chip->base + GPIOIEV); |
| 331 | chip->csave_regs.gpio_ie = readb(chip->base + GPIOIE); |
| 332 | |
| 333 | for (offset = 0; offset < PL061_GPIO_NR; offset++) { |
| 334 | if (chip->csave_regs.gpio_dir & (1 << offset)) |
| 335 | chip->csave_regs.gpio_data |= |
| 336 | pl061_get_value(&chip->gc, offset) << offset; |
| 337 | } |
| 338 | |
| 339 | return 0; |
| 340 | } |
| 341 | |
| 342 | static int pl061_resume(struct device *dev) |
| 343 | { |
| 344 | struct pl061_gpio *chip = dev_get_drvdata(dev); |
| 345 | int offset; |
| 346 | |
| 347 | for (offset = 0; offset < PL061_GPIO_NR; offset++) { |
| 348 | if (chip->csave_regs.gpio_dir & (1 << offset)) |
| 349 | pl061_direction_output(&chip->gc, offset, |
| 350 | chip->csave_regs.gpio_data & |
| 351 | (1 << offset)); |
| 352 | else |
| 353 | pl061_direction_input(&chip->gc, offset); |
| 354 | } |
| 355 | |
| 356 | writeb(chip->csave_regs.gpio_is, chip->base + GPIOIS); |
| 357 | writeb(chip->csave_regs.gpio_ibe, chip->base + GPIOIBE); |
| 358 | writeb(chip->csave_regs.gpio_iev, chip->base + GPIOIEV); |
| 359 | writeb(chip->csave_regs.gpio_ie, chip->base + GPIOIE); |
| 360 | |
| 361 | return 0; |
| 362 | } |
| 363 | |
Viresh Kumar | 6e33ace | 2012-01-11 15:25:20 +0530 | [diff] [blame] | 364 | static const struct dev_pm_ops pl061_dev_pm_ops = { |
| 365 | .suspend = pl061_suspend, |
| 366 | .resume = pl061_resume, |
| 367 | .freeze = pl061_suspend, |
| 368 | .restore = pl061_resume, |
| 369 | }; |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 370 | #endif |
| 371 | |
Russell King | 2c39c9e | 2010-07-27 08:50:16 +0100 | [diff] [blame] | 372 | static struct amba_id pl061_ids[] = { |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 373 | { |
| 374 | .id = 0x00041061, |
| 375 | .mask = 0x000fffff, |
| 376 | }, |
| 377 | { 0, 0 }, |
| 378 | }; |
| 379 | |
Dave Martin | 955b678 | 2011-10-05 15:15:21 +0100 | [diff] [blame] | 380 | MODULE_DEVICE_TABLE(amba, pl061_ids); |
| 381 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 382 | static struct amba_driver pl061_gpio_driver = { |
| 383 | .drv = { |
| 384 | .name = "pl061_gpio", |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 385 | #ifdef CONFIG_PM |
| 386 | .pm = &pl061_dev_pm_ops, |
| 387 | #endif |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 388 | }, |
| 389 | .id_table = pl061_ids, |
| 390 | .probe = pl061_probe, |
| 391 | }; |
| 392 | |
| 393 | static int __init pl061_gpio_init(void) |
| 394 | { |
| 395 | return amba_driver_register(&pl061_gpio_driver); |
| 396 | } |
Haojian Zhuang | 5985d76 | 2013-01-18 15:31:13 +0800 | [diff] [blame] | 397 | module_init(pl061_gpio_init); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 398 | |
| 399 | MODULE_AUTHOR("Baruch Siach <baruch@tkos.co.il>"); |
| 400 | MODULE_DESCRIPTION("PL061 GPIO driver"); |
| 401 | MODULE_LICENSE("GPL"); |