blob: b0f475243cef6851a41028ce411f806fe70ef3d3 [file] [log] [blame]
Baruch Siach1e9c2852009-06-18 16:48:58 -07001/*
Grant Likelyc103de22011-06-04 18:38:28 -06002 * Copyright (C) 2008, 2009 Provigent Ltd.
Baruch Siach1e9c2852009-06-18 16:48:58 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
9 *
10 * Data sheet: ARM DDI 0190B, September 2000
11 */
12#include <linux/spinlock.h>
13#include <linux/errno.h>
14#include <linux/module.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070015#include <linux/io.h>
16#include <linux/ioport.h>
17#include <linux/irq.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000018#include <linux/irqchip/chained_irq.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070019#include <linux/bitops.h>
20#include <linux/workqueue.h>
21#include <linux/gpio.h>
22#include <linux/device.h>
23#include <linux/amba/bus.h>
24#include <linux/amba/pl061.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080026#include <linux/pinctrl/consumer.h>
Deepak Sikrie198a8de2011-11-18 15:20:12 +053027#include <linux/pm.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070028
29#define GPIODIR 0x400
30#define GPIOIS 0x404
31#define GPIOIBE 0x408
32#define GPIOIEV 0x40C
33#define GPIOIE 0x410
34#define GPIORIS 0x414
35#define GPIOMIS 0x418
36#define GPIOIC 0x41C
37
38#define PL061_GPIO_NR 8
39
Deepak Sikrie198a8de2011-11-18 15:20:12 +053040#ifdef CONFIG_PM
41struct pl061_context_save_regs {
42 u8 gpio_data;
43 u8 gpio_dir;
44 u8 gpio_is;
45 u8 gpio_ibe;
46 u8 gpio_iev;
47 u8 gpio_ie;
48};
49#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070050
Baruch Siach1e9c2852009-06-18 16:48:58 -070051struct pl061_gpio {
Baruch Siach835c1922012-11-22 11:46:14 +020052 spinlock_t lock;
Baruch Siach1e9c2852009-06-18 16:48:58 -070053
54 void __iomem *base;
Baruch Siach1e9c2852009-06-18 16:48:58 -070055 struct gpio_chip gc;
Deepak Sikrie198a8de2011-11-18 15:20:12 +053056
57#ifdef CONFIG_PM
58 struct pl061_context_save_regs csave_regs;
59#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070060};
61
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080062static int pl061_gpio_request(struct gpio_chip *chip, unsigned offset)
63{
64 /*
65 * Map back to global GPIO space and request muxing, the direction
66 * parameter does not matter for this controller.
67 */
68 int gpio = chip->base + offset;
69
70 return pinctrl_request_gpio(gpio);
71}
72
Axel Lin22ce4462013-03-15 20:52:07 +080073static void pl061_gpio_free(struct gpio_chip *chip, unsigned offset)
74{
75 int gpio = chip->base + offset;
76
77 pinctrl_free_gpio(gpio);
78}
79
Baruch Siach1e9c2852009-06-18 16:48:58 -070080static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
81{
82 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
83 unsigned long flags;
84 unsigned char gpiodir;
85
86 if (offset >= gc->ngpio)
87 return -EINVAL;
88
89 spin_lock_irqsave(&chip->lock, flags);
90 gpiodir = readb(chip->base + GPIODIR);
91 gpiodir &= ~(1 << offset);
92 writeb(gpiodir, chip->base + GPIODIR);
93 spin_unlock_irqrestore(&chip->lock, flags);
94
95 return 0;
96}
97
98static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
99 int value)
100{
101 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
102 unsigned long flags;
103 unsigned char gpiodir;
104
105 if (offset >= gc->ngpio)
106 return -EINVAL;
107
108 spin_lock_irqsave(&chip->lock, flags);
109 writeb(!!value << offset, chip->base + (1 << (offset + 2)));
110 gpiodir = readb(chip->base + GPIODIR);
111 gpiodir |= 1 << offset;
112 writeb(gpiodir, chip->base + GPIODIR);
viresh kumar64b997c52010-04-21 09:42:05 +0100113
114 /*
115 * gpio value is set again, because pl061 doesn't allow to set value of
116 * a gpio pin before configuring it in OUT mode.
117 */
118 writeb(!!value << offset, chip->base + (1 << (offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700119 spin_unlock_irqrestore(&chip->lock, flags);
120
121 return 0;
122}
123
124static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
125{
126 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
127
128 return !!readb(chip->base + (1 << (offset + 2)));
129}
130
131static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
132{
133 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
134
135 writeb(!!value << offset, chip->base + (1 << (offset + 2)));
136}
137
Lennert Buytenhekb2221862011-01-12 17:00:16 -0800138static int pl061_irq_type(struct irq_data *d, unsigned trigger)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700139{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100140 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
141 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800142 int offset = irqd_to_hwirq(d);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700143 unsigned long flags;
144 u8 gpiois, gpioibe, gpioiev;
Linus Walleij438a2c92013-11-26 12:59:51 +0100145 u8 bit = BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700146
Axel Linc1cc9b92010-05-26 14:42:19 -0700147 if (offset < 0 || offset >= PL061_GPIO_NR)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700148 return -EINVAL;
149
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800150 spin_lock_irqsave(&chip->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700151
152 gpioiev = readb(chip->base + GPIOIEV);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700153 gpiois = readb(chip->base + GPIOIS);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700154 gpioibe = readb(chip->base + GPIOIBE);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700155
Linus Walleij438a2c92013-11-26 12:59:51 +0100156 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
157 gpiois |= bit;
158 if (trigger & IRQ_TYPE_LEVEL_HIGH)
159 gpioiev |= bit;
160 else
161 gpioiev &= ~bit;
162 } else
163 gpiois &= ~bit;
164
165 if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH)
166 /* Setting this makes GPIOEV be ignored */
167 gpioibe |= bit;
168 else {
169 gpioibe &= ~bit;
170 if (trigger & IRQ_TYPE_EDGE_RISING)
171 gpioiev |= bit;
172 else if (trigger & IRQ_TYPE_EDGE_FALLING)
173 gpioiev &= ~bit;
174 }
175
176 writeb(gpiois, chip->base + GPIOIS);
177 writeb(gpioibe, chip->base + GPIOIBE);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700178 writeb(gpioiev, chip->base + GPIOIEV);
179
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800180 spin_unlock_irqrestore(&chip->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700181
182 return 0;
183}
184
Baruch Siach1e9c2852009-06-18 16:48:58 -0700185static void pl061_irq_handler(unsigned irq, struct irq_desc *desc)
186{
Rob Herring2de0dbc2012-01-04 10:36:07 -0600187 unsigned long pending;
188 int offset;
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100189 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
190 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
Rob Herringdece9042011-12-09 14:12:53 -0600191 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700192
Rob Herringdece9042011-12-09 14:12:53 -0600193 chained_irq_enter(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700194
Rob Herring2de0dbc2012-01-04 10:36:07 -0600195 pending = readb(chip->base + GPIOMIS);
196 writeb(pending, chip->base + GPIOIC);
197 if (pending) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800198 for_each_set_bit(offset, &pending, PL061_GPIO_NR)
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100199 generic_handle_irq(irq_find_mapping(gc->irqdomain,
200 offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700201 }
Rob Herring2de0dbc2012-01-04 10:36:07 -0600202
Rob Herringdece9042011-12-09 14:12:53 -0600203 chained_irq_exit(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700204}
205
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800206static void pl061_irq_mask(struct irq_data *d)
Rob Herring3ab52472011-10-21 08:05:53 -0500207{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100208 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
209 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800210 u8 mask = 1 << (irqd_to_hwirq(d) % PL061_GPIO_NR);
211 u8 gpioie;
Rob Herring3ab52472011-10-21 08:05:53 -0500212
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800213 spin_lock(&chip->lock);
214 gpioie = readb(chip->base + GPIOIE) & ~mask;
215 writeb(gpioie, chip->base + GPIOIE);
216 spin_unlock(&chip->lock);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700217}
218
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800219static void pl061_irq_unmask(struct irq_data *d)
220{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100221 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
222 struct pl061_gpio *chip = container_of(gc, struct pl061_gpio, gc);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800223 u8 mask = 1 << (irqd_to_hwirq(d) % PL061_GPIO_NR);
224 u8 gpioie;
225
226 spin_lock(&chip->lock);
227 gpioie = readb(chip->base + GPIOIE) | mask;
228 writeb(gpioie, chip->base + GPIOIE);
229 spin_unlock(&chip->lock);
230}
231
232static struct irq_chip pl061_irqchip = {
Linus Walleij9ae7e9e2013-11-26 14:19:44 +0100233 .name = "pl061",
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800234 .irq_mask = pl061_irq_mask,
235 .irq_unmask = pl061_irq_unmask,
236 .irq_set_type = pl061_irq_type,
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800237};
238
Tobias Klauser8944df72012-10-05 11:45:28 +0200239static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700240{
Tobias Klauser8944df72012-10-05 11:45:28 +0200241 struct device *dev = &adev->dev;
Jingoo Hane56aee12013-07-30 17:08:05 +0900242 struct pl061_platform_data *pdata = dev_get_platdata(dev);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700243 struct pl061_gpio *chip;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800244 int ret, irq, i, irq_base;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700245
Tobias Klauser8944df72012-10-05 11:45:28 +0200246 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700247 if (chip == NULL)
248 return -ENOMEM;
249
Rob Herring76c05c82011-08-10 16:31:46 -0500250 if (pdata) {
251 chip->gc.base = pdata->gpio_base;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800252 irq_base = pdata->irq_base;
Linus Walleij78087552013-11-22 10:11:49 +0100253 if (irq_base <= 0) {
254 dev_err(&adev->dev, "invalid IRQ base in pdata\n");
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800255 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100256 }
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800257 } else {
Rob Herring76c05c82011-08-10 16:31:46 -0500258 chip->gc.base = -1;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800259 irq_base = 0;
260 }
Rob Herring76c05c82011-08-10 16:31:46 -0500261
Jingoo Han09bafc32014-02-12 11:53:58 +0900262 chip->base = devm_ioremap_resource(dev, &adev->res);
263 if (IS_ERR(chip->base))
264 return PTR_ERR(chip->base);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700265
266 spin_lock_init(&chip->lock);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700267
Haojian Zhuang39b70ee2013-02-17 19:42:51 +0800268 chip->gc.request = pl061_gpio_request;
Axel Lin22ce4462013-03-15 20:52:07 +0800269 chip->gc.free = pl061_gpio_free;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700270 chip->gc.direction_input = pl061_direction_input;
271 chip->gc.direction_output = pl061_direction_output;
272 chip->gc.get = pl061_get_value;
273 chip->gc.set = pl061_set_value;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700274 chip->gc.ngpio = PL061_GPIO_NR;
Tobias Klauser8944df72012-10-05 11:45:28 +0200275 chip->gc.label = dev_name(dev);
276 chip->gc.dev = dev;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700277 chip->gc.owner = THIS_MODULE;
278
Baruch Siach1e9c2852009-06-18 16:48:58 -0700279 ret = gpiochip_add(&chip->gc);
280 if (ret)
Tobias Klauser8944df72012-10-05 11:45:28 +0200281 return ret;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700282
283 /*
284 * irq_chip support
285 */
Baruch Siach1e9c2852009-06-18 16:48:58 -0700286 writeb(0, chip->base + GPIOIE); /* disable irqs */
Tobias Klauser8944df72012-10-05 11:45:28 +0200287 irq = adev->irq[0];
Linus Walleij78087552013-11-22 10:11:49 +0100288 if (irq < 0) {
289 dev_err(&adev->dev, "invalid IRQ\n");
Tobias Klauser8944df72012-10-05 11:45:28 +0200290 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100291 }
Tobias Klauser8944df72012-10-05 11:45:28 +0200292
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100293 ret = gpiochip_irqchip_add(&chip->gc, &pl061_irqchip,
294 irq_base, handle_simple_irq,
295 IRQ_TYPE_NONE);
296 if (ret) {
297 dev_info(&adev->dev, "could not add irqchip\n");
298 return ret;
Linus Walleij78087552013-11-22 10:11:49 +0100299 }
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100300 gpiochip_set_chained_irqchip(&chip->gc, &pl061_irqchip,
301 irq, pl061_irq_handler);
Linus Walleij2ba31542013-11-27 08:47:02 +0100302
Baruch Siach1e9c2852009-06-18 16:48:58 -0700303 for (i = 0; i < PL061_GPIO_NR; i++) {
Rob Herring76c05c82011-08-10 16:31:46 -0500304 if (pdata) {
305 if (pdata->directions & (1 << i))
306 pl061_direction_output(&chip->gc, i,
307 pdata->values & (1 << i));
308 else
309 pl061_direction_input(&chip->gc, i);
310 }
Baruch Siach1e9c2852009-06-18 16:48:58 -0700311 }
312
Tobias Klauser8944df72012-10-05 11:45:28 +0200313 amba_set_drvdata(adev, chip);
Fabio Estevam76b36272014-02-26 08:12:37 -0300314 dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n",
315 &adev->res.start);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530316
Baruch Siach1e9c2852009-06-18 16:48:58 -0700317 return 0;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700318}
319
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530320#ifdef CONFIG_PM
321static int pl061_suspend(struct device *dev)
322{
323 struct pl061_gpio *chip = dev_get_drvdata(dev);
324 int offset;
325
326 chip->csave_regs.gpio_data = 0;
327 chip->csave_regs.gpio_dir = readb(chip->base + GPIODIR);
328 chip->csave_regs.gpio_is = readb(chip->base + GPIOIS);
329 chip->csave_regs.gpio_ibe = readb(chip->base + GPIOIBE);
330 chip->csave_regs.gpio_iev = readb(chip->base + GPIOIEV);
331 chip->csave_regs.gpio_ie = readb(chip->base + GPIOIE);
332
333 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
334 if (chip->csave_regs.gpio_dir & (1 << offset))
335 chip->csave_regs.gpio_data |=
336 pl061_get_value(&chip->gc, offset) << offset;
337 }
338
339 return 0;
340}
341
342static int pl061_resume(struct device *dev)
343{
344 struct pl061_gpio *chip = dev_get_drvdata(dev);
345 int offset;
346
347 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
348 if (chip->csave_regs.gpio_dir & (1 << offset))
349 pl061_direction_output(&chip->gc, offset,
350 chip->csave_regs.gpio_data &
351 (1 << offset));
352 else
353 pl061_direction_input(&chip->gc, offset);
354 }
355
356 writeb(chip->csave_regs.gpio_is, chip->base + GPIOIS);
357 writeb(chip->csave_regs.gpio_ibe, chip->base + GPIOIBE);
358 writeb(chip->csave_regs.gpio_iev, chip->base + GPIOIEV);
359 writeb(chip->csave_regs.gpio_ie, chip->base + GPIOIE);
360
361 return 0;
362}
363
Viresh Kumar6e33ace2012-01-11 15:25:20 +0530364static const struct dev_pm_ops pl061_dev_pm_ops = {
365 .suspend = pl061_suspend,
366 .resume = pl061_resume,
367 .freeze = pl061_suspend,
368 .restore = pl061_resume,
369};
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530370#endif
371
Russell King2c39c9e2010-07-27 08:50:16 +0100372static struct amba_id pl061_ids[] = {
Baruch Siach1e9c2852009-06-18 16:48:58 -0700373 {
374 .id = 0x00041061,
375 .mask = 0x000fffff,
376 },
377 { 0, 0 },
378};
379
Dave Martin955b6782011-10-05 15:15:21 +0100380MODULE_DEVICE_TABLE(amba, pl061_ids);
381
Baruch Siach1e9c2852009-06-18 16:48:58 -0700382static struct amba_driver pl061_gpio_driver = {
383 .drv = {
384 .name = "pl061_gpio",
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530385#ifdef CONFIG_PM
386 .pm = &pl061_dev_pm_ops,
387#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -0700388 },
389 .id_table = pl061_ids,
390 .probe = pl061_probe,
391};
392
393static int __init pl061_gpio_init(void)
394{
395 return amba_driver_register(&pl061_gpio_driver);
396}
Haojian Zhuang5985d762013-01-18 15:31:13 +0800397module_init(pl061_gpio_init);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700398
399MODULE_AUTHOR("Baruch Siach <baruch@tkos.co.il>");
400MODULE_DESCRIPTION("PL061 GPIO driver");
401MODULE_LICENSE("GPL");