Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 1 | /* |
| 2 | * linux/drivers/mtd/onenand/omap2.c |
| 3 | * |
| 4 | * OneNAND driver for OMAP2 / OMAP3 |
| 5 | * |
| 6 | * Copyright © 2005-2006 Nokia Corporation |
| 7 | * |
| 8 | * Author: Jarkko Lavinen <jarkko.lavinen@nokia.com> and Juha Yrjölä |
| 9 | * IRQ and DMA support written by Timo Teras |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or modify it |
| 12 | * under the terms of the GNU General Public License version 2 as published by |
| 13 | * the Free Software Foundation. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 16 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 18 | * more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License along with |
| 21 | * this program; see the file COPYING. If not, write to the Free Software |
| 22 | * Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. |
| 23 | * |
| 24 | */ |
| 25 | |
| 26 | #include <linux/device.h> |
| 27 | #include <linux/module.h> |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 28 | #include <linux/mtd/mtd.h> |
| 29 | #include <linux/mtd/onenand.h> |
| 30 | #include <linux/mtd/partitions.h> |
| 31 | #include <linux/platform_device.h> |
| 32 | #include <linux/interrupt.h> |
| 33 | #include <linux/delay.h> |
Adrian Hunter | cbbd695 | 2008-11-24 14:44:36 +0200 | [diff] [blame] | 34 | #include <linux/dma-mapping.h> |
| 35 | #include <linux/io.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 36 | #include <linux/slab.h> |
Adrian Hunter | 9ac4e61 | 2010-02-19 15:39:53 +0100 | [diff] [blame] | 37 | #include <linux/regulator/consumer.h> |
Bjorn Helgaas | 288e6ea | 2016-02-02 13:53:23 -0600 | [diff] [blame] | 38 | #include <linux/gpio.h> |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 39 | |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 40 | #include <asm/mach/flash.h> |
Arnd Bergmann | 2203747 | 2012-08-24 15:21:06 +0200 | [diff] [blame] | 41 | #include <linux/platform_data/mtd-onenand-omap2.h> |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 42 | |
Tony Lindgren | 45c3eb7 | 2012-11-30 08:41:50 -0800 | [diff] [blame] | 43 | #include <linux/omap-dma.h> |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 44 | |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 45 | #define DRIVER_NAME "omap2-onenand" |
| 46 | |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 47 | #define ONENAND_BUFRAM_SIZE (1024 * 5) |
| 48 | |
| 49 | struct omap2_onenand { |
| 50 | struct platform_device *pdev; |
| 51 | int gpmc_cs; |
| 52 | unsigned long phys_base; |
Afzal Mohammed | d65ccb6 | 2012-08-30 12:53:23 -0700 | [diff] [blame] | 53 | unsigned int mem_size; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 54 | int gpio_irq; |
| 55 | struct mtd_info mtd; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 56 | struct onenand_chip onenand; |
| 57 | struct completion irq_done; |
| 58 | struct completion dma_done; |
| 59 | int dma_channel; |
| 60 | int freq; |
Adrian Hunter | 3ad2d86 | 2011-02-07 10:46:59 +0200 | [diff] [blame] | 61 | int (*setup)(void __iomem *base, int *freq_ptr); |
Adrian Hunter | 9ac4e61 | 2010-02-19 15:39:53 +0100 | [diff] [blame] | 62 | struct regulator *regulator; |
Afzal Mohammed | b775445 | 2012-10-05 11:43:19 +0530 | [diff] [blame] | 63 | u8 flags; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 64 | }; |
| 65 | |
| 66 | static void omap2_onenand_dma_cb(int lch, u16 ch_status, void *data) |
| 67 | { |
| 68 | struct omap2_onenand *c = data; |
| 69 | |
| 70 | complete(&c->dma_done); |
| 71 | } |
| 72 | |
| 73 | static irqreturn_t omap2_onenand_interrupt(int irq, void *dev_id) |
| 74 | { |
| 75 | struct omap2_onenand *c = dev_id; |
| 76 | |
| 77 | complete(&c->irq_done); |
| 78 | |
| 79 | return IRQ_HANDLED; |
| 80 | } |
| 81 | |
| 82 | static inline unsigned short read_reg(struct omap2_onenand *c, int reg) |
| 83 | { |
| 84 | return readw(c->onenand.base + reg); |
| 85 | } |
| 86 | |
| 87 | static inline void write_reg(struct omap2_onenand *c, unsigned short value, |
| 88 | int reg) |
| 89 | { |
| 90 | writew(value, c->onenand.base + reg); |
| 91 | } |
| 92 | |
| 93 | static void wait_err(char *msg, int state, unsigned int ctrl, unsigned int intr) |
| 94 | { |
| 95 | printk(KERN_ERR "onenand_wait: %s! state %d ctrl 0x%04x intr 0x%04x\n", |
| 96 | msg, state, ctrl, intr); |
| 97 | } |
| 98 | |
| 99 | static void wait_warn(char *msg, int state, unsigned int ctrl, |
| 100 | unsigned int intr) |
| 101 | { |
| 102 | printk(KERN_WARNING "onenand_wait: %s! state %d ctrl 0x%04x " |
| 103 | "intr 0x%04x\n", msg, state, ctrl, intr); |
| 104 | } |
| 105 | |
| 106 | static int omap2_onenand_wait(struct mtd_info *mtd, int state) |
| 107 | { |
| 108 | struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd); |
Roman Tereshonkov | d19d7b4 | 2010-11-03 12:55:20 +0200 | [diff] [blame] | 109 | struct onenand_chip *this = mtd->priv; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 110 | unsigned int intr = 0; |
Roman Tereshonkov | d19d7b4 | 2010-11-03 12:55:20 +0200 | [diff] [blame] | 111 | unsigned int ctrl, ctrl_mask; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 112 | unsigned long timeout; |
| 113 | u32 syscfg; |
| 114 | |
Mika Korhonen | 7207302 | 2009-10-23 07:50:43 +0200 | [diff] [blame] | 115 | if (state == FL_RESETING || state == FL_PREPARING_ERASE || |
| 116 | state == FL_VERIFYING_ERASE) { |
| 117 | int i = 21; |
| 118 | unsigned int intr_flags = ONENAND_INT_MASTER; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 119 | |
Mika Korhonen | 7207302 | 2009-10-23 07:50:43 +0200 | [diff] [blame] | 120 | switch (state) { |
| 121 | case FL_RESETING: |
| 122 | intr_flags |= ONENAND_INT_RESET; |
| 123 | break; |
| 124 | case FL_PREPARING_ERASE: |
| 125 | intr_flags |= ONENAND_INT_ERASE; |
| 126 | break; |
| 127 | case FL_VERIFYING_ERASE: |
| 128 | i = 101; |
| 129 | break; |
| 130 | } |
| 131 | |
| 132 | while (--i) { |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 133 | udelay(1); |
| 134 | intr = read_reg(c, ONENAND_REG_INTERRUPT); |
| 135 | if (intr & ONENAND_INT_MASTER) |
| 136 | break; |
| 137 | } |
| 138 | ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS); |
| 139 | if (ctrl & ONENAND_CTRL_ERROR) { |
| 140 | wait_err("controller error", state, ctrl, intr); |
| 141 | return -EIO; |
| 142 | } |
Roman Tereshonkov | c497dd5 | 2011-02-07 10:47:01 +0200 | [diff] [blame] | 143 | if ((intr & intr_flags) == intr_flags) |
| 144 | return 0; |
| 145 | /* Continue in wait for interrupt branch */ |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 146 | } |
| 147 | |
| 148 | if (state != FL_READING) { |
| 149 | int result; |
| 150 | |
| 151 | /* Turn interrupts on */ |
| 152 | syscfg = read_reg(c, ONENAND_REG_SYS_CFG1); |
Adrian Hunter | 782b7a3 | 2008-08-14 14:00:12 +0300 | [diff] [blame] | 153 | if (!(syscfg & ONENAND_SYS_CFG1_IOBE)) { |
| 154 | syscfg |= ONENAND_SYS_CFG1_IOBE; |
| 155 | write_reg(c, syscfg, ONENAND_REG_SYS_CFG1); |
Afzal Mohammed | b775445 | 2012-10-05 11:43:19 +0530 | [diff] [blame] | 156 | if (c->flags & ONENAND_IN_OMAP34XX) |
Adrian Hunter | 782b7a3 | 2008-08-14 14:00:12 +0300 | [diff] [blame] | 157 | /* Add a delay to let GPIO settle */ |
| 158 | syscfg = read_reg(c, ONENAND_REG_SYS_CFG1); |
| 159 | } |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 160 | |
Wolfram Sang | 16735d0 | 2013-11-14 14:32:02 -0800 | [diff] [blame] | 161 | reinit_completion(&c->irq_done); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 162 | if (c->gpio_irq) { |
David Brownell | 0b84b5c | 2008-12-10 17:35:25 -0800 | [diff] [blame] | 163 | result = gpio_get_value(c->gpio_irq); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 164 | if (result == -1) { |
| 165 | ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS); |
| 166 | intr = read_reg(c, ONENAND_REG_INTERRUPT); |
| 167 | wait_err("gpio error", state, ctrl, intr); |
| 168 | return -EIO; |
| 169 | } |
| 170 | } else |
| 171 | result = 0; |
| 172 | if (result == 0) { |
| 173 | int retry_cnt = 0; |
| 174 | retry: |
| 175 | result = wait_for_completion_timeout(&c->irq_done, |
| 176 | msecs_to_jiffies(20)); |
| 177 | if (result == 0) { |
| 178 | /* Timeout after 20ms */ |
| 179 | ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS); |
Roman Tereshonkov | d19d7b4 | 2010-11-03 12:55:20 +0200 | [diff] [blame] | 180 | if (ctrl & ONENAND_CTRL_ONGO && |
| 181 | !this->ongoing) { |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 182 | /* |
| 183 | * The operation seems to be still going |
| 184 | * so give it some more time. |
| 185 | */ |
| 186 | retry_cnt += 1; |
| 187 | if (retry_cnt < 3) |
| 188 | goto retry; |
| 189 | intr = read_reg(c, |
| 190 | ONENAND_REG_INTERRUPT); |
| 191 | wait_err("timeout", state, ctrl, intr); |
| 192 | return -EIO; |
| 193 | } |
| 194 | intr = read_reg(c, ONENAND_REG_INTERRUPT); |
| 195 | if ((intr & ONENAND_INT_MASTER) == 0) |
| 196 | wait_warn("timeout", state, ctrl, intr); |
| 197 | } |
| 198 | } |
| 199 | } else { |
Adrian Hunter | 8afbc11 | 2008-08-25 12:01:31 +0300 | [diff] [blame] | 200 | int retry_cnt = 0; |
| 201 | |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 202 | /* Turn interrupts off */ |
| 203 | syscfg = read_reg(c, ONENAND_REG_SYS_CFG1); |
| 204 | syscfg &= ~ONENAND_SYS_CFG1_IOBE; |
| 205 | write_reg(c, syscfg, ONENAND_REG_SYS_CFG1); |
| 206 | |
| 207 | timeout = jiffies + msecs_to_jiffies(20); |
Adrian Hunter | 8afbc11 | 2008-08-25 12:01:31 +0300 | [diff] [blame] | 208 | while (1) { |
| 209 | if (time_before(jiffies, timeout)) { |
| 210 | intr = read_reg(c, ONENAND_REG_INTERRUPT); |
| 211 | if (intr & ONENAND_INT_MASTER) |
| 212 | break; |
| 213 | } else { |
| 214 | /* Timeout after 20ms */ |
| 215 | ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS); |
| 216 | if (ctrl & ONENAND_CTRL_ONGO) { |
| 217 | /* |
| 218 | * The operation seems to be still going |
| 219 | * so give it some more time. |
| 220 | */ |
| 221 | retry_cnt += 1; |
| 222 | if (retry_cnt < 3) { |
| 223 | timeout = jiffies + |
| 224 | msecs_to_jiffies(20); |
| 225 | continue; |
| 226 | } |
| 227 | } |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 228 | break; |
Adrian Hunter | 8afbc11 | 2008-08-25 12:01:31 +0300 | [diff] [blame] | 229 | } |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 230 | } |
| 231 | } |
| 232 | |
| 233 | intr = read_reg(c, ONENAND_REG_INTERRUPT); |
| 234 | ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS); |
| 235 | |
| 236 | if (intr & ONENAND_INT_READ) { |
| 237 | int ecc = read_reg(c, ONENAND_REG_ECC_STATUS); |
| 238 | |
| 239 | if (ecc) { |
| 240 | unsigned int addr1, addr8; |
| 241 | |
| 242 | addr1 = read_reg(c, ONENAND_REG_START_ADDRESS1); |
| 243 | addr8 = read_reg(c, ONENAND_REG_START_ADDRESS8); |
| 244 | if (ecc & ONENAND_ECC_2BIT_ALL) { |
| 245 | printk(KERN_ERR "onenand_wait: ECC error = " |
| 246 | "0x%04x, addr1 %#x, addr8 %#x\n", |
| 247 | ecc, addr1, addr8); |
| 248 | mtd->ecc_stats.failed++; |
| 249 | return -EBADMSG; |
| 250 | } else if (ecc & ONENAND_ECC_1BIT_ALL) { |
| 251 | printk(KERN_NOTICE "onenand_wait: correctable " |
| 252 | "ECC error = 0x%04x, addr1 %#x, " |
| 253 | "addr8 %#x\n", ecc, addr1, addr8); |
| 254 | mtd->ecc_stats.corrected++; |
| 255 | } |
| 256 | } |
| 257 | } else if (state == FL_READING) { |
| 258 | wait_err("timeout", state, ctrl, intr); |
| 259 | return -EIO; |
| 260 | } |
| 261 | |
| 262 | if (ctrl & ONENAND_CTRL_ERROR) { |
| 263 | wait_err("controller error", state, ctrl, intr); |
| 264 | if (ctrl & ONENAND_CTRL_LOCK) |
| 265 | printk(KERN_ERR "onenand_wait: " |
| 266 | "Device is write protected!!!\n"); |
| 267 | return -EIO; |
| 268 | } |
| 269 | |
Roman Tereshonkov | d19d7b4 | 2010-11-03 12:55:20 +0200 | [diff] [blame] | 270 | ctrl_mask = 0xFE9F; |
| 271 | if (this->ongoing) |
| 272 | ctrl_mask &= ~0x8000; |
| 273 | |
| 274 | if (ctrl & ctrl_mask) |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 275 | wait_warn("unexpected controller status", state, ctrl, intr); |
| 276 | |
| 277 | return 0; |
| 278 | } |
| 279 | |
| 280 | static inline int omap2_onenand_bufferram_offset(struct mtd_info *mtd, int area) |
| 281 | { |
| 282 | struct onenand_chip *this = mtd->priv; |
| 283 | |
| 284 | if (ONENAND_CURRENT_BUFFERRAM(this)) { |
| 285 | if (area == ONENAND_DATARAM) |
Mika Korhonen | 00acf4a | 2009-06-11 14:05:07 +0300 | [diff] [blame] | 286 | return this->writesize; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 287 | if (area == ONENAND_SPARERAM) |
| 288 | return mtd->oobsize; |
| 289 | } |
| 290 | |
| 291 | return 0; |
| 292 | } |
| 293 | |
| 294 | #if defined(CONFIG_ARCH_OMAP3) || defined(MULTI_OMAP2) |
| 295 | |
| 296 | static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area, |
| 297 | unsigned char *buffer, int offset, |
| 298 | size_t count) |
| 299 | { |
| 300 | struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd); |
| 301 | struct onenand_chip *this = mtd->priv; |
| 302 | dma_addr_t dma_src, dma_dst; |
| 303 | int bram_offset; |
| 304 | unsigned long timeout; |
| 305 | void *buf = (void *)buffer; |
| 306 | size_t xtra; |
| 307 | volatile unsigned *done; |
| 308 | |
| 309 | bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset; |
| 310 | if (bram_offset & 3 || (size_t)buf & 3 || count < 384) |
| 311 | goto out_copy; |
| 312 | |
Adrian Hunter | a29f280 | 2009-03-23 14:57:38 +0200 | [diff] [blame] | 313 | /* panic_write() may be in an interrupt context */ |
Aaro Koskinen | 932f5d2 | 2010-02-10 19:03:19 +0200 | [diff] [blame] | 314 | if (in_interrupt() || oops_in_progress) |
Adrian Hunter | a29f280 | 2009-03-23 14:57:38 +0200 | [diff] [blame] | 315 | goto out_copy; |
| 316 | |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 317 | if (buf >= high_memory) { |
| 318 | struct page *p1; |
| 319 | |
| 320 | if (((size_t)buf & PAGE_MASK) != |
| 321 | ((size_t)(buf + count - 1) & PAGE_MASK)) |
| 322 | goto out_copy; |
| 323 | p1 = vmalloc_to_page(buf); |
| 324 | if (!p1) |
| 325 | goto out_copy; |
| 326 | buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK); |
| 327 | } |
| 328 | |
| 329 | xtra = count & 3; |
| 330 | if (xtra) { |
| 331 | count -= xtra; |
| 332 | memcpy(buf + count, this->base + bram_offset + count, xtra); |
| 333 | } |
| 334 | |
| 335 | dma_src = c->phys_base + bram_offset; |
| 336 | dma_dst = dma_map_single(&c->pdev->dev, buf, count, DMA_FROM_DEVICE); |
| 337 | if (dma_mapping_error(&c->pdev->dev, dma_dst)) { |
| 338 | dev_err(&c->pdev->dev, |
| 339 | "Couldn't DMA map a %d byte buffer\n", |
| 340 | count); |
| 341 | goto out_copy; |
| 342 | } |
| 343 | |
| 344 | omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32, |
| 345 | count >> 2, 1, 0, 0, 0); |
| 346 | omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC, |
| 347 | dma_src, 0, 0); |
| 348 | omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC, |
| 349 | dma_dst, 0, 0); |
| 350 | |
Wolfram Sang | 16735d0 | 2013-11-14 14:32:02 -0800 | [diff] [blame] | 351 | reinit_completion(&c->dma_done); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 352 | omap_start_dma(c->dma_channel); |
| 353 | |
| 354 | timeout = jiffies + msecs_to_jiffies(20); |
| 355 | done = &c->dma_done.done; |
| 356 | while (time_before(jiffies, timeout)) |
| 357 | if (*done) |
| 358 | break; |
| 359 | |
| 360 | dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE); |
| 361 | |
| 362 | if (!*done) { |
| 363 | dev_err(&c->pdev->dev, "timeout waiting for DMA\n"); |
| 364 | goto out_copy; |
| 365 | } |
| 366 | |
| 367 | return 0; |
| 368 | |
| 369 | out_copy: |
| 370 | memcpy(buf, this->base + bram_offset, count); |
| 371 | return 0; |
| 372 | } |
| 373 | |
| 374 | static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area, |
| 375 | const unsigned char *buffer, |
| 376 | int offset, size_t count) |
| 377 | { |
| 378 | struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd); |
| 379 | struct onenand_chip *this = mtd->priv; |
| 380 | dma_addr_t dma_src, dma_dst; |
| 381 | int bram_offset; |
| 382 | unsigned long timeout; |
| 383 | void *buf = (void *)buffer; |
| 384 | volatile unsigned *done; |
| 385 | |
| 386 | bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset; |
| 387 | if (bram_offset & 3 || (size_t)buf & 3 || count < 384) |
| 388 | goto out_copy; |
| 389 | |
| 390 | /* panic_write() may be in an interrupt context */ |
Aaro Koskinen | 932f5d2 | 2010-02-10 19:03:19 +0200 | [diff] [blame] | 391 | if (in_interrupt() || oops_in_progress) |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 392 | goto out_copy; |
| 393 | |
| 394 | if (buf >= high_memory) { |
| 395 | struct page *p1; |
| 396 | |
| 397 | if (((size_t)buf & PAGE_MASK) != |
| 398 | ((size_t)(buf + count - 1) & PAGE_MASK)) |
| 399 | goto out_copy; |
| 400 | p1 = vmalloc_to_page(buf); |
| 401 | if (!p1) |
| 402 | goto out_copy; |
| 403 | buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK); |
| 404 | } |
| 405 | |
| 406 | dma_src = dma_map_single(&c->pdev->dev, buf, count, DMA_TO_DEVICE); |
| 407 | dma_dst = c->phys_base + bram_offset; |
Mika Westerberg | 4a70b7d | 2010-03-24 12:10:48 +0200 | [diff] [blame] | 408 | if (dma_mapping_error(&c->pdev->dev, dma_src)) { |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 409 | dev_err(&c->pdev->dev, |
| 410 | "Couldn't DMA map a %d byte buffer\n", |
| 411 | count); |
| 412 | return -1; |
| 413 | } |
| 414 | |
| 415 | omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32, |
| 416 | count >> 2, 1, 0, 0, 0); |
| 417 | omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC, |
| 418 | dma_src, 0, 0); |
| 419 | omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC, |
| 420 | dma_dst, 0, 0); |
| 421 | |
Wolfram Sang | 16735d0 | 2013-11-14 14:32:02 -0800 | [diff] [blame] | 422 | reinit_completion(&c->dma_done); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 423 | omap_start_dma(c->dma_channel); |
| 424 | |
| 425 | timeout = jiffies + msecs_to_jiffies(20); |
| 426 | done = &c->dma_done.done; |
| 427 | while (time_before(jiffies, timeout)) |
| 428 | if (*done) |
| 429 | break; |
| 430 | |
Mika Westerberg | 4a70b7d | 2010-03-24 12:10:48 +0200 | [diff] [blame] | 431 | dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 432 | |
| 433 | if (!*done) { |
| 434 | dev_err(&c->pdev->dev, "timeout waiting for DMA\n"); |
| 435 | goto out_copy; |
| 436 | } |
| 437 | |
| 438 | return 0; |
| 439 | |
| 440 | out_copy: |
| 441 | memcpy(this->base + bram_offset, buf, count); |
| 442 | return 0; |
| 443 | } |
| 444 | |
| 445 | #else |
| 446 | |
Paul Walmsley | ea5d8f4 | 2012-10-26 13:16:30 -0600 | [diff] [blame] | 447 | static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area, |
| 448 | unsigned char *buffer, int offset, |
| 449 | size_t count) |
| 450 | { |
| 451 | return -ENOSYS; |
| 452 | } |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 453 | |
Paul Walmsley | ea5d8f4 | 2012-10-26 13:16:30 -0600 | [diff] [blame] | 454 | static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area, |
| 455 | const unsigned char *buffer, |
| 456 | int offset, size_t count) |
| 457 | { |
| 458 | return -ENOSYS; |
| 459 | } |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 460 | |
| 461 | #endif |
| 462 | |
| 463 | #if defined(CONFIG_ARCH_OMAP2) || defined(MULTI_OMAP2) |
| 464 | |
| 465 | static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area, |
| 466 | unsigned char *buffer, int offset, |
| 467 | size_t count) |
| 468 | { |
| 469 | struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd); |
| 470 | struct onenand_chip *this = mtd->priv; |
| 471 | dma_addr_t dma_src, dma_dst; |
| 472 | int bram_offset; |
| 473 | |
| 474 | bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset; |
| 475 | /* DMA is not used. Revisit PM requirements before enabling it. */ |
| 476 | if (1 || (c->dma_channel < 0) || |
| 477 | ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) || |
| 478 | (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) { |
| 479 | memcpy(buffer, (__force void *)(this->base + bram_offset), |
| 480 | count); |
| 481 | return 0; |
| 482 | } |
| 483 | |
| 484 | dma_src = c->phys_base + bram_offset; |
| 485 | dma_dst = dma_map_single(&c->pdev->dev, buffer, count, |
| 486 | DMA_FROM_DEVICE); |
| 487 | if (dma_mapping_error(&c->pdev->dev, dma_dst)) { |
| 488 | dev_err(&c->pdev->dev, |
| 489 | "Couldn't DMA map a %d byte buffer\n", |
| 490 | count); |
| 491 | return -1; |
| 492 | } |
| 493 | |
| 494 | omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32, |
| 495 | count / 4, 1, 0, 0, 0); |
| 496 | omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC, |
| 497 | dma_src, 0, 0); |
| 498 | omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC, |
| 499 | dma_dst, 0, 0); |
| 500 | |
Wolfram Sang | 16735d0 | 2013-11-14 14:32:02 -0800 | [diff] [blame] | 501 | reinit_completion(&c->dma_done); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 502 | omap_start_dma(c->dma_channel); |
| 503 | wait_for_completion(&c->dma_done); |
| 504 | |
| 505 | dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE); |
| 506 | |
| 507 | return 0; |
| 508 | } |
| 509 | |
| 510 | static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area, |
| 511 | const unsigned char *buffer, |
| 512 | int offset, size_t count) |
| 513 | { |
| 514 | struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd); |
| 515 | struct onenand_chip *this = mtd->priv; |
| 516 | dma_addr_t dma_src, dma_dst; |
| 517 | int bram_offset; |
| 518 | |
| 519 | bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset; |
| 520 | /* DMA is not used. Revisit PM requirements before enabling it. */ |
| 521 | if (1 || (c->dma_channel < 0) || |
| 522 | ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) || |
| 523 | (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) { |
| 524 | memcpy((__force void *)(this->base + bram_offset), buffer, |
| 525 | count); |
| 526 | return 0; |
| 527 | } |
| 528 | |
| 529 | dma_src = dma_map_single(&c->pdev->dev, (void *) buffer, count, |
| 530 | DMA_TO_DEVICE); |
| 531 | dma_dst = c->phys_base + bram_offset; |
Mika Westerberg | 4a70b7d | 2010-03-24 12:10:48 +0200 | [diff] [blame] | 532 | if (dma_mapping_error(&c->pdev->dev, dma_src)) { |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 533 | dev_err(&c->pdev->dev, |
| 534 | "Couldn't DMA map a %d byte buffer\n", |
| 535 | count); |
| 536 | return -1; |
| 537 | } |
| 538 | |
| 539 | omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S16, |
| 540 | count / 2, 1, 0, 0, 0); |
| 541 | omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC, |
| 542 | dma_src, 0, 0); |
| 543 | omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC, |
| 544 | dma_dst, 0, 0); |
| 545 | |
Wolfram Sang | 16735d0 | 2013-11-14 14:32:02 -0800 | [diff] [blame] | 546 | reinit_completion(&c->dma_done); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 547 | omap_start_dma(c->dma_channel); |
| 548 | wait_for_completion(&c->dma_done); |
| 549 | |
Mika Westerberg | 4a70b7d | 2010-03-24 12:10:48 +0200 | [diff] [blame] | 550 | dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 551 | |
| 552 | return 0; |
| 553 | } |
| 554 | |
| 555 | #else |
| 556 | |
Paul Walmsley | ea5d8f4 | 2012-10-26 13:16:30 -0600 | [diff] [blame] | 557 | static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area, |
| 558 | unsigned char *buffer, int offset, |
| 559 | size_t count) |
| 560 | { |
| 561 | return -ENOSYS; |
| 562 | } |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 563 | |
Paul Walmsley | ea5d8f4 | 2012-10-26 13:16:30 -0600 | [diff] [blame] | 564 | static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area, |
| 565 | const unsigned char *buffer, |
| 566 | int offset, size_t count) |
| 567 | { |
| 568 | return -ENOSYS; |
| 569 | } |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 570 | |
| 571 | #endif |
| 572 | |
| 573 | static struct platform_driver omap2_onenand_driver; |
| 574 | |
Mika Korhonen | d3412db | 2009-05-21 23:09:42 +0300 | [diff] [blame] | 575 | static void omap2_onenand_shutdown(struct platform_device *pdev) |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 576 | { |
| 577 | struct omap2_onenand *c = dev_get_drvdata(&pdev->dev); |
| 578 | |
| 579 | /* With certain content in the buffer RAM, the OMAP boot ROM code |
| 580 | * can recognize the flash chip incorrectly. Zero it out before |
| 581 | * soft reset. |
| 582 | */ |
| 583 | memset((__force void *)c->onenand.base, 0, ONENAND_BUFRAM_SIZE); |
| 584 | } |
| 585 | |
Adrian Hunter | 9ac4e61 | 2010-02-19 15:39:53 +0100 | [diff] [blame] | 586 | static int omap2_onenand_enable(struct mtd_info *mtd) |
| 587 | { |
| 588 | int ret; |
| 589 | struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd); |
| 590 | |
| 591 | ret = regulator_enable(c->regulator); |
| 592 | if (ret != 0) |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 593 | dev_err(&c->pdev->dev, "can't enable regulator\n"); |
Adrian Hunter | 9ac4e61 | 2010-02-19 15:39:53 +0100 | [diff] [blame] | 594 | |
| 595 | return ret; |
| 596 | } |
| 597 | |
| 598 | static int omap2_onenand_disable(struct mtd_info *mtd) |
| 599 | { |
| 600 | int ret; |
| 601 | struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd); |
| 602 | |
| 603 | ret = regulator_disable(c->regulator); |
| 604 | if (ret != 0) |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 605 | dev_err(&c->pdev->dev, "can't disable regulator\n"); |
Adrian Hunter | 9ac4e61 | 2010-02-19 15:39:53 +0100 | [diff] [blame] | 606 | |
| 607 | return ret; |
| 608 | } |
| 609 | |
Bill Pemberton | 06f2551 | 2012-11-19 13:23:07 -0500 | [diff] [blame] | 610 | static int omap2_onenand_probe(struct platform_device *pdev) |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 611 | { |
| 612 | struct omap_onenand_platform_data *pdata; |
| 613 | struct omap2_onenand *c; |
Roman Tereshonkov | c93ff6b | 2011-02-17 13:44:42 +0200 | [diff] [blame] | 614 | struct onenand_chip *this; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 615 | int r; |
Afzal Mohammed | d65ccb6 | 2012-08-30 12:53:23 -0700 | [diff] [blame] | 616 | struct resource *res; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 617 | |
Jingoo Han | e09f7f9 | 2013-07-30 17:18:53 +0900 | [diff] [blame] | 618 | pdata = dev_get_platdata(&pdev->dev); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 619 | if (pdata == NULL) { |
| 620 | dev_err(&pdev->dev, "platform data missing\n"); |
| 621 | return -ENODEV; |
| 622 | } |
| 623 | |
| 624 | c = kzalloc(sizeof(struct omap2_onenand), GFP_KERNEL); |
| 625 | if (!c) |
| 626 | return -ENOMEM; |
| 627 | |
| 628 | init_completion(&c->irq_done); |
| 629 | init_completion(&c->dma_done); |
Afzal Mohammed | b775445 | 2012-10-05 11:43:19 +0530 | [diff] [blame] | 630 | c->flags = pdata->flags; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 631 | c->gpmc_cs = pdata->cs; |
| 632 | c->gpio_irq = pdata->gpio_irq; |
| 633 | c->dma_channel = pdata->dma_channel; |
| 634 | if (c->dma_channel < 0) { |
| 635 | /* if -1, don't use DMA */ |
| 636 | c->gpio_irq = 0; |
| 637 | } |
| 638 | |
Afzal Mohammed | d65ccb6 | 2012-08-30 12:53:23 -0700 | [diff] [blame] | 639 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 640 | if (res == NULL) { |
| 641 | r = -EINVAL; |
| 642 | dev_err(&pdev->dev, "error getting memory resource\n"); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 643 | goto err_kfree; |
| 644 | } |
| 645 | |
Afzal Mohammed | d65ccb6 | 2012-08-30 12:53:23 -0700 | [diff] [blame] | 646 | c->phys_base = res->start; |
| 647 | c->mem_size = resource_size(res); |
| 648 | |
| 649 | if (request_mem_region(c->phys_base, c->mem_size, |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 650 | pdev->dev.driver->name) == NULL) { |
Afzal Mohammed | d65ccb6 | 2012-08-30 12:53:23 -0700 | [diff] [blame] | 651 | dev_err(&pdev->dev, "Cannot reserve memory region at 0x%08lx, size: 0x%x\n", |
| 652 | c->phys_base, c->mem_size); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 653 | r = -EBUSY; |
Afzal Mohammed | d65ccb6 | 2012-08-30 12:53:23 -0700 | [diff] [blame] | 654 | goto err_kfree; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 655 | } |
Afzal Mohammed | d65ccb6 | 2012-08-30 12:53:23 -0700 | [diff] [blame] | 656 | c->onenand.base = ioremap(c->phys_base, c->mem_size); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 657 | if (c->onenand.base == NULL) { |
| 658 | r = -ENOMEM; |
| 659 | goto err_release_mem_region; |
| 660 | } |
| 661 | |
| 662 | if (pdata->onenand_setup != NULL) { |
Adrian Hunter | 3ad2d86 | 2011-02-07 10:46:59 +0200 | [diff] [blame] | 663 | r = pdata->onenand_setup(c->onenand.base, &c->freq); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 664 | if (r < 0) { |
| 665 | dev_err(&pdev->dev, "Onenand platform setup failed: " |
| 666 | "%d\n", r); |
| 667 | goto err_iounmap; |
| 668 | } |
| 669 | c->setup = pdata->onenand_setup; |
| 670 | } |
| 671 | |
| 672 | if (c->gpio_irq) { |
Jarkko Nikula | 73069e3 | 2009-01-15 13:09:52 +0200 | [diff] [blame] | 673 | if ((r = gpio_request(c->gpio_irq, "OneNAND irq")) < 0) { |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 674 | dev_err(&pdev->dev, "Failed to request GPIO%d for " |
| 675 | "OneNAND\n", c->gpio_irq); |
| 676 | goto err_iounmap; |
| 677 | } |
David Brownell | 40e3925 | 2008-12-10 17:35:26 -0800 | [diff] [blame] | 678 | gpio_direction_input(c->gpio_irq); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 679 | |
David Brownell | 15f74b0 | 2008-12-10 17:35:26 -0800 | [diff] [blame] | 680 | if ((r = request_irq(gpio_to_irq(c->gpio_irq), |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 681 | omap2_onenand_interrupt, IRQF_TRIGGER_RISING, |
| 682 | pdev->dev.driver->name, c)) < 0) |
| 683 | goto err_release_gpio; |
| 684 | } |
| 685 | |
| 686 | if (c->dma_channel >= 0) { |
| 687 | r = omap_request_dma(0, pdev->dev.driver->name, |
| 688 | omap2_onenand_dma_cb, (void *) c, |
| 689 | &c->dma_channel); |
| 690 | if (r == 0) { |
| 691 | omap_set_dma_write_mode(c->dma_channel, |
| 692 | OMAP_DMA_WRITE_NON_POSTED); |
| 693 | omap_set_dma_src_data_pack(c->dma_channel, 1); |
| 694 | omap_set_dma_src_burst_mode(c->dma_channel, |
| 695 | OMAP_DMA_DATA_BURST_8); |
| 696 | omap_set_dma_dest_data_pack(c->dma_channel, 1); |
| 697 | omap_set_dma_dest_burst_mode(c->dma_channel, |
| 698 | OMAP_DMA_DATA_BURST_8); |
| 699 | } else { |
| 700 | dev_info(&pdev->dev, |
| 701 | "failed to allocate DMA for OneNAND, " |
| 702 | "using PIO instead\n"); |
| 703 | c->dma_channel = -1; |
| 704 | } |
| 705 | } |
| 706 | |
| 707 | dev_info(&pdev->dev, "initializing on CS%d, phys base 0x%08lx, virtual " |
Adrian Hunter | 3ad2d86 | 2011-02-07 10:46:59 +0200 | [diff] [blame] | 708 | "base %p, freq %d MHz\n", c->gpmc_cs, c->phys_base, |
| 709 | c->onenand.base, c->freq); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 710 | |
| 711 | c->pdev = pdev; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 712 | c->mtd.priv = &c->onenand; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 713 | |
David Brownell | 87f39f0 | 2009-03-26 00:42:50 -0700 | [diff] [blame] | 714 | c->mtd.dev.parent = &pdev->dev; |
Brian Norris | 004b5e6 | 2015-10-30 20:33:28 -0700 | [diff] [blame] | 715 | mtd_set_of_node(&c->mtd, pdata->of_node); |
David Brownell | 87f39f0 | 2009-03-26 00:42:50 -0700 | [diff] [blame] | 716 | |
Roman Tereshonkov | c93ff6b | 2011-02-17 13:44:42 +0200 | [diff] [blame] | 717 | this = &c->onenand; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 718 | if (c->dma_channel >= 0) { |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 719 | this->wait = omap2_onenand_wait; |
Afzal Mohammed | b775445 | 2012-10-05 11:43:19 +0530 | [diff] [blame] | 720 | if (c->flags & ONENAND_IN_OMAP34XX) { |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 721 | this->read_bufferram = omap3_onenand_read_bufferram; |
| 722 | this->write_bufferram = omap3_onenand_write_bufferram; |
| 723 | } else { |
| 724 | this->read_bufferram = omap2_onenand_read_bufferram; |
| 725 | this->write_bufferram = omap2_onenand_write_bufferram; |
| 726 | } |
| 727 | } |
| 728 | |
Adrian Hunter | 9ac4e61 | 2010-02-19 15:39:53 +0100 | [diff] [blame] | 729 | if (pdata->regulator_can_sleep) { |
| 730 | c->regulator = regulator_get(&pdev->dev, "vonenand"); |
| 731 | if (IS_ERR(c->regulator)) { |
| 732 | dev_err(&pdev->dev, "Failed to get regulator\n"); |
Axel Lin | 1c3bd14 | 2011-05-31 21:20:53 +0800 | [diff] [blame] | 733 | r = PTR_ERR(c->regulator); |
Adrian Hunter | 9ac4e61 | 2010-02-19 15:39:53 +0100 | [diff] [blame] | 734 | goto err_release_dma; |
| 735 | } |
| 736 | c->onenand.enable = omap2_onenand_enable; |
| 737 | c->onenand.disable = omap2_onenand_disable; |
| 738 | } |
| 739 | |
Roman Tereshonkov | c93ff6b | 2011-02-17 13:44:42 +0200 | [diff] [blame] | 740 | if (pdata->skip_initial_unlocking) |
| 741 | this->options |= ONENAND_SKIP_INITIAL_UNLOCKING; |
| 742 | |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 743 | if ((r = onenand_scan(&c->mtd, 1)) < 0) |
Adrian Hunter | 9ac4e61 | 2010-02-19 15:39:53 +0100 | [diff] [blame] | 744 | goto err_release_regulator; |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 745 | |
Brian Norris | 004b5e6 | 2015-10-30 20:33:28 -0700 | [diff] [blame] | 746 | r = mtd_device_register(&c->mtd, pdata ? pdata->parts : NULL, |
| 747 | pdata ? pdata->nr_parts : 0); |
Adrian Hunter | 263a8c8 | 2009-12-30 07:40:16 +0100 | [diff] [blame] | 748 | if (r) |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 749 | goto err_release_onenand; |
| 750 | |
| 751 | platform_set_drvdata(pdev, c); |
| 752 | |
| 753 | return 0; |
| 754 | |
| 755 | err_release_onenand: |
| 756 | onenand_release(&c->mtd); |
Adrian Hunter | 9ac4e61 | 2010-02-19 15:39:53 +0100 | [diff] [blame] | 757 | err_release_regulator: |
| 758 | regulator_put(c->regulator); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 759 | err_release_dma: |
| 760 | if (c->dma_channel != -1) |
| 761 | omap_free_dma(c->dma_channel); |
| 762 | if (c->gpio_irq) |
David Brownell | 15f74b0 | 2008-12-10 17:35:26 -0800 | [diff] [blame] | 763 | free_irq(gpio_to_irq(c->gpio_irq), c); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 764 | err_release_gpio: |
| 765 | if (c->gpio_irq) |
Jarkko Nikula | 73069e3 | 2009-01-15 13:09:52 +0200 | [diff] [blame] | 766 | gpio_free(c->gpio_irq); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 767 | err_iounmap: |
| 768 | iounmap(c->onenand.base); |
| 769 | err_release_mem_region: |
Afzal Mohammed | d65ccb6 | 2012-08-30 12:53:23 -0700 | [diff] [blame] | 770 | release_mem_region(c->phys_base, c->mem_size); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 771 | err_kfree: |
| 772 | kfree(c); |
| 773 | |
| 774 | return r; |
| 775 | } |
| 776 | |
Bill Pemberton | 810b7e0 | 2012-11-19 13:26:04 -0500 | [diff] [blame] | 777 | static int omap2_onenand_remove(struct platform_device *pdev) |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 778 | { |
| 779 | struct omap2_onenand *c = dev_get_drvdata(&pdev->dev); |
| 780 | |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 781 | onenand_release(&c->mtd); |
Adrian Hunter | 9ac4e61 | 2010-02-19 15:39:53 +0100 | [diff] [blame] | 782 | regulator_put(c->regulator); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 783 | if (c->dma_channel != -1) |
| 784 | omap_free_dma(c->dma_channel); |
| 785 | omap2_onenand_shutdown(pdev); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 786 | if (c->gpio_irq) { |
David Brownell | 15f74b0 | 2008-12-10 17:35:26 -0800 | [diff] [blame] | 787 | free_irq(gpio_to_irq(c->gpio_irq), c); |
Jarkko Nikula | 73069e3 | 2009-01-15 13:09:52 +0200 | [diff] [blame] | 788 | gpio_free(c->gpio_irq); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 789 | } |
| 790 | iounmap(c->onenand.base); |
Afzal Mohammed | d65ccb6 | 2012-08-30 12:53:23 -0700 | [diff] [blame] | 791 | release_mem_region(c->phys_base, c->mem_size); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 792 | kfree(c); |
| 793 | |
| 794 | return 0; |
| 795 | } |
| 796 | |
| 797 | static struct platform_driver omap2_onenand_driver = { |
| 798 | .probe = omap2_onenand_probe, |
Bill Pemberton | 5153b88 | 2012-11-19 13:21:24 -0500 | [diff] [blame] | 799 | .remove = omap2_onenand_remove, |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 800 | .shutdown = omap2_onenand_shutdown, |
| 801 | .driver = { |
| 802 | .name = DRIVER_NAME, |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 803 | }, |
| 804 | }; |
| 805 | |
Sachin Kamat | cdb6404 | 2013-03-18 16:46:50 +0530 | [diff] [blame] | 806 | module_platform_driver(omap2_onenand_driver); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 807 | |
Axel Lin | c804c73 | 2011-03-07 11:04:24 +0800 | [diff] [blame] | 808 | MODULE_ALIAS("platform:" DRIVER_NAME); |
Adrian Hunter | 36cd4fb | 2008-08-06 10:08:46 +0300 | [diff] [blame] | 809 | MODULE_LICENSE("GPL"); |
| 810 | MODULE_AUTHOR("Jarkko Lavinen <jarkko.lavinen@nokia.com>"); |
| 811 | MODULE_DESCRIPTION("Glue layer for OneNAND flash on OMAP2 / OMAP3"); |