Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2013 Freescale Semiconductor, Inc. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 as |
| 6 | * published by the Free Software Foundation. |
| 7 | */ |
| 8 | |
| 9 | #include <linux/clk.h> |
Sudeep KarkadaNagesha | b494b48 | 2013-09-10 18:59:47 +0100 | [diff] [blame] | 10 | #include <linux/cpu.h> |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 11 | #include <linux/cpufreq.h> |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 12 | #include <linux/err.h> |
| 13 | #include <linux/module.h> |
| 14 | #include <linux/of.h> |
Nishanth Menon | e4db1c7 | 2013-09-19 16:03:52 -0500 | [diff] [blame] | 15 | #include <linux/pm_opp.h> |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 16 | #include <linux/platform_device.h> |
| 17 | #include <linux/regulator/consumer.h> |
| 18 | |
| 19 | #define PU_SOC_VOLTAGE_NORMAL 1250000 |
| 20 | #define PU_SOC_VOLTAGE_HIGH 1275000 |
| 21 | #define FREQ_1P2_GHZ 1200000000 |
| 22 | |
| 23 | static struct regulator *arm_reg; |
| 24 | static struct regulator *pu_reg; |
| 25 | static struct regulator *soc_reg; |
| 26 | |
| 27 | static struct clk *arm_clk; |
| 28 | static struct clk *pll1_sys_clk; |
| 29 | static struct clk *pll1_sw_clk; |
| 30 | static struct clk *step_clk; |
| 31 | static struct clk *pll2_pfd2_396m_clk; |
| 32 | |
Bai Ping | a35fc5a | 2015-09-11 23:41:05 +0800 | [diff] [blame] | 33 | /* clk used by i.MX6UL */ |
| 34 | static struct clk *pll2_bus_clk; |
| 35 | static struct clk *secondary_sel_clk; |
| 36 | |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 37 | static struct device *cpu_dev; |
Viresh Kumar | cc87b8a | 2014-11-25 16:04:23 +0530 | [diff] [blame] | 38 | static bool free_opp; |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 39 | static struct cpufreq_frequency_table *freq_table; |
| 40 | static unsigned int transition_latency; |
| 41 | |
Anson Huang | b4573d1d | 2013-12-19 09:16:47 -0500 | [diff] [blame] | 42 | static u32 *imx6_soc_volt; |
| 43 | static u32 soc_opp_count; |
| 44 | |
Viresh Kumar | 9c0ebcf | 2013-10-25 19:45:48 +0530 | [diff] [blame] | 45 | static int imx6q_set_target(struct cpufreq_policy *policy, unsigned int index) |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 46 | { |
Nishanth Menon | 47d43ba | 2013-09-19 16:03:51 -0500 | [diff] [blame] | 47 | struct dev_pm_opp *opp; |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 48 | unsigned long freq_hz, volt, volt_old; |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 49 | unsigned int old_freq, new_freq; |
Leonard Crestez | fded5fc | 2017-08-28 14:05:18 +0300 | [diff] [blame] | 50 | bool pll1_sys_temp_enabled = false; |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 51 | int ret; |
| 52 | |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 53 | new_freq = freq_table[index].frequency; |
| 54 | freq_hz = new_freq * 1000; |
| 55 | old_freq = clk_get_rate(arm_clk) / 1000; |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 56 | |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 57 | opp = dev_pm_opp_find_freq_ceil(cpu_dev, &freq_hz); |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 58 | if (IS_ERR(opp)) { |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 59 | dev_err(cpu_dev, "failed to find OPP for %ld\n", freq_hz); |
| 60 | return PTR_ERR(opp); |
| 61 | } |
| 62 | |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 63 | volt = dev_pm_opp_get_voltage(opp); |
Viresh Kumar | 8a31d9d9 | 2017-01-23 10:11:47 +0530 | [diff] [blame] | 64 | dev_pm_opp_put(opp); |
| 65 | |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 66 | volt_old = regulator_get_voltage(arm_reg); |
| 67 | |
| 68 | dev_dbg(cpu_dev, "%u MHz, %ld mV --> %u MHz, %ld mV\n", |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 69 | old_freq / 1000, volt_old / 1000, |
| 70 | new_freq / 1000, volt / 1000); |
Viresh Kumar | 5a571c3 | 2013-06-19 11:18:20 +0530 | [diff] [blame] | 71 | |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 72 | /* scaling up? scale voltage before frequency */ |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 73 | if (new_freq > old_freq) { |
Anson Huang | 22d0628 | 2014-06-20 15:42:18 +0800 | [diff] [blame] | 74 | if (!IS_ERR(pu_reg)) { |
| 75 | ret = regulator_set_voltage_tol(pu_reg, imx6_soc_volt[index], 0); |
| 76 | if (ret) { |
| 77 | dev_err(cpu_dev, "failed to scale vddpu up: %d\n", ret); |
| 78 | return ret; |
| 79 | } |
Anson Huang | b4573d1d | 2013-12-19 09:16:47 -0500 | [diff] [blame] | 80 | } |
| 81 | ret = regulator_set_voltage_tol(soc_reg, imx6_soc_volt[index], 0); |
| 82 | if (ret) { |
| 83 | dev_err(cpu_dev, "failed to scale vddsoc up: %d\n", ret); |
| 84 | return ret; |
| 85 | } |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 86 | ret = regulator_set_voltage_tol(arm_reg, volt, 0); |
| 87 | if (ret) { |
| 88 | dev_err(cpu_dev, |
| 89 | "failed to scale vddarm up: %d\n", ret); |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 90 | return ret; |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 91 | } |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 92 | } |
| 93 | |
| 94 | /* |
| 95 | * The setpoints are selected per PLL/PDF frequencies, so we need to |
| 96 | * reprogram PLL for frequency scaling. The procedure of reprogramming |
| 97 | * PLL1 is as below. |
Bai Ping | a35fc5a | 2015-09-11 23:41:05 +0800 | [diff] [blame] | 98 | * For i.MX6UL, it has a secondary clk mux, the cpu frequency change |
| 99 | * flow is slightly different from other i.MX6 OSC. |
| 100 | * The cpu frequeny change flow for i.MX6(except i.MX6UL) is as below: |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 101 | * - Enable pll2_pfd2_396m_clk and reparent pll1_sw_clk to it |
| 102 | * - Reprogram pll1_sys_clk and reparent pll1_sw_clk back to it |
| 103 | * - Disable pll2_pfd2_396m_clk |
| 104 | */ |
Octavian Purdila | 3fafb4e | 2017-05-30 18:57:18 +0300 | [diff] [blame] | 105 | if (of_machine_is_compatible("fsl,imx6ul") || |
| 106 | of_machine_is_compatible("fsl,imx6ull")) { |
Bai Ping | a35fc5a | 2015-09-11 23:41:05 +0800 | [diff] [blame] | 107 | /* |
| 108 | * When changing pll1_sw_clk's parent to pll1_sys_clk, |
| 109 | * CPU may run at higher than 528MHz, this will lead to |
| 110 | * the system unstable if the voltage is lower than the |
| 111 | * voltage of 528MHz, so lower the CPU frequency to one |
| 112 | * half before changing CPU frequency. |
| 113 | */ |
| 114 | clk_set_rate(arm_clk, (old_freq >> 1) * 1000); |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 115 | clk_set_parent(pll1_sw_clk, pll1_sys_clk); |
Bai Ping | a35fc5a | 2015-09-11 23:41:05 +0800 | [diff] [blame] | 116 | if (freq_hz > clk_get_rate(pll2_pfd2_396m_clk)) |
| 117 | clk_set_parent(secondary_sel_clk, pll2_bus_clk); |
| 118 | else |
| 119 | clk_set_parent(secondary_sel_clk, pll2_pfd2_396m_clk); |
| 120 | clk_set_parent(step_clk, secondary_sel_clk); |
| 121 | clk_set_parent(pll1_sw_clk, step_clk); |
| 122 | } else { |
| 123 | clk_set_parent(step_clk, pll2_pfd2_396m_clk); |
| 124 | clk_set_parent(pll1_sw_clk, step_clk); |
| 125 | if (freq_hz > clk_get_rate(pll2_pfd2_396m_clk)) { |
| 126 | clk_set_rate(pll1_sys_clk, new_freq * 1000); |
| 127 | clk_set_parent(pll1_sw_clk, pll1_sys_clk); |
Leonard Crestez | fded5fc | 2017-08-28 14:05:18 +0300 | [diff] [blame] | 128 | } else { |
| 129 | /* pll1_sys needs to be enabled for divider rate change to work. */ |
| 130 | pll1_sys_temp_enabled = true; |
| 131 | clk_prepare_enable(pll1_sys_clk); |
Bai Ping | a35fc5a | 2015-09-11 23:41:05 +0800 | [diff] [blame] | 132 | } |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 133 | } |
| 134 | |
| 135 | /* Ensure the arm clock divider is what we expect */ |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 136 | ret = clk_set_rate(arm_clk, new_freq * 1000); |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 137 | if (ret) { |
| 138 | dev_err(cpu_dev, "failed to set clock rate: %d\n", ret); |
| 139 | regulator_set_voltage_tol(arm_reg, volt_old, 0); |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 140 | return ret; |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 141 | } |
| 142 | |
Leonard Crestez | fded5fc | 2017-08-28 14:05:18 +0300 | [diff] [blame] | 143 | /* PLL1 is only needed until after ARM-PODF is set. */ |
| 144 | if (pll1_sys_temp_enabled) |
| 145 | clk_disable_unprepare(pll1_sys_clk); |
| 146 | |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 147 | /* scaling down? scale voltage after frequency */ |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 148 | if (new_freq < old_freq) { |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 149 | ret = regulator_set_voltage_tol(arm_reg, volt, 0); |
Viresh Kumar | 5a571c3 | 2013-06-19 11:18:20 +0530 | [diff] [blame] | 150 | if (ret) { |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 151 | dev_warn(cpu_dev, |
| 152 | "failed to scale vddarm down: %d\n", ret); |
Viresh Kumar | 5a571c3 | 2013-06-19 11:18:20 +0530 | [diff] [blame] | 153 | ret = 0; |
| 154 | } |
Anson Huang | b4573d1d | 2013-12-19 09:16:47 -0500 | [diff] [blame] | 155 | ret = regulator_set_voltage_tol(soc_reg, imx6_soc_volt[index], 0); |
| 156 | if (ret) { |
| 157 | dev_warn(cpu_dev, "failed to scale vddsoc down: %d\n", ret); |
| 158 | ret = 0; |
| 159 | } |
Anson Huang | 22d0628 | 2014-06-20 15:42:18 +0800 | [diff] [blame] | 160 | if (!IS_ERR(pu_reg)) { |
| 161 | ret = regulator_set_voltage_tol(pu_reg, imx6_soc_volt[index], 0); |
| 162 | if (ret) { |
| 163 | dev_warn(cpu_dev, "failed to scale vddpu down: %d\n", ret); |
| 164 | ret = 0; |
| 165 | } |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 166 | } |
| 167 | } |
| 168 | |
Viresh Kumar | d4019f0 | 2013-08-14 19:38:24 +0530 | [diff] [blame] | 169 | return 0; |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 170 | } |
| 171 | |
| 172 | static int imx6q_cpufreq_init(struct cpufreq_policy *policy) |
| 173 | { |
Leonard Crestez | 5aa1599 | 2017-04-04 20:04:12 +0300 | [diff] [blame] | 174 | int ret; |
| 175 | |
Viresh Kumar | 652ed95 | 2014-01-09 20:38:43 +0530 | [diff] [blame] | 176 | policy->clk = arm_clk; |
Leonard Crestez | 5aa1599 | 2017-04-04 20:04:12 +0300 | [diff] [blame] | 177 | ret = cpufreq_generic_init(policy, freq_table, transition_latency); |
| 178 | policy->suspend_freq = policy->max; |
| 179 | |
| 180 | return ret; |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 181 | } |
| 182 | |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 183 | static struct cpufreq_driver imx6q_cpufreq_driver = { |
Viresh Kumar | ae6b427 | 2013-12-03 11:20:45 +0530 | [diff] [blame] | 184 | .flags = CPUFREQ_NEED_INITIAL_FREQ_CHECK, |
Viresh Kumar | 4f6ba38 | 2013-10-03 20:28:08 +0530 | [diff] [blame] | 185 | .verify = cpufreq_generic_frequency_table_verify, |
Viresh Kumar | 9c0ebcf | 2013-10-25 19:45:48 +0530 | [diff] [blame] | 186 | .target_index = imx6q_set_target, |
Viresh Kumar | 652ed95 | 2014-01-09 20:38:43 +0530 | [diff] [blame] | 187 | .get = cpufreq_generic_get, |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 188 | .init = imx6q_cpufreq_init, |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 189 | .name = "imx6q-cpufreq", |
Viresh Kumar | 4f6ba38 | 2013-10-03 20:28:08 +0530 | [diff] [blame] | 190 | .attr = cpufreq_generic_attr, |
Leonard Crestez | 5aa1599 | 2017-04-04 20:04:12 +0300 | [diff] [blame] | 191 | .suspend = cpufreq_generic_suspend, |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 192 | }; |
| 193 | |
| 194 | static int imx6q_cpufreq_probe(struct platform_device *pdev) |
| 195 | { |
| 196 | struct device_node *np; |
Nishanth Menon | 47d43ba | 2013-09-19 16:03:51 -0500 | [diff] [blame] | 197 | struct dev_pm_opp *opp; |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 198 | unsigned long min_volt, max_volt; |
| 199 | int num, ret; |
Anson Huang | b4573d1d | 2013-12-19 09:16:47 -0500 | [diff] [blame] | 200 | const struct property *prop; |
| 201 | const __be32 *val; |
| 202 | u32 nr, i, j; |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 203 | |
Sudeep KarkadaNagesha | b494b48 | 2013-09-10 18:59:47 +0100 | [diff] [blame] | 204 | cpu_dev = get_cpu_device(0); |
| 205 | if (!cpu_dev) { |
| 206 | pr_err("failed to get cpu0 device\n"); |
| 207 | return -ENODEV; |
| 208 | } |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 209 | |
Sudeep KarkadaNagesha | cdc58d6 | 2013-06-17 14:58:48 +0100 | [diff] [blame] | 210 | np = of_node_get(cpu_dev->of_node); |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 211 | if (!np) { |
| 212 | dev_err(cpu_dev, "failed to find cpu0 node\n"); |
| 213 | return -ENOENT; |
| 214 | } |
| 215 | |
Philipp Zabel | f8269c1 | 2014-05-14 18:02:23 +0200 | [diff] [blame] | 216 | arm_clk = clk_get(cpu_dev, "arm"); |
| 217 | pll1_sys_clk = clk_get(cpu_dev, "pll1_sys"); |
| 218 | pll1_sw_clk = clk_get(cpu_dev, "pll1_sw"); |
| 219 | step_clk = clk_get(cpu_dev, "step"); |
| 220 | pll2_pfd2_396m_clk = clk_get(cpu_dev, "pll2_pfd2_396m"); |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 221 | if (IS_ERR(arm_clk) || IS_ERR(pll1_sys_clk) || IS_ERR(pll1_sw_clk) || |
| 222 | IS_ERR(step_clk) || IS_ERR(pll2_pfd2_396m_clk)) { |
| 223 | dev_err(cpu_dev, "failed to get clocks\n"); |
| 224 | ret = -ENOENT; |
Philipp Zabel | f8269c1 | 2014-05-14 18:02:23 +0200 | [diff] [blame] | 225 | goto put_clk; |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 226 | } |
| 227 | |
Octavian Purdila | 3fafb4e | 2017-05-30 18:57:18 +0300 | [diff] [blame] | 228 | if (of_machine_is_compatible("fsl,imx6ul") || |
| 229 | of_machine_is_compatible("fsl,imx6ull")) { |
Bai Ping | a35fc5a | 2015-09-11 23:41:05 +0800 | [diff] [blame] | 230 | pll2_bus_clk = clk_get(cpu_dev, "pll2_bus"); |
| 231 | secondary_sel_clk = clk_get(cpu_dev, "secondary_sel"); |
| 232 | if (IS_ERR(pll2_bus_clk) || IS_ERR(secondary_sel_clk)) { |
| 233 | dev_err(cpu_dev, "failed to get clocks specific to imx6ul\n"); |
| 234 | ret = -ENOENT; |
| 235 | goto put_clk; |
| 236 | } |
| 237 | } |
| 238 | |
Philipp Zabel | f8269c1 | 2014-05-14 18:02:23 +0200 | [diff] [blame] | 239 | arm_reg = regulator_get(cpu_dev, "arm"); |
Anson Huang | 22d0628 | 2014-06-20 15:42:18 +0800 | [diff] [blame] | 240 | pu_reg = regulator_get_optional(cpu_dev, "pu"); |
Philipp Zabel | f8269c1 | 2014-05-14 18:02:23 +0200 | [diff] [blame] | 241 | soc_reg = regulator_get(cpu_dev, "soc"); |
Irina Tirdea | 54cad2f | 2017-04-04 20:04:11 +0300 | [diff] [blame] | 242 | if (PTR_ERR(arm_reg) == -EPROBE_DEFER || |
| 243 | PTR_ERR(soc_reg) == -EPROBE_DEFER || |
| 244 | PTR_ERR(pu_reg) == -EPROBE_DEFER) { |
| 245 | ret = -EPROBE_DEFER; |
| 246 | dev_dbg(cpu_dev, "regulators not ready, defer\n"); |
| 247 | goto put_reg; |
| 248 | } |
Anson Huang | 22d0628 | 2014-06-20 15:42:18 +0800 | [diff] [blame] | 249 | if (IS_ERR(arm_reg) || IS_ERR(soc_reg)) { |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 250 | dev_err(cpu_dev, "failed to get regulators\n"); |
| 251 | ret = -ENOENT; |
Philipp Zabel | f8269c1 | 2014-05-14 18:02:23 +0200 | [diff] [blame] | 252 | goto put_reg; |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 253 | } |
| 254 | |
John Tobias | 20b7cbe | 2013-12-19 22:56:28 -0800 | [diff] [blame] | 255 | /* |
| 256 | * We expect an OPP table supplied by platform. |
| 257 | * Just, incase the platform did not supply the OPP |
| 258 | * table, it will try to get it. |
| 259 | */ |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 260 | num = dev_pm_opp_get_opp_count(cpu_dev); |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 261 | if (num < 0) { |
Viresh Kumar | 8f8d37b | 2015-09-04 13:47:24 +0530 | [diff] [blame] | 262 | ret = dev_pm_opp_of_add_table(cpu_dev); |
John Tobias | 20b7cbe | 2013-12-19 22:56:28 -0800 | [diff] [blame] | 263 | if (ret < 0) { |
| 264 | dev_err(cpu_dev, "failed to init OPP table: %d\n", ret); |
Philipp Zabel | f8269c1 | 2014-05-14 18:02:23 +0200 | [diff] [blame] | 265 | goto put_reg; |
John Tobias | 20b7cbe | 2013-12-19 22:56:28 -0800 | [diff] [blame] | 266 | } |
| 267 | |
Viresh Kumar | cc87b8a | 2014-11-25 16:04:23 +0530 | [diff] [blame] | 268 | /* Because we have added the OPPs here, we must free them */ |
| 269 | free_opp = true; |
| 270 | |
John Tobias | 20b7cbe | 2013-12-19 22:56:28 -0800 | [diff] [blame] | 271 | num = dev_pm_opp_get_opp_count(cpu_dev); |
| 272 | if (num < 0) { |
| 273 | ret = num; |
| 274 | dev_err(cpu_dev, "no OPP table is found: %d\n", ret); |
Viresh Kumar | cc87b8a | 2014-11-25 16:04:23 +0530 | [diff] [blame] | 275 | goto out_free_opp; |
John Tobias | 20b7cbe | 2013-12-19 22:56:28 -0800 | [diff] [blame] | 276 | } |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 277 | } |
| 278 | |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 279 | ret = dev_pm_opp_init_cpufreq_table(cpu_dev, &freq_table); |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 280 | if (ret) { |
| 281 | dev_err(cpu_dev, "failed to init cpufreq table: %d\n", ret); |
Christophe Jaillet | eafca85 | 2017-04-09 09:33:52 +0200 | [diff] [blame] | 282 | goto out_free_opp; |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 283 | } |
| 284 | |
Anson Huang | b4573d1d | 2013-12-19 09:16:47 -0500 | [diff] [blame] | 285 | /* Make imx6_soc_volt array's size same as arm opp number */ |
| 286 | imx6_soc_volt = devm_kzalloc(cpu_dev, sizeof(*imx6_soc_volt) * num, GFP_KERNEL); |
| 287 | if (imx6_soc_volt == NULL) { |
| 288 | ret = -ENOMEM; |
| 289 | goto free_freq_table; |
| 290 | } |
| 291 | |
| 292 | prop = of_find_property(np, "fsl,soc-operating-points", NULL); |
| 293 | if (!prop || !prop->value) |
| 294 | goto soc_opp_out; |
| 295 | |
| 296 | /* |
| 297 | * Each OPP is a set of tuples consisting of frequency and |
| 298 | * voltage like <freq-kHz vol-uV>. |
| 299 | */ |
| 300 | nr = prop->length / sizeof(u32); |
| 301 | if (nr % 2 || (nr / 2) < num) |
| 302 | goto soc_opp_out; |
| 303 | |
| 304 | for (j = 0; j < num; j++) { |
| 305 | val = prop->value; |
| 306 | for (i = 0; i < nr / 2; i++) { |
| 307 | unsigned long freq = be32_to_cpup(val++); |
| 308 | unsigned long volt = be32_to_cpup(val++); |
| 309 | if (freq_table[j].frequency == freq) { |
| 310 | imx6_soc_volt[soc_opp_count++] = volt; |
| 311 | break; |
| 312 | } |
| 313 | } |
| 314 | } |
| 315 | |
| 316 | soc_opp_out: |
| 317 | /* use fixed soc opp volt if no valid soc opp info found in dtb */ |
| 318 | if (soc_opp_count != num) { |
| 319 | dev_warn(cpu_dev, "can NOT find valid fsl,soc-operating-points property in dtb, use default value!\n"); |
| 320 | for (j = 0; j < num; j++) |
| 321 | imx6_soc_volt[j] = PU_SOC_VOLTAGE_NORMAL; |
| 322 | if (freq_table[num - 1].frequency * 1000 == FREQ_1P2_GHZ) |
| 323 | imx6_soc_volt[num - 1] = PU_SOC_VOLTAGE_HIGH; |
| 324 | } |
| 325 | |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 326 | if (of_property_read_u32(np, "clock-latency", &transition_latency)) |
| 327 | transition_latency = CPUFREQ_ETERNAL; |
| 328 | |
| 329 | /* |
Anson Huang | b4573d1d | 2013-12-19 09:16:47 -0500 | [diff] [blame] | 330 | * Calculate the ramp time for max voltage change in the |
| 331 | * VDDSOC and VDDPU regulators. |
| 332 | */ |
| 333 | ret = regulator_set_voltage_time(soc_reg, imx6_soc_volt[0], imx6_soc_volt[num - 1]); |
| 334 | if (ret > 0) |
| 335 | transition_latency += ret * 1000; |
Anson Huang | 22d0628 | 2014-06-20 15:42:18 +0800 | [diff] [blame] | 336 | if (!IS_ERR(pu_reg)) { |
| 337 | ret = regulator_set_voltage_time(pu_reg, imx6_soc_volt[0], imx6_soc_volt[num - 1]); |
| 338 | if (ret > 0) |
| 339 | transition_latency += ret * 1000; |
| 340 | } |
Anson Huang | b4573d1d | 2013-12-19 09:16:47 -0500 | [diff] [blame] | 341 | |
| 342 | /* |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 343 | * OPP is maintained in order of increasing frequency, and |
| 344 | * freq_table initialised from OPP is therefore sorted in the |
| 345 | * same order. |
| 346 | */ |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 347 | opp = dev_pm_opp_find_freq_exact(cpu_dev, |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 348 | freq_table[0].frequency * 1000, true); |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 349 | min_volt = dev_pm_opp_get_voltage(opp); |
Viresh Kumar | 8a31d9d9 | 2017-01-23 10:11:47 +0530 | [diff] [blame] | 350 | dev_pm_opp_put(opp); |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 351 | opp = dev_pm_opp_find_freq_exact(cpu_dev, |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 352 | freq_table[--num].frequency * 1000, true); |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 353 | max_volt = dev_pm_opp_get_voltage(opp); |
Viresh Kumar | 8a31d9d9 | 2017-01-23 10:11:47 +0530 | [diff] [blame] | 354 | dev_pm_opp_put(opp); |
| 355 | |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 356 | ret = regulator_set_voltage_time(arm_reg, min_volt, max_volt); |
| 357 | if (ret > 0) |
| 358 | transition_latency += ret * 1000; |
| 359 | |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 360 | ret = cpufreq_register_driver(&imx6q_cpufreq_driver); |
| 361 | if (ret) { |
| 362 | dev_err(cpu_dev, "failed register driver: %d\n", ret); |
| 363 | goto free_freq_table; |
| 364 | } |
| 365 | |
| 366 | of_node_put(np); |
| 367 | return 0; |
| 368 | |
| 369 | free_freq_table: |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 370 | dev_pm_opp_free_cpufreq_table(cpu_dev, &freq_table); |
Viresh Kumar | cc87b8a | 2014-11-25 16:04:23 +0530 | [diff] [blame] | 371 | out_free_opp: |
| 372 | if (free_opp) |
Viresh Kumar | 8f8d37b | 2015-09-04 13:47:24 +0530 | [diff] [blame] | 373 | dev_pm_opp_of_remove_table(cpu_dev); |
Philipp Zabel | f8269c1 | 2014-05-14 18:02:23 +0200 | [diff] [blame] | 374 | put_reg: |
| 375 | if (!IS_ERR(arm_reg)) |
| 376 | regulator_put(arm_reg); |
| 377 | if (!IS_ERR(pu_reg)) |
| 378 | regulator_put(pu_reg); |
| 379 | if (!IS_ERR(soc_reg)) |
| 380 | regulator_put(soc_reg); |
| 381 | put_clk: |
| 382 | if (!IS_ERR(arm_clk)) |
| 383 | clk_put(arm_clk); |
| 384 | if (!IS_ERR(pll1_sys_clk)) |
| 385 | clk_put(pll1_sys_clk); |
| 386 | if (!IS_ERR(pll1_sw_clk)) |
| 387 | clk_put(pll1_sw_clk); |
| 388 | if (!IS_ERR(step_clk)) |
| 389 | clk_put(step_clk); |
| 390 | if (!IS_ERR(pll2_pfd2_396m_clk)) |
| 391 | clk_put(pll2_pfd2_396m_clk); |
Bai Ping | a35fc5a | 2015-09-11 23:41:05 +0800 | [diff] [blame] | 392 | if (!IS_ERR(pll2_bus_clk)) |
| 393 | clk_put(pll2_bus_clk); |
| 394 | if (!IS_ERR(secondary_sel_clk)) |
| 395 | clk_put(secondary_sel_clk); |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 396 | of_node_put(np); |
| 397 | return ret; |
| 398 | } |
| 399 | |
| 400 | static int imx6q_cpufreq_remove(struct platform_device *pdev) |
| 401 | { |
| 402 | cpufreq_unregister_driver(&imx6q_cpufreq_driver); |
Nishanth Menon | 5d4879c | 2013-09-19 16:03:50 -0500 | [diff] [blame] | 403 | dev_pm_opp_free_cpufreq_table(cpu_dev, &freq_table); |
Viresh Kumar | cc87b8a | 2014-11-25 16:04:23 +0530 | [diff] [blame] | 404 | if (free_opp) |
Viresh Kumar | 8f8d37b | 2015-09-04 13:47:24 +0530 | [diff] [blame] | 405 | dev_pm_opp_of_remove_table(cpu_dev); |
Philipp Zabel | f8269c1 | 2014-05-14 18:02:23 +0200 | [diff] [blame] | 406 | regulator_put(arm_reg); |
Anson Huang | 22d0628 | 2014-06-20 15:42:18 +0800 | [diff] [blame] | 407 | if (!IS_ERR(pu_reg)) |
| 408 | regulator_put(pu_reg); |
Philipp Zabel | f8269c1 | 2014-05-14 18:02:23 +0200 | [diff] [blame] | 409 | regulator_put(soc_reg); |
| 410 | clk_put(arm_clk); |
| 411 | clk_put(pll1_sys_clk); |
| 412 | clk_put(pll1_sw_clk); |
| 413 | clk_put(step_clk); |
| 414 | clk_put(pll2_pfd2_396m_clk); |
Bai Ping | a35fc5a | 2015-09-11 23:41:05 +0800 | [diff] [blame] | 415 | clk_put(pll2_bus_clk); |
| 416 | clk_put(secondary_sel_clk); |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 417 | |
| 418 | return 0; |
| 419 | } |
| 420 | |
| 421 | static struct platform_driver imx6q_cpufreq_platdrv = { |
| 422 | .driver = { |
| 423 | .name = "imx6q-cpufreq", |
Shawn Guo | 1dd538f | 2013-02-04 05:46:29 +0000 | [diff] [blame] | 424 | }, |
| 425 | .probe = imx6q_cpufreq_probe, |
| 426 | .remove = imx6q_cpufreq_remove, |
| 427 | }; |
| 428 | module_platform_driver(imx6q_cpufreq_platdrv); |
| 429 | |
| 430 | MODULE_AUTHOR("Shawn Guo <shawn.guo@linaro.org>"); |
| 431 | MODULE_DESCRIPTION("Freescale i.MX6Q cpufreq driver"); |
| 432 | MODULE_LICENSE("GPL"); |