blob: d97ad74c72793bf8cac52449829aa72c774afec7 [file] [log] [blame]
Mingkai Hu3fce1c02011-06-28 15:52:34 +08001/*
Mingkai Hud3133762011-08-26 18:45:03 +08002 * P2041RDB Device Tree Source
Mingkai Hu3fce1c02011-06-28 15:52:34 +08003 *
4 * Copyright 2011 Freescale Semiconductor Inc.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 *
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
21 * later version.
22 *
23 * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
Kumar Gala8b8673b2011-11-07 10:58:28 -060035/include/ "fsl/p2041si-pre.dtsi"
Mingkai Hu3fce1c02011-06-28 15:52:34 +080036
37/ {
Mingkai Hud3133762011-08-26 18:45:03 +080038 model = "fsl,P2041RDB";
39 compatible = "fsl,P2041RDB";
Mingkai Hu3fce1c02011-06-28 15:52:34 +080040 #address-cells = <2>;
41 #size-cells = <2>;
42 interrupt-parent = <&mpic>;
43
44 memory {
45 device_type = "memory";
46 };
47
Stephen Georgeb9df0222011-09-16 10:36:34 -050048 dcsr: dcsr@f00000000 {
49 ranges = <0x00000000 0xf 0x00000000 0x01008000>;
50 };
51
Mingkai Hu3fce1c02011-06-28 15:52:34 +080052 soc: soc@ffe000000 {
Kumar Gala8b8673b2011-11-07 10:58:28 -060053 ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
54 reg = <0xf 0xfe000000 0 0x00001000>;
Mingkai Hu3fce1c02011-06-28 15:52:34 +080055 spi@110000 {
56 flash@0 {
57 #address-cells = <1>;
58 #size-cells = <1>;
59 compatible = "spansion,s25sl12801";
60 reg = <0>;
61 spi-max-frequency = <40000000>; /* input clock */
62 partition@u-boot {
63 label = "u-boot";
64 reg = <0x00000000 0x00100000>;
65 read-only;
66 };
67 partition@kernel {
68 label = "kernel";
69 reg = <0x00100000 0x00500000>;
70 read-only;
71 };
72 partition@dtb {
73 label = "dtb";
74 reg = <0x00600000 0x00100000>;
75 read-only;
76 };
77 partition@fs {
78 label = "file system";
79 reg = <0x00700000 0x00900000>;
80 };
81 };
82 };
83
84 i2c@118000 {
85 lm75b@48 {
86 compatible = "nxp,lm75a";
87 reg = <0x48>;
88 };
89 eeprom@50 {
90 compatible = "at24,24c256";
91 reg = <0x50>;
92 };
93 rtc@68 {
94 compatible = "pericom,pt7c4338";
95 reg = <0x68>;
96 };
Jia Hongtao17ae4f02012-08-28 10:00:55 +080097 adt7461@4c {
98 compatible = "adi,adt7461";
99 reg = <0x4c>;
100 };
Mingkai Hu3fce1c02011-06-28 15:52:34 +0800101 };
102
103 i2c@118100 {
104 eeprom@50 {
105 compatible = "at24,24c256";
106 reg = <0x50>;
107 };
108 };
109
Mingkai Hu3fce1c02011-06-28 15:52:34 +0800110 usb1: usb@211000 {
111 dr_mode = "host";
Mingkai Hu3fce1c02011-06-28 15:52:34 +0800112 };
113 };
114
Kumar Gala54986962011-11-17 08:01:40 -0600115 rio: rapidio@ffe0c0000 {
116 reg = <0xf 0xfe0c0000 0 0x11000>;
117
118 port1 {
119 ranges = <0 0 0xc 0x20000000 0 0x10000000>;
120 };
121 port2 {
122 ranges = <0 0 0xc 0x30000000 0 0x10000000>;
123 };
124 };
125
Kumar Gala8b8673b2011-11-07 10:58:28 -0600126 lbc: localbus@ffe124000 {
Mingkai Hu3fce1c02011-06-28 15:52:34 +0800127 reg = <0xf 0xfe124000 0 0x1000>;
Shaohui Xieaeccf892012-06-29 17:41:11 +0800128 ranges = <0 0 0xf 0xe8000000 0x08000000
129 1 0 0xf 0xffa00000 0x00040000>;
Mingkai Hu3fce1c02011-06-28 15:52:34 +0800130
131 flash@0,0 {
132 compatible = "cfi-flash";
133 reg = <0 0 0x08000000>;
134 bank-width = <2>;
135 device-width = <2>;
136 };
Shaohui Xieaeccf892012-06-29 17:41:11 +0800137
138 nand@1,0 {
139 #address-cells = <1>;
140 #size-cells = <1>;
141 compatible = "fsl,elbc-fcm-nand";
142 reg = <0x1 0x0 0x40000>;
143
144 partition@0 {
145 label = "NAND U-Boot Image";
146 reg = <0x0 0x02000000>;
147 read-only;
148 };
149
150 partition@2000000 {
151 label = "NAND Root File System";
152 reg = <0x02000000 0x10000000>;
153 };
154
155 partition@12000000 {
156 label = "NAND Compressed RFS Image";
157 reg = <0x12000000 0x08000000>;
158 };
159
160 partition@1a000000 {
161 label = "NAND Linux Kernel Image";
162 reg = <0x1a000000 0x04000000>;
163 };
164
165 partition@1e000000 {
166 label = "NAND DTB Image";
167 reg = <0x1e000000 0x01000000>;
168 };
169
170 partition@1f000000 {
171 label = "NAND Writable User area";
172 reg = <0x1f000000 0x01000000>;
173 };
174 };
Mingkai Hu3fce1c02011-06-28 15:52:34 +0800175 };
176
177 pci0: pcie@ffe200000 {
178 reg = <0xf 0xfe200000 0 0x1000>;
179 ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
180 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
181 pcie@0 {
182 ranges = <0x02000000 0 0xe0000000
183 0x02000000 0 0xe0000000
184 0 0x20000000
185
186 0x01000000 0 0x00000000
187 0x01000000 0 0x00000000
188 0 0x00010000>;
189 };
190 };
191
192 pci1: pcie@ffe201000 {
193 reg = <0xf 0xfe201000 0 0x1000>;
194 ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
195 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
196 pcie@0 {
197 ranges = <0x02000000 0 0xe0000000
198 0x02000000 0 0xe0000000
199 0 0x20000000
200
201 0x01000000 0 0x00000000
202 0x01000000 0 0x00000000
203 0 0x00010000>;
204 };
205 };
206
207 pci2: pcie@ffe202000 {
208 reg = <0xf 0xfe202000 0 0x1000>;
209 ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
210 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
211 pcie@0 {
212 ranges = <0x02000000 0 0xe0000000
213 0x02000000 0 0xe0000000
214 0 0x20000000
215
216 0x01000000 0 0x00000000
217 0x01000000 0 0x00000000
218 0 0x00010000>;
219 };
220 };
221};
Kumar Gala8b8673b2011-11-07 10:58:28 -0600222
223/include/ "fsl/p2041si-post.dtsi"