Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 1 | /* |
| 2 | * OMAP3/4 Voltage Controller (VC) structure and macro definitions |
| 3 | * |
| 4 | * Copyright (C) 2007, 2010 Texas Instruments, Inc. |
| 5 | * Rajendra Nayak <rnayak@ti.com> |
| 6 | * Lesly A M <x0080970@ti.com> |
| 7 | * Thara Gopinath <thara@ti.com> |
| 8 | * |
| 9 | * Copyright (C) 2008, 2011 Nokia Corporation |
| 10 | * Kalle Jokiniemi |
| 11 | * Paul Walmsley |
| 12 | * |
| 13 | * This program is free software; you can redistribute it and/or |
| 14 | * modify it under the terms of the GNU General Public License version |
| 15 | * 2 as published by the Free Software Foundation. |
| 16 | */ |
| 17 | #ifndef __ARCH_ARM_MACH_OMAP2_VC_H |
| 18 | #define __ARCH_ARM_MACH_OMAP2_VC_H |
| 19 | |
| 20 | #include <linux/kernel.h> |
| 21 | |
Kevin Hilman | ccd5ca7 | 2011-03-21 14:08:55 -0700 | [diff] [blame] | 22 | struct voltagedomain; |
| 23 | |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 24 | /** |
Kevin Hilman | d84adcf | 2011-03-22 16:14:57 -0700 | [diff] [blame] | 25 | * struct omap_vc_common - per-VC register/bitfield data |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 26 | * @cmd_on_mask: ON bitmask in PRM_VC_CMD_VAL* register |
| 27 | * @valid: VALID bitmask in PRM_VC_BYPASS_VAL register |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 28 | * @bypass_val_reg: Offset of PRM_VC_BYPASS_VAL reg from PRM start |
| 29 | * @data_shift: DATA field shift in PRM_VC_BYPASS_VAL register |
| 30 | * @slaveaddr_shift: SLAVEADDR field shift in PRM_VC_BYPASS_VAL register |
| 31 | * @regaddr_shift: REGADDR field shift in PRM_VC_BYPASS_VAL register |
| 32 | * @cmd_on_shift: ON field shift in PRM_VC_CMD_VAL_* register |
| 33 | * @cmd_onlp_shift: ONLP field shift in PRM_VC_CMD_VAL_* register |
| 34 | * @cmd_ret_shift: RET field shift in PRM_VC_CMD_VAL_* register |
| 35 | * @cmd_off_shift: OFF field shift in PRM_VC_CMD_VAL_* register |
Kevin Hilman | f539548 | 2011-03-30 16:36:30 -0700 | [diff] [blame] | 36 | * @i2c_cfg_reg: I2C configuration register offset |
Tony Lindgren | 102bcb6 | 2015-05-04 08:54:41 -0700 | [diff] [blame] | 37 | * @i2c_cfg_clear_mask: high-speed mode bit clear mask in I2C config register |
Kevin Hilman | f539548 | 2011-03-30 16:36:30 -0700 | [diff] [blame] | 38 | * @i2c_cfg_hsen_mask: high-speed mode bit field mask in I2C config register |
| 39 | * @i2c_mcode_mask: MCODE field mask for I2C config register |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 40 | * |
| 41 | * XXX One of cmd_on_mask and cmd_on_shift are not needed |
| 42 | * XXX VALID should probably be a shift, not a mask |
| 43 | */ |
Kevin Hilman | d84adcf | 2011-03-22 16:14:57 -0700 | [diff] [blame] | 44 | struct omap_vc_common { |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 45 | u32 cmd_on_mask; |
| 46 | u32 valid; |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 47 | u8 bypass_val_reg; |
| 48 | u8 data_shift; |
| 49 | u8 slaveaddr_shift; |
| 50 | u8 regaddr_shift; |
| 51 | u8 cmd_on_shift; |
| 52 | u8 cmd_onlp_shift; |
| 53 | u8 cmd_ret_shift; |
| 54 | u8 cmd_off_shift; |
Kevin Hilman | f539548 | 2011-03-30 16:36:30 -0700 | [diff] [blame] | 55 | u8 i2c_cfg_reg; |
Tony Lindgren | 102bcb6 | 2015-05-04 08:54:41 -0700 | [diff] [blame] | 56 | u8 i2c_cfg_clear_mask; |
Kevin Hilman | f539548 | 2011-03-30 16:36:30 -0700 | [diff] [blame] | 57 | u8 i2c_cfg_hsen_mask; |
| 58 | u8 i2c_mcode_mask; |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 59 | }; |
| 60 | |
Kevin Hilman | 24d3194 | 2011-03-29 15:57:16 -0700 | [diff] [blame] | 61 | /* omap_vc_channel.flags values */ |
| 62 | #define OMAP_VC_CHANNEL_DEFAULT BIT(0) |
Kevin Hilman | 8abc0b5 | 2011-06-02 17:28:13 -0700 | [diff] [blame] | 63 | #define OMAP_VC_CHANNEL_CFG_MUTANT BIT(1) |
Kevin Hilman | 24d3194 | 2011-03-29 15:57:16 -0700 | [diff] [blame] | 64 | |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 65 | /** |
Kevin Hilman | d84adcf | 2011-03-22 16:14:57 -0700 | [diff] [blame] | 66 | * struct omap_vc_channel - VC per-instance data |
Kevin Hilman | ba112a4 | 2011-03-29 14:02:36 -0700 | [diff] [blame] | 67 | * @i2c_slave_addr: I2C slave address of PMIC for this VC channel |
Kevin Hilman | e4e021c | 2011-06-09 11:01:55 -0700 | [diff] [blame] | 68 | * @volt_reg_addr: voltage configuration register address |
| 69 | * @cmd_reg_addr: command configuration register address |
Kevin Hilman | 5892bb1 | 2011-03-29 14:36:04 -0700 | [diff] [blame] | 70 | * @setup_time: setup time (in sys_clk cycles) of regulator for this channel |
Kevin Hilman | ce8ebe0 | 2011-03-30 11:01:10 -0700 | [diff] [blame] | 71 | * @cfg_channel: current value of VC channel configuration register |
Kevin Hilman | f539548 | 2011-03-30 16:36:30 -0700 | [diff] [blame] | 72 | * @i2c_high_speed: whether or not to use I2C high-speed mode |
Kevin Hilman | ce8ebe0 | 2011-03-30 11:01:10 -0700 | [diff] [blame] | 73 | * |
Kevin Hilman | d84adcf | 2011-03-22 16:14:57 -0700 | [diff] [blame] | 74 | * @common: pointer to VC common data for this platform |
Kevin Hilman | ba112a4 | 2011-03-29 14:02:36 -0700 | [diff] [blame] | 75 | * @smps_sa_mask: i2c slave address bitmask in the PRM_VC_SMPS_SA register |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 76 | * @smps_volra_mask: VOLRA* bitmask in the PRM_VC_VOL_RA register |
Kevin Hilman | e4e021c | 2011-06-09 11:01:55 -0700 | [diff] [blame] | 77 | * @smps_cmdra_mask: CMDRA* bitmask in the PRM_VC_CMD_RA register |
| 78 | * @cmdval_reg: register for on/ret/off voltage level values for this channel |
Kevin Hilman | 5876c94 | 2011-07-20 16:35:46 -0700 | [diff] [blame] | 79 | * @smps_sa_reg: Offset of PRM_VC_SMPS_SA reg from PRM start |
| 80 | * @smps_volra_reg: Offset of PRM_VC_SMPS_VOL_RA reg from PRM start |
| 81 | * @smps_cmdra_reg: Offset of PRM_VC_SMPS_CMD_RA reg from PRM start |
| 82 | * @cfg_channel_reg: VC channel configuration register |
Kevin Hilman | ce8ebe0 | 2011-03-30 11:01:10 -0700 | [diff] [blame] | 83 | * @cfg_channel_sa_shift: bit shift for slave address cfg_channel register |
Kevin Hilman | 24d3194 | 2011-03-29 15:57:16 -0700 | [diff] [blame] | 84 | * @flags: VC channel-specific flags (optional) |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 85 | */ |
Kevin Hilman | d84adcf | 2011-03-22 16:14:57 -0700 | [diff] [blame] | 86 | struct omap_vc_channel { |
Kevin Hilman | ba112a4 | 2011-03-29 14:02:36 -0700 | [diff] [blame] | 87 | /* channel state */ |
| 88 | u16 i2c_slave_addr; |
Kevin Hilman | e4e021c | 2011-06-09 11:01:55 -0700 | [diff] [blame] | 89 | u16 volt_reg_addr; |
| 90 | u16 cmd_reg_addr; |
Kevin Hilman | 24d3194 | 2011-03-29 15:57:16 -0700 | [diff] [blame] | 91 | u8 cfg_channel; |
Kevin Hilman | f539548 | 2011-03-30 16:36:30 -0700 | [diff] [blame] | 92 | bool i2c_high_speed; |
Kevin Hilman | ba112a4 | 2011-03-29 14:02:36 -0700 | [diff] [blame] | 93 | |
| 94 | /* register access data */ |
Kevin Hilman | d84adcf | 2011-03-22 16:14:57 -0700 | [diff] [blame] | 95 | const struct omap_vc_common *common; |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 96 | u32 smps_sa_mask; |
| 97 | u32 smps_volra_mask; |
Kevin Hilman | e4e021c | 2011-06-09 11:01:55 -0700 | [diff] [blame] | 98 | u32 smps_cmdra_mask; |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 99 | u8 cmdval_reg; |
Kevin Hilman | 5876c94 | 2011-07-20 16:35:46 -0700 | [diff] [blame] | 100 | u8 smps_sa_reg; |
| 101 | u8 smps_volra_reg; |
| 102 | u8 smps_cmdra_reg; |
| 103 | u8 cfg_channel_reg; |
Kevin Hilman | 24d3194 | 2011-03-29 15:57:16 -0700 | [diff] [blame] | 104 | u8 cfg_channel_sa_shift; |
| 105 | u8 flags; |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 106 | }; |
| 107 | |
Kevin Hilman | d84adcf | 2011-03-22 16:14:57 -0700 | [diff] [blame] | 108 | extern struct omap_vc_channel omap3_vc_mpu; |
| 109 | extern struct omap_vc_channel omap3_vc_core; |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 110 | |
Kevin Hilman | d84adcf | 2011-03-22 16:14:57 -0700 | [diff] [blame] | 111 | extern struct omap_vc_channel omap4_vc_mpu; |
| 112 | extern struct omap_vc_channel omap4_vc_iva; |
| 113 | extern struct omap_vc_channel omap4_vc_core; |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 114 | |
Tero Kristo | 8b5d8c0 | 2012-09-25 19:33:35 +0300 | [diff] [blame] | 115 | extern struct omap_vc_param omap3_mpu_vc_data; |
| 116 | extern struct omap_vc_param omap3_core_vc_data; |
| 117 | |
| 118 | extern struct omap_vc_param omap4_mpu_vc_data; |
| 119 | extern struct omap_vc_param omap4_iva_vc_data; |
| 120 | extern struct omap_vc_param omap4_core_vc_data; |
| 121 | |
Tony Lindgren | 3b8c4eb | 2014-05-05 17:27:35 -0700 | [diff] [blame] | 122 | void omap3_vc_set_pmic_signaling(int core_next_state); |
| 123 | |
| 124 | |
Kevin Hilman | ccd5ca7 | 2011-03-21 14:08:55 -0700 | [diff] [blame] | 125 | void omap_vc_init_channel(struct voltagedomain *voltdm); |
| 126 | int omap_vc_pre_scale(struct voltagedomain *voltdm, |
| 127 | unsigned long target_volt, |
| 128 | u8 *target_vsel, u8 *current_vsel); |
| 129 | void omap_vc_post_scale(struct voltagedomain *voltdm, |
| 130 | unsigned long target_volt, |
| 131 | u8 target_vsel, u8 current_vsel); |
Kevin Hilman | d84adcf | 2011-03-22 16:14:57 -0700 | [diff] [blame] | 132 | int omap_vc_bypass_scale(struct voltagedomain *voltdm, |
| 133 | unsigned long target_volt); |
Kevin Hilman | ccd5ca7 | 2011-03-21 14:08:55 -0700 | [diff] [blame] | 134 | |
Paul Walmsley | c0718df | 2011-03-10 22:17:45 -0700 | [diff] [blame] | 135 | #endif |
| 136 | |