Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * pci.c - Low-Level PCI Access in IA-64 |
| 3 | * |
| 4 | * Derived from bios32.c of i386 tree. |
| 5 | * |
| 6 | * (c) Copyright 2002, 2005 Hewlett-Packard Development Company, L.P. |
| 7 | * David Mosberger-Tang <davidm@hpl.hp.com> |
| 8 | * Bjorn Helgaas <bjorn.helgaas@hp.com> |
| 9 | * Copyright (C) 2004 Silicon Graphics, Inc. |
| 10 | * |
| 11 | * Note: Above list of copyright holders is incomplete... |
| 12 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | |
| 14 | #include <linux/acpi.h> |
| 15 | #include <linux/types.h> |
| 16 | #include <linux/kernel.h> |
| 17 | #include <linux/pci.h> |
Jiang Liu | b02a4a1 | 2013-04-12 05:44:22 +0000 | [diff] [blame] | 18 | #include <linux/pci-acpi.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | #include <linux/init.h> |
| 20 | #include <linux/ioport.h> |
| 21 | #include <linux/slab.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | #include <linux/spinlock.h> |
John Keller | 175add1 | 2008-11-24 16:47:17 -0600 | [diff] [blame] | 23 | #include <linux/bootmem.h> |
Paul Gortmaker | bd3ff19 | 2011-07-31 18:33:21 -0400 | [diff] [blame] | 24 | #include <linux/export.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | |
| 26 | #include <asm/machvec.h> |
| 27 | #include <asm/page.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | #include <asm/io.h> |
| 29 | #include <asm/sal.h> |
| 30 | #include <asm/smp.h> |
| 31 | #include <asm/irq.h> |
| 32 | #include <asm/hw_irq.h> |
| 33 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | /* |
| 35 | * Low-level SAL-based PCI configuration access functions. Note that SAL |
| 36 | * calls are already serialized (via sal_lock), so we don't need another |
| 37 | * synchronization mechanism here. |
| 38 | */ |
| 39 | |
| 40 | #define PCI_SAL_ADDRESS(seg, bus, devfn, reg) \ |
| 41 | (((u64) seg << 24) | (bus << 16) | (devfn << 8) | (reg)) |
| 42 | |
| 43 | /* SAL 3.2 adds support for extended config space. */ |
| 44 | |
| 45 | #define PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg) \ |
| 46 | (((u64) seg << 28) | (bus << 20) | (devfn << 12) | (reg)) |
| 47 | |
Matthew Wilcox | b6ce068 | 2008-02-10 09:45:28 -0500 | [diff] [blame] | 48 | int raw_pci_read(unsigned int seg, unsigned int bus, unsigned int devfn, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | int reg, int len, u32 *value) |
| 50 | { |
| 51 | u64 addr, data = 0; |
| 52 | int mode, result; |
| 53 | |
| 54 | if (!value || (seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095)) |
| 55 | return -EINVAL; |
| 56 | |
| 57 | if ((seg | reg) <= 255) { |
| 58 | addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg); |
| 59 | mode = 0; |
Matthew Wilcox | adcd740 | 2009-10-12 08:24:30 -0600 | [diff] [blame] | 60 | } else if (sal_revision >= SAL_VERSION_CODE(3,2)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg); |
| 62 | mode = 1; |
Matthew Wilcox | adcd740 | 2009-10-12 08:24:30 -0600 | [diff] [blame] | 63 | } else { |
| 64 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | } |
Matthew Wilcox | adcd740 | 2009-10-12 08:24:30 -0600 | [diff] [blame] | 66 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | result = ia64_sal_pci_config_read(addr, mode, len, &data); |
| 68 | if (result != 0) |
| 69 | return -EINVAL; |
| 70 | |
| 71 | *value = (u32) data; |
| 72 | return 0; |
| 73 | } |
| 74 | |
Matthew Wilcox | b6ce068 | 2008-02-10 09:45:28 -0500 | [diff] [blame] | 75 | int raw_pci_write(unsigned int seg, unsigned int bus, unsigned int devfn, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 | int reg, int len, u32 value) |
| 77 | { |
| 78 | u64 addr; |
| 79 | int mode, result; |
| 80 | |
| 81 | if ((seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095)) |
| 82 | return -EINVAL; |
| 83 | |
| 84 | if ((seg | reg) <= 255) { |
| 85 | addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg); |
| 86 | mode = 0; |
Matthew Wilcox | adcd740 | 2009-10-12 08:24:30 -0600 | [diff] [blame] | 87 | } else if (sal_revision >= SAL_VERSION_CODE(3,2)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg); |
| 89 | mode = 1; |
Matthew Wilcox | adcd740 | 2009-10-12 08:24:30 -0600 | [diff] [blame] | 90 | } else { |
| 91 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | } |
| 93 | result = ia64_sal_pci_config_write(addr, mode, len, value); |
| 94 | if (result != 0) |
| 95 | return -EINVAL; |
| 96 | return 0; |
| 97 | } |
| 98 | |
Matthew Wilcox | b6ce068 | 2008-02-10 09:45:28 -0500 | [diff] [blame] | 99 | static int pci_read(struct pci_bus *bus, unsigned int devfn, int where, |
| 100 | int size, u32 *value) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | { |
Matthew Wilcox | b6ce068 | 2008-02-10 09:45:28 -0500 | [diff] [blame] | 102 | return raw_pci_read(pci_domain_nr(bus), bus->number, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | devfn, where, size, value); |
| 104 | } |
| 105 | |
Matthew Wilcox | b6ce068 | 2008-02-10 09:45:28 -0500 | [diff] [blame] | 106 | static int pci_write(struct pci_bus *bus, unsigned int devfn, int where, |
| 107 | int size, u32 value) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | { |
Matthew Wilcox | b6ce068 | 2008-02-10 09:45:28 -0500 | [diff] [blame] | 109 | return raw_pci_write(pci_domain_nr(bus), bus->number, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | devfn, where, size, value); |
| 111 | } |
| 112 | |
| 113 | struct pci_ops pci_root_ops = { |
| 114 | .read = pci_read, |
| 115 | .write = pci_write, |
| 116 | }; |
| 117 | |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 118 | struct pci_root_info { |
Jiang Liu | 02715e8 | 2015-10-14 14:29:42 +0800 | [diff] [blame] | 119 | struct acpi_pci_root_info common; |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 120 | struct pci_controller controller; |
Jiang Liu | c9e391c | 2013-06-06 15:34:50 +0800 | [diff] [blame] | 121 | struct list_head io_resources; |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 122 | }; |
| 123 | |
Jiang Liu | 02715e8 | 2015-10-14 14:29:42 +0800 | [diff] [blame] | 124 | static unsigned int new_space(u64 phys_base, int sparse) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 125 | { |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 126 | u64 mmio_base; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 127 | int i; |
| 128 | |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 129 | if (phys_base == 0) |
| 130 | return 0; /* legacy I/O port space */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 131 | |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 132 | mmio_base = (u64) ioremap(phys_base, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 133 | for (i = 0; i < num_io_spaces; i++) |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 134 | if (io_space[i].mmio_base == mmio_base && |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 | io_space[i].sparse == sparse) |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 136 | return i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 | |
| 138 | if (num_io_spaces == MAX_IO_SPACES) { |
Yijing Wang | c4cbf6b | 2013-06-06 15:34:53 +0800 | [diff] [blame] | 139 | pr_err("PCI: Too many IO port spaces " |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 140 | "(MAX_IO_SPACES=%lu)\n", MAX_IO_SPACES); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 | return ~0; |
| 142 | } |
| 143 | |
| 144 | i = num_io_spaces++; |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 145 | io_space[i].mmio_base = mmio_base; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | io_space[i].sparse = sparse; |
| 147 | |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 148 | return i; |
| 149 | } |
| 150 | |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 151 | static int add_io_space(struct device *dev, struct pci_root_info *info, |
| 152 | struct resource_entry *entry) |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 153 | { |
Jiang Liu | 3f7abde | 2015-10-14 14:29:38 +0800 | [diff] [blame] | 154 | struct resource_entry *iospace; |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 155 | struct resource *resource, *res = entry->res; |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 156 | char *name; |
Matthew Wilcox | e088a4a | 2009-05-22 13:49:49 -0700 | [diff] [blame] | 157 | unsigned long base, min, max, base_port; |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 158 | unsigned int sparse = 0, space_nr, len; |
| 159 | |
Jiang Liu | 02715e8 | 2015-10-14 14:29:42 +0800 | [diff] [blame] | 160 | len = strlen(info->common.name) + 32; |
Jiang Liu | 3f7abde | 2015-10-14 14:29:38 +0800 | [diff] [blame] | 161 | iospace = resource_list_create_entry(NULL, len); |
Jiang Liu | c9e391c | 2013-06-06 15:34:50 +0800 | [diff] [blame] | 162 | if (!iospace) { |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 163 | dev_err(dev, "PCI: No memory for %s I/O port space\n", |
Jiang Liu | 02715e8 | 2015-10-14 14:29:42 +0800 | [diff] [blame] | 164 | info->common.name); |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 165 | return -ENOMEM; |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 166 | } |
| 167 | |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 168 | if (res->flags & IORESOURCE_IO_SPARSE) |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 169 | sparse = 1; |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 170 | space_nr = new_space(entry->offset, sparse); |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 171 | if (space_nr == ~0) |
Jiang Liu | c9e391c | 2013-06-06 15:34:50 +0800 | [diff] [blame] | 172 | goto free_resource; |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 173 | |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 174 | name = (char *)(iospace + 1); |
| 175 | min = res->start - entry->offset; |
| 176 | max = res->end - entry->offset; |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 177 | base = __pa(io_space[space_nr].mmio_base); |
| 178 | base_port = IO_SPACE_BASE(space_nr); |
Jiang Liu | 02715e8 | 2015-10-14 14:29:42 +0800 | [diff] [blame] | 179 | snprintf(name, len, "%s I/O Ports %08lx-%08lx", info->common.name, |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 180 | base_port + min, base_port + max); |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 181 | |
| 182 | /* |
| 183 | * The SDM guarantees the legacy 0-64K space is sparse, but if the |
| 184 | * mapping is done by the processor (not the bridge), ACPI may not |
| 185 | * mark it as sparse. |
| 186 | */ |
| 187 | if (space_nr == 0) |
| 188 | sparse = 1; |
| 189 | |
Jiang Liu | 3f7abde | 2015-10-14 14:29:38 +0800 | [diff] [blame] | 190 | resource = iospace->res; |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 191 | resource->name = name; |
| 192 | resource->flags = IORESOURCE_MEM; |
| 193 | resource->start = base + (sparse ? IO_SPACE_SPARSE_ENCODING(min) : min); |
| 194 | resource->end = base + (sparse ? IO_SPACE_SPARSE_ENCODING(max) : max); |
Jiang Liu | c9e391c | 2013-06-06 15:34:50 +0800 | [diff] [blame] | 195 | if (insert_resource(&iomem_resource, resource)) { |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 196 | dev_err(dev, |
| 197 | "can't allocate host bridge io space resource %pR\n", |
| 198 | resource); |
Jiang Liu | c9e391c | 2013-06-06 15:34:50 +0800 | [diff] [blame] | 199 | goto free_resource; |
| 200 | } |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 201 | |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 202 | entry->offset = base_port; |
| 203 | res->start = min + base_port; |
| 204 | res->end = max + base_port; |
Jiang Liu | 3f7abde | 2015-10-14 14:29:38 +0800 | [diff] [blame] | 205 | resource_list_add_tail(iospace, &info->io_resources); |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 206 | |
| 207 | return 0; |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 208 | |
Bjorn Helgaas | 4f41d5a | 2005-11-07 15:13:59 -0700 | [diff] [blame] | 209 | free_resource: |
Jiang Liu | 3f7abde | 2015-10-14 14:29:38 +0800 | [diff] [blame] | 210 | resource_list_free_entry(iospace); |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 211 | return -ENOSPC; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 | } |
| 213 | |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 214 | /* |
| 215 | * An IO port or MMIO resource assigned to a PCI host bridge may be |
| 216 | * consumed by the host bridge itself or available to its child |
| 217 | * bus/devices. The ACPI specification defines a bit (Producer/Consumer) |
| 218 | * to tell whether the resource is consumed by the host bridge itself, |
| 219 | * but firmware hasn't used that bit consistently, so we can't rely on it. |
| 220 | * |
| 221 | * On x86 and IA64 platforms, all IO port and MMIO resources are assumed |
| 222 | * to be available to child bus/devices except one special case: |
| 223 | * IO port [0xCF8-0xCFF] is consumed by the host bridge itself |
| 224 | * to access PCI configuration space. |
| 225 | * |
| 226 | * So explicitly filter out PCI CFG IO ports[0xCF8-0xCFF]. |
| 227 | */ |
| 228 | static bool resource_is_pcicfg_ioport(struct resource *res) |
Bjorn Helgaas | 463eb29 | 2005-09-23 11:39:07 -0600 | [diff] [blame] | 229 | { |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 230 | return (res->flags & IORESOURCE_IO) && |
| 231 | res->start == 0xCF8 && res->end == 0xCFF; |
Bjorn Helgaas | 463eb29 | 2005-09-23 11:39:07 -0600 | [diff] [blame] | 232 | } |
| 233 | |
Jiang Liu | 02715e8 | 2015-10-14 14:29:42 +0800 | [diff] [blame] | 234 | static int pci_acpi_root_prepare_resources(struct acpi_pci_root_info *ci) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | { |
Jiang Liu | 02715e8 | 2015-10-14 14:29:42 +0800 | [diff] [blame] | 236 | struct device *dev = &ci->bridge->dev; |
| 237 | struct pci_root_info *info; |
Jiang Liu | c9e391c | 2013-06-06 15:34:50 +0800 | [diff] [blame] | 238 | struct resource *res; |
Jiang Liu | 02715e8 | 2015-10-14 14:29:42 +0800 | [diff] [blame] | 239 | struct resource_entry *entry, *tmp; |
| 240 | int status; |
Jiang Liu | c9e391c | 2013-06-06 15:34:50 +0800 | [diff] [blame] | 241 | |
Jiang Liu | 02715e8 | 2015-10-14 14:29:42 +0800 | [diff] [blame] | 242 | status = acpi_pci_probe_root_resources(ci); |
| 243 | if (status > 0) { |
| 244 | info = container_of(ci, struct pci_root_info, common); |
| 245 | resource_list_for_each_entry_safe(entry, tmp, &ci->resources) { |
| 246 | res = entry->res; |
| 247 | if (res->flags & IORESOURCE_MEM) { |
| 248 | /* |
| 249 | * HP's firmware has a hack to work around a |
| 250 | * Windows bug. Ignore these tiny memory ranges. |
| 251 | */ |
| 252 | if (resource_size(res) <= 16) { |
| 253 | resource_list_del(entry); |
| 254 | insert_resource(&iomem_resource, |
| 255 | entry->res); |
| 256 | resource_list_add_tail(entry, |
| 257 | &info->io_resources); |
| 258 | } |
| 259 | } else if (res->flags & IORESOURCE_IO) { |
| 260 | if (resource_is_pcicfg_ioport(entry->res)) |
| 261 | resource_list_destroy_entry(entry); |
| 262 | else if (add_io_space(dev, info, entry)) |
| 263 | resource_list_destroy_entry(entry); |
| 264 | } |
| 265 | } |
| 266 | } |
| 267 | |
| 268 | return status; |
| 269 | } |
| 270 | |
| 271 | static void pci_acpi_root_release_info(struct acpi_pci_root_info *ci) |
| 272 | { |
| 273 | struct pci_root_info *info; |
| 274 | struct resource_entry *entry, *tmp; |
| 275 | |
| 276 | info = container_of(ci, struct pci_root_info, common); |
| 277 | resource_list_for_each_entry_safe(entry, tmp, &info->io_resources) { |
Jiang Liu | 3f7abde | 2015-10-14 14:29:38 +0800 | [diff] [blame] | 278 | release_resource(entry->res); |
| 279 | resource_list_destroy_entry(entry); |
Jiang Liu | c9e391c | 2013-06-06 15:34:50 +0800 | [diff] [blame] | 280 | } |
Jiang Liu | c9e391c | 2013-06-06 15:34:50 +0800 | [diff] [blame] | 281 | kfree(info); |
| 282 | } |
| 283 | |
Jiang Liu | 02715e8 | 2015-10-14 14:29:42 +0800 | [diff] [blame] | 284 | static struct acpi_pci_root_ops pci_acpi_root_ops = { |
| 285 | .pci_ops = &pci_root_ops, |
| 286 | .release_info = pci_acpi_root_release_info, |
| 287 | .prepare_resources = pci_acpi_root_prepare_resources, |
| 288 | }; |
Yijing Wang | 2932239 | 2013-06-06 15:34:51 +0800 | [diff] [blame] | 289 | |
Greg Kroah-Hartman | 5b5e76e | 2012-12-21 14:05:13 -0800 | [diff] [blame] | 290 | struct pci_bus *pci_acpi_scan_root(struct acpi_pci_root *root) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 291 | { |
Bjorn Helgaas | 5728377 | 2010-03-11 12:20:11 -0700 | [diff] [blame] | 292 | struct acpi_device *device = root->device; |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 293 | struct pci_root_info *info; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | |
Yijing Wang | 429ac09 | 2013-06-06 15:34:49 +0800 | [diff] [blame] | 295 | info = kzalloc(sizeof(*info), GFP_KERNEL); |
| 296 | if (!info) { |
Yijing Wang | c4cbf6b | 2013-06-06 15:34:53 +0800 | [diff] [blame] | 297 | dev_err(&device->dev, |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 298 | "pci_bus %04x:%02x: ignored (out of memory)\n", |
Jiang Liu | 02715e8 | 2015-10-14 14:29:42 +0800 | [diff] [blame] | 299 | root->segment, (int)root->secondary.start); |
Yijing Wang | 3a72af0 | 2013-06-06 15:34:52 +0800 | [diff] [blame] | 300 | return NULL; |
Yijing Wang | 429ac09 | 2013-06-06 15:34:49 +0800 | [diff] [blame] | 301 | } |
Luck, Tony | 8a20fd5 | 2008-08-15 15:37:48 -0700 | [diff] [blame] | 302 | |
Jiang Liu | 02715e8 | 2015-10-14 14:29:42 +0800 | [diff] [blame] | 303 | info->controller.segment = root->segment; |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 304 | info->controller.companion = device; |
| 305 | info->controller.node = acpi_get_node(device->handle); |
Jiang Liu | 3772aea | 2015-10-14 14:29:37 +0800 | [diff] [blame] | 306 | INIT_LIST_HEAD(&info->io_resources); |
Jiang Liu | 02715e8 | 2015-10-14 14:29:42 +0800 | [diff] [blame] | 307 | return acpi_pci_root_create(root, &pci_acpi_root_ops, |
| 308 | &info->common, &info->controller); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 309 | } |
| 310 | |
Rafael J. Wysocki | 6c0cc95 | 2013-01-09 22:33:37 +0100 | [diff] [blame] | 311 | int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge) |
| 312 | { |
Rafael J. Wysocki | dc4fdaf | 2015-05-28 01:39:53 +0200 | [diff] [blame] | 313 | /* |
| 314 | * We pass NULL as parent to pci_create_root_bus(), so if it is not NULL |
| 315 | * here, pci_create_root_bus() has been called by someone else and |
| 316 | * sysdata is likely to be different from what we expect. Let it go in |
| 317 | * that case. |
| 318 | */ |
| 319 | if (!bridge->dev.parent) { |
| 320 | struct pci_controller *controller = bridge->bus->sysdata; |
| 321 | ACPI_COMPANION_SET(&bridge->dev, controller->companion); |
| 322 | } |
Rafael J. Wysocki | 6c0cc95 | 2013-01-09 22:33:37 +0100 | [diff] [blame] | 323 | return 0; |
| 324 | } |
| 325 | |
Greg Kroah-Hartman | 5b5e76e | 2012-12-21 14:05:13 -0800 | [diff] [blame] | 326 | void pcibios_fixup_device_resources(struct pci_dev *dev) |
Kenji Kaneshige | 7b9c8ba | 2006-01-16 13:45:23 +0900 | [diff] [blame] | 327 | { |
Yinghai Lu | ce821ef | 2015-01-15 16:21:50 -0600 | [diff] [blame] | 328 | int idx; |
| 329 | |
| 330 | if (!dev->bus) |
| 331 | return; |
| 332 | |
| 333 | for (idx = 0; idx < PCI_BRIDGE_RESOURCES; idx++) { |
| 334 | struct resource *r = &dev->resource[idx]; |
| 335 | |
| 336 | if (!r->flags || r->parent || !r->start) |
| 337 | continue; |
| 338 | |
| 339 | pci_claim_resource(dev, idx); |
| 340 | } |
Kenji Kaneshige | 7b9c8ba | 2006-01-16 13:45:23 +0900 | [diff] [blame] | 341 | } |
John Keller | 8ea6091 | 2006-10-04 16:49:25 -0500 | [diff] [blame] | 342 | EXPORT_SYMBOL_GPL(pcibios_fixup_device_resources); |
Kenji Kaneshige | 7b9c8ba | 2006-01-16 13:45:23 +0900 | [diff] [blame] | 343 | |
Greg Kroah-Hartman | 5b5e76e | 2012-12-21 14:05:13 -0800 | [diff] [blame] | 344 | static void pcibios_fixup_bridge_resources(struct pci_dev *dev) |
Kenji Kaneshige | 7b9c8ba | 2006-01-16 13:45:23 +0900 | [diff] [blame] | 345 | { |
Yinghai Lu | ce821ef | 2015-01-15 16:21:50 -0600 | [diff] [blame] | 346 | int idx; |
| 347 | |
| 348 | if (!dev->bus) |
| 349 | return; |
| 350 | |
| 351 | for (idx = PCI_BRIDGE_RESOURCES; idx < PCI_NUM_RESOURCES; idx++) { |
| 352 | struct resource *r = &dev->resource[idx]; |
| 353 | |
| 354 | if (!r->flags || r->parent || !r->start) |
| 355 | continue; |
| 356 | |
| 357 | pci_claim_bridge_resource(dev, idx); |
| 358 | } |
Kenji Kaneshige | 7b9c8ba | 2006-01-16 13:45:23 +0900 | [diff] [blame] | 359 | } |
| 360 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 361 | /* |
| 362 | * Called after each bus is probed, but before its children are examined. |
| 363 | */ |
Greg Kroah-Hartman | 5b5e76e | 2012-12-21 14:05:13 -0800 | [diff] [blame] | 364 | void pcibios_fixup_bus(struct pci_bus *b) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 365 | { |
| 366 | struct pci_dev *dev; |
| 367 | |
Bjorn Helgaas | 237865f | 2015-09-15 13:18:04 -0500 | [diff] [blame] | 368 | if (b->self) { |
| 369 | pci_read_bridge_bases(b); |
Kenji Kaneshige | 7b9c8ba | 2006-01-16 13:45:23 +0900 | [diff] [blame] | 370 | pcibios_fixup_bridge_resources(b->self); |
Bjorn Helgaas | 237865f | 2015-09-15 13:18:04 -0500 | [diff] [blame] | 371 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 | list_for_each_entry(dev, &b->devices, bus_list) |
| 373 | pcibios_fixup_device_resources(dev); |
John Keller | 8ea6091 | 2006-10-04 16:49:25 -0500 | [diff] [blame] | 374 | platform_pci_fixup_bus(b); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 375 | } |
| 376 | |
Jiang Liu | b02a4a1 | 2013-04-12 05:44:22 +0000 | [diff] [blame] | 377 | void pcibios_add_bus(struct pci_bus *bus) |
| 378 | { |
| 379 | acpi_pci_add_bus(bus); |
| 380 | } |
| 381 | |
| 382 | void pcibios_remove_bus(struct pci_bus *bus) |
| 383 | { |
| 384 | acpi_pci_remove_bus(bus); |
| 385 | } |
| 386 | |
Myron Stowe | 91e86df | 2011-10-28 15:47:49 -0600 | [diff] [blame] | 387 | void pcibios_set_master (struct pci_dev *dev) |
| 388 | { |
| 389 | /* No special bus mastering setup handling */ |
| 390 | } |
| 391 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | int |
| 393 | pcibios_enable_device (struct pci_dev *dev, int mask) |
| 394 | { |
| 395 | int ret; |
| 396 | |
Bjorn Helgaas | d981f16 | 2008-03-04 11:56:52 -0700 | [diff] [blame] | 397 | ret = pci_enable_resources(dev, mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 398 | if (ret < 0) |
| 399 | return ret; |
| 400 | |
Eric W. Biederman | bba6f6f | 2007-03-28 15:36:09 +0200 | [diff] [blame] | 401 | if (!dev->msi_enabled) |
| 402 | return acpi_pci_irq_enable(dev); |
| 403 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 404 | } |
| 405 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 406 | void |
| 407 | pcibios_disable_device (struct pci_dev *dev) |
| 408 | { |
Peter Chubb | c7f570a | 2006-12-05 12:25:31 +1100 | [diff] [blame] | 409 | BUG_ON(atomic_read(&dev->enable_cnt)); |
Eric W. Biederman | bba6f6f | 2007-03-28 15:36:09 +0200 | [diff] [blame] | 410 | if (!dev->msi_enabled) |
| 411 | acpi_pci_irq_disable(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 412 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 | |
Dominik Brodowski | b26b2d4 | 2010-01-01 17:40:49 +0100 | [diff] [blame] | 414 | resource_size_t |
Dominik Brodowski | 3b7a17f | 2010-01-01 17:40:50 +0100 | [diff] [blame] | 415 | pcibios_align_resource (void *data, const struct resource *res, |
Greg Kroah-Hartman | e31dd6e | 2006-06-12 17:06:02 -0700 | [diff] [blame] | 416 | resource_size_t size, resource_size_t align) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 417 | { |
Dominik Brodowski | b26b2d4 | 2010-01-01 17:40:49 +0100 | [diff] [blame] | 418 | return res->start; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 419 | } |
| 420 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 421 | int |
| 422 | pci_mmap_page_range (struct pci_dev *dev, struct vm_area_struct *vma, |
| 423 | enum pci_mmap_state mmap_state, int write_combine) |
| 424 | { |
Alex Chiang | 012b710 | 2007-07-11 11:02:15 -0600 | [diff] [blame] | 425 | unsigned long size = vma->vm_end - vma->vm_start; |
| 426 | pgprot_t prot; |
| 427 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 428 | /* |
| 429 | * I/O space cannot be accessed via normal processor loads and |
| 430 | * stores on this platform. |
| 431 | */ |
| 432 | if (mmap_state == pci_mmap_io) |
| 433 | /* |
| 434 | * XXX we could relax this for I/O spaces for which ACPI |
| 435 | * indicates that the space is 1-to-1 mapped. But at the |
| 436 | * moment, we don't support multiple PCI address spaces and |
| 437 | * the legacy I/O space is not 1-to-1 mapped, so this is moot. |
| 438 | */ |
| 439 | return -EINVAL; |
| 440 | |
Alex Chiang | 012b710 | 2007-07-11 11:02:15 -0600 | [diff] [blame] | 441 | if (!valid_mmap_phys_addr_range(vma->vm_pgoff, size)) |
| 442 | return -EINVAL; |
| 443 | |
| 444 | prot = phys_mem_access_prot(NULL, vma->vm_pgoff, size, |
| 445 | vma->vm_page_prot); |
| 446 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 447 | /* |
Alex Chiang | 012b710 | 2007-07-11 11:02:15 -0600 | [diff] [blame] | 448 | * If the user requested WC, the kernel uses UC or WC for this region, |
| 449 | * and the chipset supports WC, we can use WC. Otherwise, we have to |
| 450 | * use the same attribute the kernel uses. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 451 | */ |
Alex Chiang | 012b710 | 2007-07-11 11:02:15 -0600 | [diff] [blame] | 452 | if (write_combine && |
| 453 | ((pgprot_val(prot) & _PAGE_MA_MASK) == _PAGE_MA_UC || |
| 454 | (pgprot_val(prot) & _PAGE_MA_MASK) == _PAGE_MA_WC) && |
| 455 | efi_range_is_wc(vma->vm_start, vma->vm_end - vma->vm_start)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 456 | vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot); |
| 457 | else |
Alex Chiang | 012b710 | 2007-07-11 11:02:15 -0600 | [diff] [blame] | 458 | vma->vm_page_prot = prot; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 459 | |
| 460 | if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, |
| 461 | vma->vm_end - vma->vm_start, vma->vm_page_prot)) |
| 462 | return -EAGAIN; |
| 463 | |
| 464 | return 0; |
| 465 | } |
| 466 | |
| 467 | /** |
| 468 | * ia64_pci_get_legacy_mem - generic legacy mem routine |
| 469 | * @bus: bus to get legacy memory base address for |
| 470 | * |
| 471 | * Find the base of legacy memory for @bus. This is typically the first |
| 472 | * megabyte of bus address space for @bus or is simply 0 on platforms whose |
| 473 | * chipsets support legacy I/O and memory routing. Returns the base address |
| 474 | * or an error pointer if an error occurred. |
| 475 | * |
| 476 | * This is the ia64 generic version of this routine. Other platforms |
| 477 | * are free to override it with a machine vector. |
| 478 | */ |
| 479 | char *ia64_pci_get_legacy_mem(struct pci_bus *bus) |
| 480 | { |
| 481 | return (char *)__IA64_UNCACHED_OFFSET; |
| 482 | } |
| 483 | |
| 484 | /** |
| 485 | * pci_mmap_legacy_page_range - map legacy memory space to userland |
| 486 | * @bus: bus whose legacy space we're mapping |
| 487 | * @vma: vma passed in by mmap |
| 488 | * |
| 489 | * Map legacy memory space for this device back to userspace using a machine |
| 490 | * vector to get the base address. |
| 491 | */ |
| 492 | int |
Benjamin Herrenschmidt | f19aeb1 | 2008-10-03 19:49:32 +1000 | [diff] [blame] | 493 | pci_mmap_legacy_page_range(struct pci_bus *bus, struct vm_area_struct *vma, |
| 494 | enum pci_mmap_state mmap_state) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 495 | { |
Bjorn Helgaas | 32e62c6 | 2006-05-05 17:19:50 -0600 | [diff] [blame] | 496 | unsigned long size = vma->vm_end - vma->vm_start; |
| 497 | pgprot_t prot; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 498 | char *addr; |
| 499 | |
Benjamin Herrenschmidt | f19aeb1 | 2008-10-03 19:49:32 +1000 | [diff] [blame] | 500 | /* We only support mmap'ing of legacy memory space */ |
| 501 | if (mmap_state != pci_mmap_mem) |
| 502 | return -ENOSYS; |
| 503 | |
Bjorn Helgaas | 32e62c6 | 2006-05-05 17:19:50 -0600 | [diff] [blame] | 504 | /* |
| 505 | * Avoid attribute aliasing. See Documentation/ia64/aliasing.txt |
| 506 | * for more details. |
| 507 | */ |
Lennert Buytenhek | 06c67be | 2006-07-10 04:45:27 -0700 | [diff] [blame] | 508 | if (!valid_mmap_phys_addr_range(vma->vm_pgoff, size)) |
Bjorn Helgaas | 32e62c6 | 2006-05-05 17:19:50 -0600 | [diff] [blame] | 509 | return -EINVAL; |
| 510 | prot = phys_mem_access_prot(NULL, vma->vm_pgoff, size, |
| 511 | vma->vm_page_prot); |
Bjorn Helgaas | 32e62c6 | 2006-05-05 17:19:50 -0600 | [diff] [blame] | 512 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 513 | addr = pci_get_legacy_mem(bus); |
| 514 | if (IS_ERR(addr)) |
| 515 | return PTR_ERR(addr); |
| 516 | |
| 517 | vma->vm_pgoff += (unsigned long)addr >> PAGE_SHIFT; |
Bjorn Helgaas | 32e62c6 | 2006-05-05 17:19:50 -0600 | [diff] [blame] | 518 | vma->vm_page_prot = prot; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 519 | |
| 520 | if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff, |
Bjorn Helgaas | 32e62c6 | 2006-05-05 17:19:50 -0600 | [diff] [blame] | 521 | size, vma->vm_page_prot)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 522 | return -EAGAIN; |
| 523 | |
| 524 | return 0; |
| 525 | } |
| 526 | |
| 527 | /** |
| 528 | * ia64_pci_legacy_read - read from legacy I/O space |
| 529 | * @bus: bus to read |
| 530 | * @port: legacy port value |
| 531 | * @val: caller allocated storage for returned value |
| 532 | * @size: number of bytes to read |
| 533 | * |
| 534 | * Simply reads @size bytes from @port and puts the result in @val. |
| 535 | * |
| 536 | * Again, this (and the write routine) are generic versions that can be |
| 537 | * overridden by the platform. This is necessary on platforms that don't |
| 538 | * support legacy I/O routing or that hard fail on legacy I/O timeouts. |
| 539 | */ |
| 540 | int ia64_pci_legacy_read(struct pci_bus *bus, u16 port, u32 *val, u8 size) |
| 541 | { |
| 542 | int ret = size; |
| 543 | |
| 544 | switch (size) { |
| 545 | case 1: |
| 546 | *val = inb(port); |
| 547 | break; |
| 548 | case 2: |
| 549 | *val = inw(port); |
| 550 | break; |
| 551 | case 4: |
| 552 | *val = inl(port); |
| 553 | break; |
| 554 | default: |
| 555 | ret = -EINVAL; |
| 556 | break; |
| 557 | } |
| 558 | |
| 559 | return ret; |
| 560 | } |
| 561 | |
| 562 | /** |
| 563 | * ia64_pci_legacy_write - perform a legacy I/O write |
| 564 | * @bus: bus pointer |
| 565 | * @port: port to write |
| 566 | * @val: value to write |
| 567 | * @size: number of bytes to write from @val |
| 568 | * |
| 569 | * Simply writes @size bytes of @val to @port. |
| 570 | */ |
Satoru Takeuchi | a72391e | 2006-04-20 18:49:48 +0900 | [diff] [blame] | 571 | int ia64_pci_legacy_write(struct pci_bus *bus, u16 port, u32 val, u8 size) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 572 | { |
Alex Williamson | 408045a | 2005-12-21 15:21:36 -0700 | [diff] [blame] | 573 | int ret = size; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 574 | |
| 575 | switch (size) { |
| 576 | case 1: |
| 577 | outb(val, port); |
| 578 | break; |
| 579 | case 2: |
| 580 | outw(val, port); |
| 581 | break; |
| 582 | case 4: |
| 583 | outl(val, port); |
| 584 | break; |
| 585 | default: |
| 586 | ret = -EINVAL; |
| 587 | break; |
| 588 | } |
| 589 | |
| 590 | return ret; |
| 591 | } |
| 592 | |
| 593 | /** |
Matthew Wilcox | 3efe2d8 | 2006-10-10 08:01:19 -0600 | [diff] [blame] | 594 | * set_pci_cacheline_size - determine cacheline size for PCI devices |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 595 | * |
| 596 | * We want to use the line-size of the outer-most cache. We assume |
| 597 | * that this line-size is the same for all CPUs. |
| 598 | * |
| 599 | * Code mostly taken from arch/ia64/kernel/palinfo.c:cache_info(). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 600 | */ |
Jesse Barnes | ac1aa47 | 2009-10-26 13:20:44 -0700 | [diff] [blame] | 601 | static void __init set_pci_dfl_cacheline_size(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 602 | { |
Matthew Wilcox | e088a4a | 2009-05-22 13:49:49 -0700 | [diff] [blame] | 603 | unsigned long levels, unique_caches; |
| 604 | long status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 605 | pal_cache_config_info_t cci; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 606 | |
| 607 | status = ia64_pal_cache_summary(&levels, &unique_caches); |
| 608 | if (status != 0) { |
Yijing Wang | c4cbf6b | 2013-06-06 15:34:53 +0800 | [diff] [blame] | 609 | pr_err("%s: ia64_pal_cache_summary() failed " |
Harvey Harrison | d4ed808 | 2008-03-04 15:15:00 -0800 | [diff] [blame] | 610 | "(status=%ld)\n", __func__, status); |
Matthew Wilcox | 3efe2d8 | 2006-10-10 08:01:19 -0600 | [diff] [blame] | 611 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 612 | } |
| 613 | |
Matthew Wilcox | 3efe2d8 | 2006-10-10 08:01:19 -0600 | [diff] [blame] | 614 | status = ia64_pal_cache_config_info(levels - 1, |
| 615 | /* cache_type (data_or_unified)= */ 2, &cci); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 616 | if (status != 0) { |
Yijing Wang | c4cbf6b | 2013-06-06 15:34:53 +0800 | [diff] [blame] | 617 | pr_err("%s: ia64_pal_cache_config_info() failed " |
Harvey Harrison | d4ed808 | 2008-03-04 15:15:00 -0800 | [diff] [blame] | 618 | "(status=%ld)\n", __func__, status); |
Matthew Wilcox | 3efe2d8 | 2006-10-10 08:01:19 -0600 | [diff] [blame] | 619 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 620 | } |
Jesse Barnes | ac1aa47 | 2009-10-26 13:20:44 -0700 | [diff] [blame] | 621 | pci_dfl_cache_line_size = (1 << cci.pcci_line_size) / 4; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 622 | } |
| 623 | |
John Keller | 175add1 | 2008-11-24 16:47:17 -0600 | [diff] [blame] | 624 | u64 ia64_dma_get_required_mask(struct device *dev) |
| 625 | { |
| 626 | u32 low_totalram = ((max_pfn - 1) << PAGE_SHIFT); |
| 627 | u32 high_totalram = ((max_pfn - 1) >> (32 - PAGE_SHIFT)); |
| 628 | u64 mask; |
| 629 | |
| 630 | if (!high_totalram) { |
| 631 | /* convert to mask just covering totalram */ |
| 632 | low_totalram = (1 << (fls(low_totalram) - 1)); |
| 633 | low_totalram += low_totalram - 1; |
| 634 | mask = low_totalram; |
| 635 | } else { |
| 636 | high_totalram = (1 << (fls(high_totalram) - 1)); |
| 637 | high_totalram += high_totalram - 1; |
| 638 | mask = (((u64)high_totalram) << 32) + 0xffffffff; |
| 639 | } |
| 640 | return mask; |
| 641 | } |
| 642 | EXPORT_SYMBOL_GPL(ia64_dma_get_required_mask); |
| 643 | |
| 644 | u64 dma_get_required_mask(struct device *dev) |
| 645 | { |
| 646 | return platform_dma_get_required_mask(dev); |
| 647 | } |
| 648 | EXPORT_SYMBOL_GPL(dma_get_required_mask); |
| 649 | |
Matthew Wilcox | 3efe2d8 | 2006-10-10 08:01:19 -0600 | [diff] [blame] | 650 | static int __init pcibios_init(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 651 | { |
Jesse Barnes | ac1aa47 | 2009-10-26 13:20:44 -0700 | [diff] [blame] | 652 | set_pci_dfl_cacheline_size(); |
Matthew Wilcox | 3efe2d8 | 2006-10-10 08:01:19 -0600 | [diff] [blame] | 653 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 654 | } |
Matthew Wilcox | 3efe2d8 | 2006-10-10 08:01:19 -0600 | [diff] [blame] | 655 | |
| 656 | subsys_initcall(pcibios_init); |