blob: 1ae3348df3efe59b376753924f9f885356058d8b [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chan8a56d242013-08-06 15:50:12 -07003 * Copyright (c) 2004-2013 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Joe Perches3a9c6a42010-02-17 15:01:51 +000012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080013
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
Michael Chan555069d2012-06-16 15:45:41 +000017#include <linux/stringify.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080018#include <linux/kernel.h>
19#include <linux/timer.h>
20#include <linux/errno.h>
21#include <linux/ioport.h>
22#include <linux/slab.h>
23#include <linux/vmalloc.h>
24#include <linux/interrupt.h>
25#include <linux/pci.h>
26#include <linux/init.h>
27#include <linux/netdevice.h>
28#include <linux/etherdevice.h>
29#include <linux/skbuff.h>
30#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070031#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080032#include <asm/io.h>
33#include <asm/irq.h>
34#include <linux/delay.h>
35#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070036#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080037#include <linux/time.h>
38#include <linux/ethtool.h>
39#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000040#include <linux/if.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080041#include <linux/if_vlan.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070049#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070050#include <linux/log2.h>
John Feeneycd709aa2010-08-22 17:45:53 +000051#include <linux/aer.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080052
Michael Chan4edd4732009-06-08 18:14:42 -070053#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
54#define BCM_CNIC 1
55#include "cnic_if.h"
56#endif
Michael Chanb6016b72005-05-26 13:03:09 -070057#include "bnx2.h"
58#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070059
Michael Chanb6016b72005-05-26 13:03:09 -070060#define DRV_MODULE_NAME "bnx2"
Michael Chan8a56d242013-08-06 15:50:12 -070061#define DRV_MODULE_VERSION "2.2.4"
62#define DRV_MODULE_RELDATE "Aug 05, 2013"
Michael Chanc2c20ef2011-12-18 18:15:09 +000063#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070064#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
Michael Chanc2c20ef2011-12-18 18:15:09 +000065#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070066#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
67#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070068
69#define RUN_AT(x) (jiffies + (x))
70
71/* Time in jiffies before concluding the transmitter is hung. */
72#define TX_TIMEOUT (5*HZ)
73
Bill Pembertoncfd95a62012-12-03 09:22:58 -050074static char version[] =
Michael Chanb6016b72005-05-26 13:03:09 -070075 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
76
77MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070078MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070079MODULE_LICENSE("GPL");
80MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070081MODULE_FIRMWARE(FW_MIPS_FILE_06);
82MODULE_FIRMWARE(FW_RV2P_FILE_06);
83MODULE_FIRMWARE(FW_MIPS_FILE_09);
84MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070085MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070086
87static int disable_msi = 0;
88
89module_param(disable_msi, int, 0);
90MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
91
92typedef enum {
93 BCM5706 = 0,
94 NC370T,
95 NC370I,
96 BCM5706S,
97 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080098 BCM5708,
99 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -0800100 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700101 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700102 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800103 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700104} board_t;
105
106/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800107static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700108 char *name;
Bill Pembertoncfd95a62012-12-03 09:22:58 -0500109} board_info[] = {
Michael Chanb6016b72005-05-26 13:03:09 -0700110 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
111 { "HP NC370T Multifunction Gigabit Server Adapter" },
112 { "HP NC370i Multifunction Gigabit Server Adapter" },
113 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
114 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800115 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
116 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800117 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700118 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700119 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800120 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700121 };
122
Michael Chan7bb0a042008-07-14 22:37:47 -0700123static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
125 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
126 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
127 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
128 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
129 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800130 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
131 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700132 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
133 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
134 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
135 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800136 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
137 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800138 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
139 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700140 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
141 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700142 { PCI_VENDOR_ID_BROADCOM, 0x163b,
143 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800144 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800145 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700146 { 0, }
147};
148
Michael Chan0ced9d02009-08-21 16:20:49 +0000149static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700150{
Michael Chane30372c2007-07-16 18:26:23 -0700151#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
152#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700153 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800154 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700155 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700156 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
157 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800158 /* Expansion entry 0001 */
159 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700160 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800161 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
162 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700163 /* Saifun SA25F010 (non-buffered flash) */
164 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800165 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700166 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700167 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
168 "Non-buffered flash (128kB)"},
169 /* Saifun SA25F020 (non-buffered flash) */
170 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800171 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700172 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700173 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
174 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800175 /* Expansion entry 0100 */
176 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700177 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800178 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
179 "Entry 0100"},
180 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400181 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700182 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800183 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
184 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
185 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
186 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700187 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800188 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
189 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
190 /* Saifun SA25F005 (non-buffered flash) */
191 /* strap, cfg1, & write1 need updates */
192 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
195 "Non-buffered flash (64kB)"},
196 /* Fast EEPROM */
197 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700198 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
200 "EEPROM - fast"},
201 /* Expansion entry 1001 */
202 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1001"},
206 /* Expansion entry 1010 */
207 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1010"},
211 /* ATMEL AT45DB011B (buffered flash) */
212 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
215 "Buffered flash (128kB)"},
216 /* Expansion entry 1100 */
217 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700218 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800219 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
220 "Entry 1100"},
221 /* Expansion entry 1101 */
222 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700223 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800224 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
225 "Entry 1101"},
226 /* Ateml Expansion entry 1110 */
227 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700228 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800229 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
230 "Entry 1110 (Atmel)"},
231 /* ATMEL AT45DB021B (buffered flash) */
232 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700233 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800234 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
235 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700236};
237
Michael Chan0ced9d02009-08-21 16:20:49 +0000238static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700239 .flags = BNX2_NV_BUFFERED,
240 .page_bits = BCM5709_FLASH_PAGE_BITS,
241 .page_size = BCM5709_FLASH_PAGE_SIZE,
242 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
243 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
244 .name = "5709 Buffered flash (256kB)",
245};
246
Michael Chanb6016b72005-05-26 13:03:09 -0700247MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
248
Benjamin Li4327ba42010-03-23 13:13:11 +0000249static void bnx2_init_napi(struct bnx2 *bp);
Michael Chanf048fa92010-06-01 15:05:36 +0000250static void bnx2_del_napi(struct bnx2 *bp);
Benjamin Li4327ba42010-03-23 13:13:11 +0000251
Michael Chan35e90102008-06-19 16:37:42 -0700252static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700253{
Michael Chan2f8af122006-08-15 01:39:10 -0700254 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700255
Michael Chan11848b962010-07-19 14:15:04 +0000256 /* Tell compiler to fetch tx_prod and tx_cons from memory. */
257 barrier();
Michael Chanfaac9c42006-12-14 15:56:32 -0800258
259 /* The ring uses 256 indices for 255 entries, one of them
260 * needs to be skipped.
261 */
Michael Chan35e90102008-06-19 16:37:42 -0700262 diff = txr->tx_prod - txr->tx_cons;
Michael Chan2bc40782012-12-06 10:33:09 +0000263 if (unlikely(diff >= BNX2_TX_DESC_CNT)) {
Michael Chanfaac9c42006-12-14 15:56:32 -0800264 diff &= 0xffff;
Michael Chan2bc40782012-12-06 10:33:09 +0000265 if (diff == BNX2_TX_DESC_CNT)
266 diff = BNX2_MAX_TX_DESC_CNT;
Michael Chanfaac9c42006-12-14 15:56:32 -0800267 }
Eric Dumazet807540b2010-09-23 05:40:09 +0000268 return bp->tx_ring_size - diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700269}
270
Michael Chanb6016b72005-05-26 13:03:09 -0700271static u32
272bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
273{
Michael Chan1b8227c2007-05-03 13:24:05 -0700274 u32 val;
275
276 spin_lock_bh(&bp->indirect_lock);
Michael Chane503e062012-12-06 10:33:08 +0000277 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
278 val = BNX2_RD(bp, BNX2_PCICFG_REG_WINDOW);
Michael Chan1b8227c2007-05-03 13:24:05 -0700279 spin_unlock_bh(&bp->indirect_lock);
280 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700281}
282
283static void
284bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
285{
Michael Chan1b8227c2007-05-03 13:24:05 -0700286 spin_lock_bh(&bp->indirect_lock);
Michael Chane503e062012-12-06 10:33:08 +0000287 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
288 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700289 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700290}
291
292static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800293bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
294{
295 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
296}
297
298static u32
299bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
300{
Eric Dumazet807540b2010-09-23 05:40:09 +0000301 return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
Michael Chan2726d6e2008-01-29 21:35:05 -0800302}
303
304static void
Michael Chanb6016b72005-05-26 13:03:09 -0700305bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
306{
307 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700308 spin_lock_bh(&bp->indirect_lock);
Michael Chan4ce45e02012-12-06 10:33:10 +0000309 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan59b47d82006-11-19 14:10:45 -0800310 int i;
311
Michael Chane503e062012-12-06 10:33:08 +0000312 BNX2_WR(bp, BNX2_CTX_CTX_DATA, val);
313 BNX2_WR(bp, BNX2_CTX_CTX_CTRL,
314 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
Michael Chan59b47d82006-11-19 14:10:45 -0800315 for (i = 0; i < 5; i++) {
Michael Chane503e062012-12-06 10:33:08 +0000316 val = BNX2_RD(bp, BNX2_CTX_CTX_CTRL);
Michael Chan59b47d82006-11-19 14:10:45 -0800317 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
318 break;
319 udelay(5);
320 }
321 } else {
Michael Chane503e062012-12-06 10:33:08 +0000322 BNX2_WR(bp, BNX2_CTX_DATA_ADR, offset);
323 BNX2_WR(bp, BNX2_CTX_DATA, val);
Michael Chan59b47d82006-11-19 14:10:45 -0800324 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700325 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700326}
327
Michael Chan4edd4732009-06-08 18:14:42 -0700328#ifdef BCM_CNIC
329static int
330bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
331{
332 struct bnx2 *bp = netdev_priv(dev);
333 struct drv_ctl_io *io = &info->data.io;
334
335 switch (info->cmd) {
336 case DRV_CTL_IO_WR_CMD:
337 bnx2_reg_wr_ind(bp, io->offset, io->data);
338 break;
339 case DRV_CTL_IO_RD_CMD:
340 io->data = bnx2_reg_rd_ind(bp, io->offset);
341 break;
342 case DRV_CTL_CTX_WR_CMD:
343 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
344 break;
345 default:
346 return -EINVAL;
347 }
348 return 0;
349}
350
351static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
352{
353 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
354 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
355 int sb_id;
356
357 if (bp->flags & BNX2_FLAG_USING_MSIX) {
358 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
359 bnapi->cnic_present = 0;
360 sb_id = bp->irq_nvecs;
361 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
362 } else {
363 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
364 bnapi->cnic_tag = bnapi->last_status_idx;
365 bnapi->cnic_present = 1;
366 sb_id = 0;
367 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
368 }
369
370 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
371 cp->irq_arr[0].status_blk = (void *)
372 ((unsigned long) bnapi->status_blk.msi +
373 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
374 cp->irq_arr[0].status_blk_num = sb_id;
375 cp->num_irq = 1;
376}
377
378static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
379 void *data)
380{
381 struct bnx2 *bp = netdev_priv(dev);
382 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
383
384 if (ops == NULL)
385 return -EINVAL;
386
387 if (cp->drv_state & CNIC_DRV_STATE_REGD)
388 return -EBUSY;
389
Michael Chan41c21782011-07-13 17:24:22 +0000390 if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
391 return -ENODEV;
392
Michael Chan4edd4732009-06-08 18:14:42 -0700393 bp->cnic_data = data;
394 rcu_assign_pointer(bp->cnic_ops, ops);
395
396 cp->num_irq = 0;
397 cp->drv_state = CNIC_DRV_STATE_REGD;
398
399 bnx2_setup_cnic_irq_info(bp);
400
401 return 0;
402}
403
404static int bnx2_unregister_cnic(struct net_device *dev)
405{
406 struct bnx2 *bp = netdev_priv(dev);
407 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
408 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
409
Michael Chanc5a88952009-08-14 15:49:45 +0000410 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700411 cp->drv_state = 0;
412 bnapi->cnic_present = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +0000413 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000414 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700415 synchronize_rcu();
416 return 0;
417}
418
stephen hemminger61c2fc42013-04-10 10:53:40 +0000419static struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
Michael Chan4edd4732009-06-08 18:14:42 -0700420{
421 struct bnx2 *bp = netdev_priv(dev);
422 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
423
Michael Chan7625eb22011-06-08 19:29:36 +0000424 if (!cp->max_iscsi_conn)
425 return NULL;
426
Michael Chan4edd4732009-06-08 18:14:42 -0700427 cp->drv_owner = THIS_MODULE;
428 cp->chip_id = bp->chip_id;
429 cp->pdev = bp->pdev;
430 cp->io_base = bp->regview;
431 cp->drv_ctl = bnx2_drv_ctl;
432 cp->drv_register_cnic = bnx2_register_cnic;
433 cp->drv_unregister_cnic = bnx2_unregister_cnic;
434
435 return cp;
436}
Michael Chan4edd4732009-06-08 18:14:42 -0700437
438static void
439bnx2_cnic_stop(struct bnx2 *bp)
440{
441 struct cnic_ops *c_ops;
442 struct cnic_ctl_info info;
443
Michael Chanc5a88952009-08-14 15:49:45 +0000444 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000445 c_ops = rcu_dereference_protected(bp->cnic_ops,
446 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700447 if (c_ops) {
448 info.cmd = CNIC_CTL_STOP_CMD;
449 c_ops->cnic_ctl(bp->cnic_data, &info);
450 }
Michael Chanc5a88952009-08-14 15:49:45 +0000451 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700452}
453
454static void
455bnx2_cnic_start(struct bnx2 *bp)
456{
457 struct cnic_ops *c_ops;
458 struct cnic_ctl_info info;
459
Michael Chanc5a88952009-08-14 15:49:45 +0000460 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000461 c_ops = rcu_dereference_protected(bp->cnic_ops,
462 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700463 if (c_ops) {
464 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
465 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
466
467 bnapi->cnic_tag = bnapi->last_status_idx;
468 }
469 info.cmd = CNIC_CTL_START_CMD;
470 c_ops->cnic_ctl(bp->cnic_data, &info);
471 }
Michael Chanc5a88952009-08-14 15:49:45 +0000472 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700473}
474
475#else
476
477static void
478bnx2_cnic_stop(struct bnx2 *bp)
479{
480}
481
482static void
483bnx2_cnic_start(struct bnx2 *bp)
484{
485}
486
487#endif
488
Michael Chanb6016b72005-05-26 13:03:09 -0700489static int
490bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
491{
492 u32 val1;
493 int i, ret;
494
Michael Chan583c28e2008-01-21 19:51:35 -0800495 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000496 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700497 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
498
Michael Chane503e062012-12-06 10:33:08 +0000499 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
500 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700501
502 udelay(40);
503 }
504
505 val1 = (bp->phy_addr << 21) | (reg << 16) |
506 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
507 BNX2_EMAC_MDIO_COMM_START_BUSY;
Michael Chane503e062012-12-06 10:33:08 +0000508 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Michael Chanb6016b72005-05-26 13:03:09 -0700509
510 for (i = 0; i < 50; i++) {
511 udelay(10);
512
Michael Chane503e062012-12-06 10:33:08 +0000513 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700514 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
515 udelay(5);
516
Michael Chane503e062012-12-06 10:33:08 +0000517 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700518 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
519
520 break;
521 }
522 }
523
524 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
525 *val = 0x0;
526 ret = -EBUSY;
527 }
528 else {
529 *val = val1;
530 ret = 0;
531 }
532
Michael Chan583c28e2008-01-21 19:51:35 -0800533 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000534 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700535 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
536
Michael Chane503e062012-12-06 10:33:08 +0000537 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
538 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700539
540 udelay(40);
541 }
542
543 return ret;
544}
545
546static int
547bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
548{
549 u32 val1;
550 int i, ret;
551
Michael Chan583c28e2008-01-21 19:51:35 -0800552 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000553 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700554 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
555
Michael Chane503e062012-12-06 10:33:08 +0000556 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
557 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700558
559 udelay(40);
560 }
561
562 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
563 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
564 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
Michael Chane503e062012-12-06 10:33:08 +0000565 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400566
Michael Chanb6016b72005-05-26 13:03:09 -0700567 for (i = 0; i < 50; i++) {
568 udelay(10);
569
Michael Chane503e062012-12-06 10:33:08 +0000570 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700571 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
572 udelay(5);
573 break;
574 }
575 }
576
577 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
578 ret = -EBUSY;
579 else
580 ret = 0;
581
Michael Chan583c28e2008-01-21 19:51:35 -0800582 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000583 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700584 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
585
Michael Chane503e062012-12-06 10:33:08 +0000586 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
587 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700588
589 udelay(40);
590 }
591
592 return ret;
593}
594
595static void
596bnx2_disable_int(struct bnx2 *bp)
597{
Michael Chanb4b36042007-12-20 19:59:30 -0800598 int i;
599 struct bnx2_napi *bnapi;
600
601 for (i = 0; i < bp->irq_nvecs; i++) {
602 bnapi = &bp->bnx2_napi[i];
Michael Chane503e062012-12-06 10:33:08 +0000603 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
Michael Chanb4b36042007-12-20 19:59:30 -0800604 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
605 }
Michael Chane503e062012-12-06 10:33:08 +0000606 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
Michael Chanb6016b72005-05-26 13:03:09 -0700607}
608
609static void
610bnx2_enable_int(struct bnx2 *bp)
611{
Michael Chanb4b36042007-12-20 19:59:30 -0800612 int i;
613 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800614
Michael Chanb4b36042007-12-20 19:59:30 -0800615 for (i = 0; i < bp->irq_nvecs; i++) {
616 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800617
Michael Chane503e062012-12-06 10:33:08 +0000618 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
619 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
620 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
621 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700622
Michael Chane503e062012-12-06 10:33:08 +0000623 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
624 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
625 bnapi->last_status_idx);
Michael Chanb4b36042007-12-20 19:59:30 -0800626 }
Michael Chane503e062012-12-06 10:33:08 +0000627 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700628}
629
630static void
631bnx2_disable_int_sync(struct bnx2 *bp)
632{
Michael Chanb4b36042007-12-20 19:59:30 -0800633 int i;
634
Michael Chanb6016b72005-05-26 13:03:09 -0700635 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000636 if (!netif_running(bp->dev))
637 return;
638
Michael Chanb6016b72005-05-26 13:03:09 -0700639 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800640 for (i = 0; i < bp->irq_nvecs; i++)
641 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700642}
643
644static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800645bnx2_napi_disable(struct bnx2 *bp)
646{
Michael Chanb4b36042007-12-20 19:59:30 -0800647 int i;
648
649 for (i = 0; i < bp->irq_nvecs; i++)
650 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800651}
652
653static void
654bnx2_napi_enable(struct bnx2 *bp)
655{
Michael Chanb4b36042007-12-20 19:59:30 -0800656 int i;
657
658 for (i = 0; i < bp->irq_nvecs; i++)
659 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800660}
661
662static void
Michael Chan212f9932010-04-27 11:28:10 +0000663bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700664{
Michael Chan212f9932010-04-27 11:28:10 +0000665 if (stop_cnic)
666 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700667 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800668 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700669 netif_tx_disable(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -0700670 }
Michael Chanb7466562009-12-20 18:40:18 -0800671 bnx2_disable_int_sync(bp);
Michael Chana0ba6762010-05-17 17:34:43 -0700672 netif_carrier_off(bp->dev); /* prevent tx timeout */
Michael Chanb6016b72005-05-26 13:03:09 -0700673}
674
675static void
Michael Chan212f9932010-04-27 11:28:10 +0000676bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700677{
678 if (atomic_dec_and_test(&bp->intr_sem)) {
679 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700680 netif_tx_wake_all_queues(bp->dev);
Michael Chana0ba6762010-05-17 17:34:43 -0700681 spin_lock_bh(&bp->phy_lock);
682 if (bp->link_up)
683 netif_carrier_on(bp->dev);
684 spin_unlock_bh(&bp->phy_lock);
Michael Chan35efa7c2007-12-20 19:56:37 -0800685 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700686 bnx2_enable_int(bp);
Michael Chan212f9932010-04-27 11:28:10 +0000687 if (start_cnic)
688 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700689 }
690 }
691}
692
693static void
Michael Chan35e90102008-06-19 16:37:42 -0700694bnx2_free_tx_mem(struct bnx2 *bp)
695{
696 int i;
697
698 for (i = 0; i < bp->num_tx_rings; i++) {
699 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
700 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
701
702 if (txr->tx_desc_ring) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000703 dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
704 txr->tx_desc_ring,
705 txr->tx_desc_mapping);
Michael Chan35e90102008-06-19 16:37:42 -0700706 txr->tx_desc_ring = NULL;
707 }
708 kfree(txr->tx_buf_ring);
709 txr->tx_buf_ring = NULL;
710 }
711}
712
Michael Chanbb4f98a2008-06-19 16:38:19 -0700713static void
714bnx2_free_rx_mem(struct bnx2 *bp)
715{
716 int i;
717
718 for (i = 0; i < bp->num_rx_rings; i++) {
719 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
720 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
721 int j;
722
723 for (j = 0; j < bp->rx_max_ring; j++) {
724 if (rxr->rx_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000725 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
726 rxr->rx_desc_ring[j],
727 rxr->rx_desc_mapping[j]);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700728 rxr->rx_desc_ring[j] = NULL;
729 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000730 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700731 rxr->rx_buf_ring = NULL;
732
733 for (j = 0; j < bp->rx_max_pg_ring; j++) {
734 if (rxr->rx_pg_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000735 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
736 rxr->rx_pg_desc_ring[j],
737 rxr->rx_pg_desc_mapping[j]);
Michael Chan3298a732008-12-17 19:06:08 -0800738 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700739 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000740 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700741 rxr->rx_pg_ring = NULL;
742 }
743}
744
Michael Chan35e90102008-06-19 16:37:42 -0700745static int
746bnx2_alloc_tx_mem(struct bnx2 *bp)
747{
748 int i;
749
750 for (i = 0; i < bp->num_tx_rings; i++) {
751 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
752 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
753
754 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
755 if (txr->tx_buf_ring == NULL)
756 return -ENOMEM;
757
758 txr->tx_desc_ring =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000759 dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
760 &txr->tx_desc_mapping, GFP_KERNEL);
Michael Chan35e90102008-06-19 16:37:42 -0700761 if (txr->tx_desc_ring == NULL)
762 return -ENOMEM;
763 }
764 return 0;
765}
766
Michael Chanbb4f98a2008-06-19 16:38:19 -0700767static int
768bnx2_alloc_rx_mem(struct bnx2 *bp)
769{
770 int i;
771
772 for (i = 0; i < bp->num_rx_rings; i++) {
773 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
774 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
775 int j;
776
777 rxr->rx_buf_ring =
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000778 vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700779 if (rxr->rx_buf_ring == NULL)
780 return -ENOMEM;
781
Michael Chanbb4f98a2008-06-19 16:38:19 -0700782 for (j = 0; j < bp->rx_max_ring; j++) {
783 rxr->rx_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000784 dma_alloc_coherent(&bp->pdev->dev,
785 RXBD_RING_SIZE,
786 &rxr->rx_desc_mapping[j],
787 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700788 if (rxr->rx_desc_ring[j] == NULL)
789 return -ENOMEM;
790
791 }
792
793 if (bp->rx_pg_ring_size) {
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000794 rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
Michael Chanbb4f98a2008-06-19 16:38:19 -0700795 bp->rx_max_pg_ring);
796 if (rxr->rx_pg_ring == NULL)
797 return -ENOMEM;
798
Michael Chanbb4f98a2008-06-19 16:38:19 -0700799 }
800
801 for (j = 0; j < bp->rx_max_pg_ring; j++) {
802 rxr->rx_pg_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000803 dma_alloc_coherent(&bp->pdev->dev,
804 RXBD_RING_SIZE,
805 &rxr->rx_pg_desc_mapping[j],
806 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700807 if (rxr->rx_pg_desc_ring[j] == NULL)
808 return -ENOMEM;
809
810 }
811 }
812 return 0;
813}
814
Michael Chan35e90102008-06-19 16:37:42 -0700815static void
Michael Chanb6016b72005-05-26 13:03:09 -0700816bnx2_free_mem(struct bnx2 *bp)
817{
Michael Chan13daffa2006-03-20 17:49:20 -0800818 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700819 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800820
Michael Chan35e90102008-06-19 16:37:42 -0700821 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700822 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700823
Michael Chan59b47d82006-11-19 14:10:45 -0800824 for (i = 0; i < bp->ctx_pages; i++) {
825 if (bp->ctx_blk[i]) {
Michael Chan2bc40782012-12-06 10:33:09 +0000826 dma_free_coherent(&bp->pdev->dev, BNX2_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000827 bp->ctx_blk[i],
828 bp->ctx_blk_mapping[i]);
Michael Chan59b47d82006-11-19 14:10:45 -0800829 bp->ctx_blk[i] = NULL;
830 }
831 }
Michael Chan43e80b82008-06-19 16:41:08 -0700832 if (bnapi->status_blk.msi) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000833 dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
834 bnapi->status_blk.msi,
835 bp->status_blk_mapping);
Michael Chan43e80b82008-06-19 16:41:08 -0700836 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800837 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700838 }
Michael Chanb6016b72005-05-26 13:03:09 -0700839}
840
841static int
842bnx2_alloc_mem(struct bnx2 *bp)
843{
Michael Chan35e90102008-06-19 16:37:42 -0700844 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700845 struct bnx2_napi *bnapi;
846 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700847
Michael Chan0f31f992006-03-23 01:12:38 -0800848 /* Combine status and statistics blocks into one allocation. */
849 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800850 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800851 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
852 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800853 bp->status_stats_size = status_blk_size +
854 sizeof(struct statistics_block);
855
Joe Perchesede23fa2013-08-26 22:45:23 -0700856 status_blk = dma_zalloc_coherent(&bp->pdev->dev, bp->status_stats_size,
857 &bp->status_blk_mapping, GFP_KERNEL);
Michael Chan43e80b82008-06-19 16:41:08 -0700858 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700859 goto alloc_mem_err;
860
Michael Chan43e80b82008-06-19 16:41:08 -0700861 bnapi = &bp->bnx2_napi[0];
862 bnapi->status_blk.msi = status_blk;
863 bnapi->hw_tx_cons_ptr =
864 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
865 bnapi->hw_rx_cons_ptr =
866 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800867 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chan379b39a2010-07-19 14:15:03 +0000868 for (i = 1; i < bp->irq_nvecs; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700869 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800870
Michael Chan43e80b82008-06-19 16:41:08 -0700871 bnapi = &bp->bnx2_napi[i];
872
Joe Perches64699332012-06-04 12:44:16 +0000873 sblk = (status_blk + BNX2_SBLK_MSIX_ALIGN_SIZE * i);
Michael Chan43e80b82008-06-19 16:41:08 -0700874 bnapi->status_blk.msix = sblk;
875 bnapi->hw_tx_cons_ptr =
876 &sblk->status_tx_quick_consumer_index;
877 bnapi->hw_rx_cons_ptr =
878 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800879 bnapi->int_num = i << 24;
880 }
881 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800882
Michael Chan43e80b82008-06-19 16:41:08 -0700883 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700884
Michael Chan0f31f992006-03-23 01:12:38 -0800885 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700886
Michael Chan4ce45e02012-12-06 10:33:10 +0000887 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan2bc40782012-12-06 10:33:09 +0000888 bp->ctx_pages = 0x2000 / BNX2_PAGE_SIZE;
Michael Chan59b47d82006-11-19 14:10:45 -0800889 if (bp->ctx_pages == 0)
890 bp->ctx_pages = 1;
891 for (i = 0; i < bp->ctx_pages; i++) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000892 bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
Michael Chan2bc40782012-12-06 10:33:09 +0000893 BNX2_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000894 &bp->ctx_blk_mapping[i],
895 GFP_KERNEL);
Michael Chan59b47d82006-11-19 14:10:45 -0800896 if (bp->ctx_blk[i] == NULL)
897 goto alloc_mem_err;
898 }
899 }
Michael Chan35e90102008-06-19 16:37:42 -0700900
Michael Chanbb4f98a2008-06-19 16:38:19 -0700901 err = bnx2_alloc_rx_mem(bp);
902 if (err)
903 goto alloc_mem_err;
904
Michael Chan35e90102008-06-19 16:37:42 -0700905 err = bnx2_alloc_tx_mem(bp);
906 if (err)
907 goto alloc_mem_err;
908
Michael Chanb6016b72005-05-26 13:03:09 -0700909 return 0;
910
911alloc_mem_err:
912 bnx2_free_mem(bp);
913 return -ENOMEM;
914}
915
916static void
Michael Chane3648b32005-11-04 08:51:21 -0800917bnx2_report_fw_link(struct bnx2 *bp)
918{
919 u32 fw_link_status = 0;
920
Michael Chan583c28e2008-01-21 19:51:35 -0800921 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700922 return;
923
Michael Chane3648b32005-11-04 08:51:21 -0800924 if (bp->link_up) {
925 u32 bmsr;
926
927 switch (bp->line_speed) {
928 case SPEED_10:
929 if (bp->duplex == DUPLEX_HALF)
930 fw_link_status = BNX2_LINK_STATUS_10HALF;
931 else
932 fw_link_status = BNX2_LINK_STATUS_10FULL;
933 break;
934 case SPEED_100:
935 if (bp->duplex == DUPLEX_HALF)
936 fw_link_status = BNX2_LINK_STATUS_100HALF;
937 else
938 fw_link_status = BNX2_LINK_STATUS_100FULL;
939 break;
940 case SPEED_1000:
941 if (bp->duplex == DUPLEX_HALF)
942 fw_link_status = BNX2_LINK_STATUS_1000HALF;
943 else
944 fw_link_status = BNX2_LINK_STATUS_1000FULL;
945 break;
946 case SPEED_2500:
947 if (bp->duplex == DUPLEX_HALF)
948 fw_link_status = BNX2_LINK_STATUS_2500HALF;
949 else
950 fw_link_status = BNX2_LINK_STATUS_2500FULL;
951 break;
952 }
953
954 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
955
956 if (bp->autoneg) {
957 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
958
Michael Chanca58c3a2007-05-03 13:22:52 -0700959 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
960 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800961
962 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800963 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800964 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
965 else
966 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
967 }
968 }
969 else
970 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
971
Michael Chan2726d6e2008-01-29 21:35:05 -0800972 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800973}
974
Michael Chan9b1084b2007-07-07 22:50:37 -0700975static char *
976bnx2_xceiver_str(struct bnx2 *bp)
977{
Eric Dumazet807540b2010-09-23 05:40:09 +0000978 return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800979 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Eric Dumazet807540b2010-09-23 05:40:09 +0000980 "Copper");
Michael Chan9b1084b2007-07-07 22:50:37 -0700981}
982
Michael Chane3648b32005-11-04 08:51:21 -0800983static void
Michael Chanb6016b72005-05-26 13:03:09 -0700984bnx2_report_link(struct bnx2 *bp)
985{
986 if (bp->link_up) {
987 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +0000988 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
989 bnx2_xceiver_str(bp),
990 bp->line_speed,
991 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -0700992
993 if (bp->flow_ctrl) {
994 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000995 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -0700996 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +0000997 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -0700998 }
999 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +00001000 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001001 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001002 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -07001003 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001004 pr_cont("\n");
1005 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001006 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001007 netdev_err(bp->dev, "NIC %s Link is Down\n",
1008 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001009 }
Michael Chane3648b32005-11-04 08:51:21 -08001010
1011 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001012}
1013
1014static void
1015bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1016{
1017 u32 local_adv, remote_adv;
1018
1019 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001020 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001021 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1022
1023 if (bp->duplex == DUPLEX_FULL) {
1024 bp->flow_ctrl = bp->req_flow_ctrl;
1025 }
1026 return;
1027 }
1028
1029 if (bp->duplex != DUPLEX_FULL) {
1030 return;
1031 }
1032
Michael Chan583c28e2008-01-21 19:51:35 -08001033 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001034 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001035 u32 val;
1036
1037 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1038 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1039 bp->flow_ctrl |= FLOW_CTRL_TX;
1040 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1041 bp->flow_ctrl |= FLOW_CTRL_RX;
1042 return;
1043 }
1044
Michael Chanca58c3a2007-05-03 13:22:52 -07001045 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1046 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001047
Michael Chan583c28e2008-01-21 19:51:35 -08001048 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001049 u32 new_local_adv = 0;
1050 u32 new_remote_adv = 0;
1051
1052 if (local_adv & ADVERTISE_1000XPAUSE)
1053 new_local_adv |= ADVERTISE_PAUSE_CAP;
1054 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1055 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1056 if (remote_adv & ADVERTISE_1000XPAUSE)
1057 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1058 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1059 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1060
1061 local_adv = new_local_adv;
1062 remote_adv = new_remote_adv;
1063 }
1064
1065 /* See Table 28B-3 of 802.3ab-1999 spec. */
1066 if (local_adv & ADVERTISE_PAUSE_CAP) {
1067 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1068 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1069 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1070 }
1071 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1072 bp->flow_ctrl = FLOW_CTRL_RX;
1073 }
1074 }
1075 else {
1076 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1077 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1078 }
1079 }
1080 }
1081 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1082 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1083 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1084
1085 bp->flow_ctrl = FLOW_CTRL_TX;
1086 }
1087 }
1088}
1089
1090static int
Michael Chan27a005b2007-05-03 13:23:41 -07001091bnx2_5709s_linkup(struct bnx2 *bp)
1092{
1093 u32 val, speed;
1094
1095 bp->link_up = 1;
1096
1097 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1098 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1099 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1100
1101 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1102 bp->line_speed = bp->req_line_speed;
1103 bp->duplex = bp->req_duplex;
1104 return 0;
1105 }
1106 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1107 switch (speed) {
1108 case MII_BNX2_GP_TOP_AN_SPEED_10:
1109 bp->line_speed = SPEED_10;
1110 break;
1111 case MII_BNX2_GP_TOP_AN_SPEED_100:
1112 bp->line_speed = SPEED_100;
1113 break;
1114 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1115 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1116 bp->line_speed = SPEED_1000;
1117 break;
1118 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1119 bp->line_speed = SPEED_2500;
1120 break;
1121 }
1122 if (val & MII_BNX2_GP_TOP_AN_FD)
1123 bp->duplex = DUPLEX_FULL;
1124 else
1125 bp->duplex = DUPLEX_HALF;
1126 return 0;
1127}
1128
1129static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001130bnx2_5708s_linkup(struct bnx2 *bp)
1131{
1132 u32 val;
1133
1134 bp->link_up = 1;
1135 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1136 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1137 case BCM5708S_1000X_STAT1_SPEED_10:
1138 bp->line_speed = SPEED_10;
1139 break;
1140 case BCM5708S_1000X_STAT1_SPEED_100:
1141 bp->line_speed = SPEED_100;
1142 break;
1143 case BCM5708S_1000X_STAT1_SPEED_1G:
1144 bp->line_speed = SPEED_1000;
1145 break;
1146 case BCM5708S_1000X_STAT1_SPEED_2G5:
1147 bp->line_speed = SPEED_2500;
1148 break;
1149 }
1150 if (val & BCM5708S_1000X_STAT1_FD)
1151 bp->duplex = DUPLEX_FULL;
1152 else
1153 bp->duplex = DUPLEX_HALF;
1154
1155 return 0;
1156}
1157
1158static int
1159bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001160{
1161 u32 bmcr, local_adv, remote_adv, common;
1162
1163 bp->link_up = 1;
1164 bp->line_speed = SPEED_1000;
1165
Michael Chanca58c3a2007-05-03 13:22:52 -07001166 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001167 if (bmcr & BMCR_FULLDPLX) {
1168 bp->duplex = DUPLEX_FULL;
1169 }
1170 else {
1171 bp->duplex = DUPLEX_HALF;
1172 }
1173
1174 if (!(bmcr & BMCR_ANENABLE)) {
1175 return 0;
1176 }
1177
Michael Chanca58c3a2007-05-03 13:22:52 -07001178 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1179 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001180
1181 common = local_adv & remote_adv;
1182 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1183
1184 if (common & ADVERTISE_1000XFULL) {
1185 bp->duplex = DUPLEX_FULL;
1186 }
1187 else {
1188 bp->duplex = DUPLEX_HALF;
1189 }
1190 }
1191
1192 return 0;
1193}
1194
1195static int
1196bnx2_copper_linkup(struct bnx2 *bp)
1197{
1198 u32 bmcr;
1199
Michael Chanca58c3a2007-05-03 13:22:52 -07001200 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001201 if (bmcr & BMCR_ANENABLE) {
1202 u32 local_adv, remote_adv, common;
1203
1204 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1205 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1206
1207 common = local_adv & (remote_adv >> 2);
1208 if (common & ADVERTISE_1000FULL) {
1209 bp->line_speed = SPEED_1000;
1210 bp->duplex = DUPLEX_FULL;
1211 }
1212 else if (common & ADVERTISE_1000HALF) {
1213 bp->line_speed = SPEED_1000;
1214 bp->duplex = DUPLEX_HALF;
1215 }
1216 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001217 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1218 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001219
1220 common = local_adv & remote_adv;
1221 if (common & ADVERTISE_100FULL) {
1222 bp->line_speed = SPEED_100;
1223 bp->duplex = DUPLEX_FULL;
1224 }
1225 else if (common & ADVERTISE_100HALF) {
1226 bp->line_speed = SPEED_100;
1227 bp->duplex = DUPLEX_HALF;
1228 }
1229 else if (common & ADVERTISE_10FULL) {
1230 bp->line_speed = SPEED_10;
1231 bp->duplex = DUPLEX_FULL;
1232 }
1233 else if (common & ADVERTISE_10HALF) {
1234 bp->line_speed = SPEED_10;
1235 bp->duplex = DUPLEX_HALF;
1236 }
1237 else {
1238 bp->line_speed = 0;
1239 bp->link_up = 0;
1240 }
1241 }
1242 }
1243 else {
1244 if (bmcr & BMCR_SPEED100) {
1245 bp->line_speed = SPEED_100;
1246 }
1247 else {
1248 bp->line_speed = SPEED_10;
1249 }
1250 if (bmcr & BMCR_FULLDPLX) {
1251 bp->duplex = DUPLEX_FULL;
1252 }
1253 else {
1254 bp->duplex = DUPLEX_HALF;
1255 }
1256 }
1257
1258 return 0;
1259}
1260
Michael Chan83e3fc82008-01-29 21:37:17 -08001261static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001262bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001263{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001264 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001265
1266 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1267 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1268 val |= 0x02 << 8;
1269
Michael Chan22fa1592010-10-11 16:12:00 -07001270 if (bp->flow_ctrl & FLOW_CTRL_TX)
1271 val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
Michael Chan83e3fc82008-01-29 21:37:17 -08001272
Michael Chan83e3fc82008-01-29 21:37:17 -08001273 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1274}
1275
Michael Chanbb4f98a2008-06-19 16:38:19 -07001276static void
1277bnx2_init_all_rx_contexts(struct bnx2 *bp)
1278{
1279 int i;
1280 u32 cid;
1281
1282 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1283 if (i == 1)
1284 cid = RX_RSS_CID;
1285 bnx2_init_rx_context(bp, cid);
1286 }
1287}
1288
Benjamin Li344478d2008-09-18 16:38:24 -07001289static void
Michael Chanb6016b72005-05-26 13:03:09 -07001290bnx2_set_mac_link(struct bnx2 *bp)
1291{
1292 u32 val;
1293
Michael Chane503e062012-12-06 10:33:08 +00001294 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
Michael Chanb6016b72005-05-26 13:03:09 -07001295 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1296 (bp->duplex == DUPLEX_HALF)) {
Michael Chane503e062012-12-06 10:33:08 +00001297 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
Michael Chanb6016b72005-05-26 13:03:09 -07001298 }
1299
1300 /* Configure the EMAC mode register. */
Michael Chane503e062012-12-06 10:33:08 +00001301 val = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001302
1303 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001304 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001305 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001306
1307 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001308 switch (bp->line_speed) {
1309 case SPEED_10:
Michael Chan4ce45e02012-12-06 10:33:10 +00001310 if (BNX2_CHIP(bp) != BNX2_CHIP_5706) {
Michael Chan59b47d82006-11-19 14:10:45 -08001311 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001312 break;
1313 }
1314 /* fall through */
1315 case SPEED_100:
1316 val |= BNX2_EMAC_MODE_PORT_MII;
1317 break;
1318 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001319 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001320 /* fall through */
1321 case SPEED_1000:
1322 val |= BNX2_EMAC_MODE_PORT_GMII;
1323 break;
1324 }
Michael Chanb6016b72005-05-26 13:03:09 -07001325 }
1326 else {
1327 val |= BNX2_EMAC_MODE_PORT_GMII;
1328 }
1329
1330 /* Set the MAC to operate in the appropriate duplex mode. */
1331 if (bp->duplex == DUPLEX_HALF)
1332 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
Michael Chane503e062012-12-06 10:33:08 +00001333 BNX2_WR(bp, BNX2_EMAC_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07001334
1335 /* Enable/disable rx PAUSE. */
1336 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1337
1338 if (bp->flow_ctrl & FLOW_CTRL_RX)
1339 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
Michael Chane503e062012-12-06 10:33:08 +00001340 BNX2_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07001341
1342 /* Enable/disable tx PAUSE. */
Michael Chane503e062012-12-06 10:33:08 +00001343 val = BNX2_RD(bp, BNX2_EMAC_TX_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001344 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1345
1346 if (bp->flow_ctrl & FLOW_CTRL_TX)
1347 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
Michael Chane503e062012-12-06 10:33:08 +00001348 BNX2_WR(bp, BNX2_EMAC_TX_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07001349
1350 /* Acknowledge the interrupt. */
Michael Chane503e062012-12-06 10:33:08 +00001351 BNX2_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
Michael Chanb6016b72005-05-26 13:03:09 -07001352
Michael Chan22fa1592010-10-11 16:12:00 -07001353 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001354}
1355
Michael Chan27a005b2007-05-03 13:23:41 -07001356static void
1357bnx2_enable_bmsr1(struct bnx2 *bp)
1358{
Michael Chan583c28e2008-01-21 19:51:35 -08001359 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001360 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
Michael Chan27a005b2007-05-03 13:23:41 -07001361 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1362 MII_BNX2_BLK_ADDR_GP_STATUS);
1363}
1364
1365static void
1366bnx2_disable_bmsr1(struct bnx2 *bp)
1367{
Michael Chan583c28e2008-01-21 19:51:35 -08001368 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001369 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
Michael Chan27a005b2007-05-03 13:23:41 -07001370 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1371 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1372}
1373
Michael Chanb6016b72005-05-26 13:03:09 -07001374static int
Michael Chan605a9e22007-05-03 13:23:13 -07001375bnx2_test_and_enable_2g5(struct bnx2 *bp)
1376{
1377 u32 up1;
1378 int ret = 1;
1379
Michael Chan583c28e2008-01-21 19:51:35 -08001380 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001381 return 0;
1382
1383 if (bp->autoneg & AUTONEG_SPEED)
1384 bp->advertising |= ADVERTISED_2500baseX_Full;
1385
Michael Chan4ce45e02012-12-06 10:33:10 +00001386 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001387 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1388
Michael Chan605a9e22007-05-03 13:23:13 -07001389 bnx2_read_phy(bp, bp->mii_up1, &up1);
1390 if (!(up1 & BCM5708S_UP1_2G5)) {
1391 up1 |= BCM5708S_UP1_2G5;
1392 bnx2_write_phy(bp, bp->mii_up1, up1);
1393 ret = 0;
1394 }
1395
Michael Chan4ce45e02012-12-06 10:33:10 +00001396 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001397 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1398 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1399
Michael Chan605a9e22007-05-03 13:23:13 -07001400 return ret;
1401}
1402
1403static int
1404bnx2_test_and_disable_2g5(struct bnx2 *bp)
1405{
1406 u32 up1;
1407 int ret = 0;
1408
Michael Chan583c28e2008-01-21 19:51:35 -08001409 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001410 return 0;
1411
Michael Chan4ce45e02012-12-06 10:33:10 +00001412 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001413 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1414
Michael Chan605a9e22007-05-03 13:23:13 -07001415 bnx2_read_phy(bp, bp->mii_up1, &up1);
1416 if (up1 & BCM5708S_UP1_2G5) {
1417 up1 &= ~BCM5708S_UP1_2G5;
1418 bnx2_write_phy(bp, bp->mii_up1, up1);
1419 ret = 1;
1420 }
1421
Michael Chan4ce45e02012-12-06 10:33:10 +00001422 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001423 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1424 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1425
Michael Chan605a9e22007-05-03 13:23:13 -07001426 return ret;
1427}
1428
1429static void
1430bnx2_enable_forced_2g5(struct bnx2 *bp)
1431{
Michael Chancbd68902010-06-08 07:21:30 +00001432 u32 uninitialized_var(bmcr);
1433 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001434
Michael Chan583c28e2008-01-21 19:51:35 -08001435 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001436 return;
1437
Michael Chan4ce45e02012-12-06 10:33:10 +00001438 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001439 u32 val;
1440
1441 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1442 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001443 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1444 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1445 val |= MII_BNX2_SD_MISC1_FORCE |
1446 MII_BNX2_SD_MISC1_FORCE_2_5G;
1447 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1448 }
Michael Chan27a005b2007-05-03 13:23:41 -07001449
1450 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1451 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001452 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001453
Michael Chan4ce45e02012-12-06 10:33:10 +00001454 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001455 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1456 if (!err)
1457 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001458 } else {
1459 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001460 }
1461
Michael Chancbd68902010-06-08 07:21:30 +00001462 if (err)
1463 return;
1464
Michael Chan605a9e22007-05-03 13:23:13 -07001465 if (bp->autoneg & AUTONEG_SPEED) {
1466 bmcr &= ~BMCR_ANENABLE;
1467 if (bp->req_duplex == DUPLEX_FULL)
1468 bmcr |= BMCR_FULLDPLX;
1469 }
1470 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1471}
1472
1473static void
1474bnx2_disable_forced_2g5(struct bnx2 *bp)
1475{
Michael Chancbd68902010-06-08 07:21:30 +00001476 u32 uninitialized_var(bmcr);
1477 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001478
Michael Chan583c28e2008-01-21 19:51:35 -08001479 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001480 return;
1481
Michael Chan4ce45e02012-12-06 10:33:10 +00001482 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001483 u32 val;
1484
1485 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1486 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001487 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1488 val &= ~MII_BNX2_SD_MISC1_FORCE;
1489 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1490 }
Michael Chan27a005b2007-05-03 13:23:41 -07001491
1492 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1493 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001494 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001495
Michael Chan4ce45e02012-12-06 10:33:10 +00001496 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001497 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1498 if (!err)
1499 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001500 } else {
1501 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001502 }
1503
Michael Chancbd68902010-06-08 07:21:30 +00001504 if (err)
1505 return;
1506
Michael Chan605a9e22007-05-03 13:23:13 -07001507 if (bp->autoneg & AUTONEG_SPEED)
1508 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1509 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1510}
1511
Michael Chanb2fadea2008-01-21 17:07:06 -08001512static void
1513bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1514{
1515 u32 val;
1516
1517 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1518 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1519 if (start)
1520 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1521 else
1522 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1523}
1524
Michael Chan605a9e22007-05-03 13:23:13 -07001525static int
Michael Chanb6016b72005-05-26 13:03:09 -07001526bnx2_set_link(struct bnx2 *bp)
1527{
1528 u32 bmsr;
1529 u8 link_up;
1530
Michael Chan80be4432006-11-19 14:07:28 -08001531 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001532 bp->link_up = 1;
1533 return 0;
1534 }
1535
Michael Chan583c28e2008-01-21 19:51:35 -08001536 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001537 return 0;
1538
Michael Chanb6016b72005-05-26 13:03:09 -07001539 link_up = bp->link_up;
1540
Michael Chan27a005b2007-05-03 13:23:41 -07001541 bnx2_enable_bmsr1(bp);
1542 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1543 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1544 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001545
Michael Chan583c28e2008-01-21 19:51:35 -08001546 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001547 (BNX2_CHIP(bp) == BNX2_CHIP_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001548 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001549
Michael Chan583c28e2008-01-21 19:51:35 -08001550 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001551 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001552 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001553 }
Michael Chane503e062012-12-06 10:33:08 +00001554 val = BNX2_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001555
1556 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1557 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1558 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1559
1560 if ((val & BNX2_EMAC_STATUS_LINK) &&
1561 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001562 bmsr |= BMSR_LSTATUS;
1563 else
1564 bmsr &= ~BMSR_LSTATUS;
1565 }
1566
1567 if (bmsr & BMSR_LSTATUS) {
1568 bp->link_up = 1;
1569
Michael Chan583c28e2008-01-21 19:51:35 -08001570 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00001571 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001572 bnx2_5706s_linkup(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00001573 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001574 bnx2_5708s_linkup(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00001575 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001576 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001577 }
1578 else {
1579 bnx2_copper_linkup(bp);
1580 }
1581 bnx2_resolve_flow_ctrl(bp);
1582 }
1583 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001584 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001585 (bp->autoneg & AUTONEG_SPEED))
1586 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001587
Michael Chan583c28e2008-01-21 19:51:35 -08001588 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001589 u32 bmcr;
1590
1591 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1592 bmcr |= BMCR_ANENABLE;
1593 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1594
Michael Chan583c28e2008-01-21 19:51:35 -08001595 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001596 }
Michael Chanb6016b72005-05-26 13:03:09 -07001597 bp->link_up = 0;
1598 }
1599
1600 if (bp->link_up != link_up) {
1601 bnx2_report_link(bp);
1602 }
1603
1604 bnx2_set_mac_link(bp);
1605
1606 return 0;
1607}
1608
1609static int
1610bnx2_reset_phy(struct bnx2 *bp)
1611{
1612 int i;
1613 u32 reg;
1614
Michael Chanca58c3a2007-05-03 13:22:52 -07001615 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001616
1617#define PHY_RESET_MAX_WAIT 100
1618 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1619 udelay(10);
1620
Michael Chanca58c3a2007-05-03 13:22:52 -07001621 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001622 if (!(reg & BMCR_RESET)) {
1623 udelay(20);
1624 break;
1625 }
1626 }
1627 if (i == PHY_RESET_MAX_WAIT) {
1628 return -EBUSY;
1629 }
1630 return 0;
1631}
1632
1633static u32
1634bnx2_phy_get_pause_adv(struct bnx2 *bp)
1635{
1636 u32 adv = 0;
1637
1638 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1639 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1640
Michael Chan583c28e2008-01-21 19:51:35 -08001641 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001642 adv = ADVERTISE_1000XPAUSE;
1643 }
1644 else {
1645 adv = ADVERTISE_PAUSE_CAP;
1646 }
1647 }
1648 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001649 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001650 adv = ADVERTISE_1000XPSE_ASYM;
1651 }
1652 else {
1653 adv = ADVERTISE_PAUSE_ASYM;
1654 }
1655 }
1656 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001657 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001658 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1659 }
1660 else {
1661 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1662 }
1663 }
1664 return adv;
1665}
1666
Michael Chana2f13892008-07-14 22:38:23 -07001667static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001668
Michael Chanb6016b72005-05-26 13:03:09 -07001669static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001670bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001671__releases(&bp->phy_lock)
1672__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001673{
1674 u32 speed_arg = 0, pause_adv;
1675
1676 pause_adv = bnx2_phy_get_pause_adv(bp);
1677
1678 if (bp->autoneg & AUTONEG_SPEED) {
1679 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1680 if (bp->advertising & ADVERTISED_10baseT_Half)
1681 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1682 if (bp->advertising & ADVERTISED_10baseT_Full)
1683 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1684 if (bp->advertising & ADVERTISED_100baseT_Half)
1685 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1686 if (bp->advertising & ADVERTISED_100baseT_Full)
1687 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1688 if (bp->advertising & ADVERTISED_1000baseT_Full)
1689 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1690 if (bp->advertising & ADVERTISED_2500baseX_Full)
1691 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1692 } else {
1693 if (bp->req_line_speed == SPEED_2500)
1694 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1695 else if (bp->req_line_speed == SPEED_1000)
1696 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1697 else if (bp->req_line_speed == SPEED_100) {
1698 if (bp->req_duplex == DUPLEX_FULL)
1699 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1700 else
1701 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1702 } else if (bp->req_line_speed == SPEED_10) {
1703 if (bp->req_duplex == DUPLEX_FULL)
1704 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1705 else
1706 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1707 }
1708 }
1709
1710 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1711 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001712 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001713 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1714
1715 if (port == PORT_TP)
1716 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1717 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1718
Michael Chan2726d6e2008-01-29 21:35:05 -08001719 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001720
1721 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001722 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001723 spin_lock_bh(&bp->phy_lock);
1724
1725 return 0;
1726}
1727
1728static int
1729bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001730__releases(&bp->phy_lock)
1731__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001732{
Michael Chan605a9e22007-05-03 13:23:13 -07001733 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001734 u32 new_adv = 0;
1735
Michael Chan583c28e2008-01-21 19:51:35 -08001736 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Eric Dumazet807540b2010-09-23 05:40:09 +00001737 return bnx2_setup_remote_phy(bp, port);
Michael Chan0d8a6572007-07-07 22:49:43 -07001738
Michael Chanb6016b72005-05-26 13:03:09 -07001739 if (!(bp->autoneg & AUTONEG_SPEED)) {
1740 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001741 int force_link_down = 0;
1742
Michael Chan605a9e22007-05-03 13:23:13 -07001743 if (bp->req_line_speed == SPEED_2500) {
1744 if (!bnx2_test_and_enable_2g5(bp))
1745 force_link_down = 1;
1746 } else if (bp->req_line_speed == SPEED_1000) {
1747 if (bnx2_test_and_disable_2g5(bp))
1748 force_link_down = 1;
1749 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001750 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001751 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1752
Michael Chanca58c3a2007-05-03 13:22:52 -07001753 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001754 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001755 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001756
Michael Chan4ce45e02012-12-06 10:33:10 +00001757 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001758 if (bp->req_line_speed == SPEED_2500)
1759 bnx2_enable_forced_2g5(bp);
1760 else if (bp->req_line_speed == SPEED_1000) {
1761 bnx2_disable_forced_2g5(bp);
1762 new_bmcr &= ~0x2000;
1763 }
1764
Michael Chan4ce45e02012-12-06 10:33:10 +00001765 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001766 if (bp->req_line_speed == SPEED_2500)
1767 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1768 else
1769 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001770 }
1771
Michael Chanb6016b72005-05-26 13:03:09 -07001772 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001773 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001774 new_bmcr |= BMCR_FULLDPLX;
1775 }
1776 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001777 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001778 new_bmcr &= ~BMCR_FULLDPLX;
1779 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001780 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001781 /* Force a link down visible on the other side */
1782 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001783 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001784 ~(ADVERTISE_1000XFULL |
1785 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001786 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001787 BMCR_ANRESTART | BMCR_ANENABLE);
1788
1789 bp->link_up = 0;
1790 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001791 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001792 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001793 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001794 bnx2_write_phy(bp, bp->mii_adv, adv);
1795 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001796 } else {
1797 bnx2_resolve_flow_ctrl(bp);
1798 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001799 }
1800 return 0;
1801 }
1802
Michael Chan605a9e22007-05-03 13:23:13 -07001803 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001804
Michael Chanb6016b72005-05-26 13:03:09 -07001805 if (bp->advertising & ADVERTISED_1000baseT_Full)
1806 new_adv |= ADVERTISE_1000XFULL;
1807
1808 new_adv |= bnx2_phy_get_pause_adv(bp);
1809
Michael Chanca58c3a2007-05-03 13:22:52 -07001810 bnx2_read_phy(bp, bp->mii_adv, &adv);
1811 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001812
1813 bp->serdes_an_pending = 0;
1814 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1815 /* Force a link down visible on the other side */
1816 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001817 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001818 spin_unlock_bh(&bp->phy_lock);
1819 msleep(20);
1820 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001821 }
1822
Michael Chanca58c3a2007-05-03 13:22:52 -07001823 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1824 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001825 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001826 /* Speed up link-up time when the link partner
1827 * does not autonegotiate which is very common
1828 * in blade servers. Some blade servers use
1829 * IPMI for kerboard input and it's important
1830 * to minimize link disruptions. Autoneg. involves
1831 * exchanging base pages plus 3 next pages and
1832 * normally completes in about 120 msec.
1833 */
Michael Chan40105c02008-11-12 16:02:45 -08001834 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001835 bp->serdes_an_pending = 1;
1836 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001837 } else {
1838 bnx2_resolve_flow_ctrl(bp);
1839 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001840 }
1841
1842 return 0;
1843}
1844
1845#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001846 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001847 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1848 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001849
1850#define ETHTOOL_ALL_COPPER_SPEED \
1851 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1852 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1853 ADVERTISED_1000baseT_Full)
1854
1855#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1856 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001857
Michael Chanb6016b72005-05-26 13:03:09 -07001858#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1859
Michael Chandeaf3912007-07-07 22:48:00 -07001860static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001861bnx2_set_default_remote_link(struct bnx2 *bp)
1862{
1863 u32 link;
1864
1865 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001866 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001867 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001868 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001869
1870 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1871 bp->req_line_speed = 0;
1872 bp->autoneg |= AUTONEG_SPEED;
1873 bp->advertising = ADVERTISED_Autoneg;
1874 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1875 bp->advertising |= ADVERTISED_10baseT_Half;
1876 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1877 bp->advertising |= ADVERTISED_10baseT_Full;
1878 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1879 bp->advertising |= ADVERTISED_100baseT_Half;
1880 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1881 bp->advertising |= ADVERTISED_100baseT_Full;
1882 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1883 bp->advertising |= ADVERTISED_1000baseT_Full;
1884 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1885 bp->advertising |= ADVERTISED_2500baseX_Full;
1886 } else {
1887 bp->autoneg = 0;
1888 bp->advertising = 0;
1889 bp->req_duplex = DUPLEX_FULL;
1890 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1891 bp->req_line_speed = SPEED_10;
1892 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1893 bp->req_duplex = DUPLEX_HALF;
1894 }
1895 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1896 bp->req_line_speed = SPEED_100;
1897 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1898 bp->req_duplex = DUPLEX_HALF;
1899 }
1900 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1901 bp->req_line_speed = SPEED_1000;
1902 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1903 bp->req_line_speed = SPEED_2500;
1904 }
1905}
1906
1907static void
Michael Chandeaf3912007-07-07 22:48:00 -07001908bnx2_set_default_link(struct bnx2 *bp)
1909{
Harvey Harrisonab598592008-05-01 02:47:38 -07001910 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1911 bnx2_set_default_remote_link(bp);
1912 return;
1913 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001914
Michael Chandeaf3912007-07-07 22:48:00 -07001915 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1916 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001917 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001918 u32 reg;
1919
1920 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1921
Michael Chan2726d6e2008-01-29 21:35:05 -08001922 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001923 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1924 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1925 bp->autoneg = 0;
1926 bp->req_line_speed = bp->line_speed = SPEED_1000;
1927 bp->req_duplex = DUPLEX_FULL;
1928 }
1929 } else
1930 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1931}
1932
Michael Chan0d8a6572007-07-07 22:49:43 -07001933static void
Michael Chandf149d72007-07-07 22:51:36 -07001934bnx2_send_heart_beat(struct bnx2 *bp)
1935{
1936 u32 msg;
1937 u32 addr;
1938
1939 spin_lock(&bp->indirect_lock);
1940 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1941 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
Michael Chane503e062012-12-06 10:33:08 +00001942 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1943 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
Michael Chandf149d72007-07-07 22:51:36 -07001944 spin_unlock(&bp->indirect_lock);
1945}
1946
1947static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001948bnx2_remote_phy_event(struct bnx2 *bp)
1949{
1950 u32 msg;
1951 u8 link_up = bp->link_up;
1952 u8 old_port;
1953
Michael Chan2726d6e2008-01-29 21:35:05 -08001954 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001955
Michael Chandf149d72007-07-07 22:51:36 -07001956 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1957 bnx2_send_heart_beat(bp);
1958
1959 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1960
Michael Chan0d8a6572007-07-07 22:49:43 -07001961 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1962 bp->link_up = 0;
1963 else {
1964 u32 speed;
1965
1966 bp->link_up = 1;
1967 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1968 bp->duplex = DUPLEX_FULL;
1969 switch (speed) {
1970 case BNX2_LINK_STATUS_10HALF:
1971 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001972 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001973 case BNX2_LINK_STATUS_10FULL:
1974 bp->line_speed = SPEED_10;
1975 break;
1976 case BNX2_LINK_STATUS_100HALF:
1977 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001978 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001979 case BNX2_LINK_STATUS_100BASE_T4:
1980 case BNX2_LINK_STATUS_100FULL:
1981 bp->line_speed = SPEED_100;
1982 break;
1983 case BNX2_LINK_STATUS_1000HALF:
1984 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001985 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001986 case BNX2_LINK_STATUS_1000FULL:
1987 bp->line_speed = SPEED_1000;
1988 break;
1989 case BNX2_LINK_STATUS_2500HALF:
1990 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001991 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001992 case BNX2_LINK_STATUS_2500FULL:
1993 bp->line_speed = SPEED_2500;
1994 break;
1995 default:
1996 bp->line_speed = 0;
1997 break;
1998 }
1999
Michael Chan0d8a6572007-07-07 22:49:43 -07002000 bp->flow_ctrl = 0;
2001 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2002 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2003 if (bp->duplex == DUPLEX_FULL)
2004 bp->flow_ctrl = bp->req_flow_ctrl;
2005 } else {
2006 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2007 bp->flow_ctrl |= FLOW_CTRL_TX;
2008 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2009 bp->flow_ctrl |= FLOW_CTRL_RX;
2010 }
2011
2012 old_port = bp->phy_port;
2013 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2014 bp->phy_port = PORT_FIBRE;
2015 else
2016 bp->phy_port = PORT_TP;
2017
2018 if (old_port != bp->phy_port)
2019 bnx2_set_default_link(bp);
2020
Michael Chan0d8a6572007-07-07 22:49:43 -07002021 }
2022 if (bp->link_up != link_up)
2023 bnx2_report_link(bp);
2024
2025 bnx2_set_mac_link(bp);
2026}
2027
2028static int
2029bnx2_set_remote_link(struct bnx2 *bp)
2030{
2031 u32 evt_code;
2032
Michael Chan2726d6e2008-01-29 21:35:05 -08002033 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002034 switch (evt_code) {
2035 case BNX2_FW_EVT_CODE_LINK_EVENT:
2036 bnx2_remote_phy_event(bp);
2037 break;
2038 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2039 default:
Michael Chandf149d72007-07-07 22:51:36 -07002040 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002041 break;
2042 }
2043 return 0;
2044}
2045
Michael Chanb6016b72005-05-26 13:03:09 -07002046static int
2047bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002048__releases(&bp->phy_lock)
2049__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002050{
Michael Chand17e53b2013-12-31 23:22:32 -08002051 u32 bmcr, adv_reg, new_adv = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002052 u32 new_bmcr;
2053
Michael Chanca58c3a2007-05-03 13:22:52 -07002054 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002055
Michael Chand17e53b2013-12-31 23:22:32 -08002056 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
2057 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2058 ADVERTISE_PAUSE_ASYM);
2059
2060 new_adv = ADVERTISE_CSMA | ethtool_adv_to_mii_adv_t(bp->advertising);
2061
Michael Chanb6016b72005-05-26 13:03:09 -07002062 if (bp->autoneg & AUTONEG_SPEED) {
Michael Chand17e53b2013-12-31 23:22:32 -08002063 u32 adv1000_reg;
Matt Carlson37f07022011-11-17 14:30:55 +00002064 u32 new_adv1000 = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002065
Michael Chand17e53b2013-12-31 23:22:32 -08002066 new_adv |= bnx2_phy_get_pause_adv(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002067
2068 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2069 adv1000_reg &= PHY_ALL_1000_SPEED;
2070
Matt Carlson37f07022011-11-17 14:30:55 +00002071 new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
Matt Carlson37f07022011-11-17 14:30:55 +00002072 if ((adv1000_reg != new_adv1000) ||
2073 (adv_reg != new_adv) ||
Michael Chanb6016b72005-05-26 13:03:09 -07002074 ((bmcr & BMCR_ANENABLE) == 0)) {
2075
Matt Carlson37f07022011-11-17 14:30:55 +00002076 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2077 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
Michael Chanca58c3a2007-05-03 13:22:52 -07002078 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002079 BMCR_ANENABLE);
2080 }
2081 else if (bp->link_up) {
2082 /* Flow ctrl may have changed from auto to forced */
2083 /* or vice-versa. */
2084
2085 bnx2_resolve_flow_ctrl(bp);
2086 bnx2_set_mac_link(bp);
2087 }
2088 return 0;
2089 }
2090
Michael Chand17e53b2013-12-31 23:22:32 -08002091 /* advertise nothing when forcing speed */
2092 if (adv_reg != new_adv)
2093 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2094
Michael Chanb6016b72005-05-26 13:03:09 -07002095 new_bmcr = 0;
2096 if (bp->req_line_speed == SPEED_100) {
2097 new_bmcr |= BMCR_SPEED100;
2098 }
2099 if (bp->req_duplex == DUPLEX_FULL) {
2100 new_bmcr |= BMCR_FULLDPLX;
2101 }
2102 if (new_bmcr != bmcr) {
2103 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002104
Michael Chanca58c3a2007-05-03 13:22:52 -07002105 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2106 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002107
Michael Chanb6016b72005-05-26 13:03:09 -07002108 if (bmsr & BMSR_LSTATUS) {
2109 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002110 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002111 spin_unlock_bh(&bp->phy_lock);
2112 msleep(50);
2113 spin_lock_bh(&bp->phy_lock);
2114
Michael Chanca58c3a2007-05-03 13:22:52 -07002115 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2116 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002117 }
2118
Michael Chanca58c3a2007-05-03 13:22:52 -07002119 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002120
2121 /* Normally, the new speed is setup after the link has
2122 * gone down and up again. In some cases, link will not go
2123 * down so we need to set up the new speed here.
2124 */
2125 if (bmsr & BMSR_LSTATUS) {
2126 bp->line_speed = bp->req_line_speed;
2127 bp->duplex = bp->req_duplex;
2128 bnx2_resolve_flow_ctrl(bp);
2129 bnx2_set_mac_link(bp);
2130 }
Michael Chan27a005b2007-05-03 13:23:41 -07002131 } else {
2132 bnx2_resolve_flow_ctrl(bp);
2133 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002134 }
2135 return 0;
2136}
2137
2138static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002139bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002140__releases(&bp->phy_lock)
2141__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002142{
2143 if (bp->loopback == MAC_LOOPBACK)
2144 return 0;
2145
Michael Chan583c28e2008-01-21 19:51:35 -08002146 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Eric Dumazet807540b2010-09-23 05:40:09 +00002147 return bnx2_setup_serdes_phy(bp, port);
Michael Chanb6016b72005-05-26 13:03:09 -07002148 }
2149 else {
Eric Dumazet807540b2010-09-23 05:40:09 +00002150 return bnx2_setup_copper_phy(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002151 }
2152}
2153
2154static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002155bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002156{
2157 u32 val;
2158
2159 bp->mii_bmcr = MII_BMCR + 0x10;
2160 bp->mii_bmsr = MII_BMSR + 0x10;
2161 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2162 bp->mii_adv = MII_ADVERTISE + 0x10;
2163 bp->mii_lpa = MII_LPA + 0x10;
2164 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2165
2166 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2167 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2168
2169 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002170 if (reset_phy)
2171 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002172
2173 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2174
2175 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2176 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2177 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2178 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2179
2180 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2181 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002182 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002183 val |= BCM5708S_UP1_2G5;
2184 else
2185 val &= ~BCM5708S_UP1_2G5;
2186 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2187
2188 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2189 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2190 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2191 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2192
2193 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2194
2195 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2196 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2197 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2198
2199 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2200
2201 return 0;
2202}
2203
2204static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002205bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002206{
2207 u32 val;
2208
Michael Chan9a120bc2008-05-16 22:17:45 -07002209 if (reset_phy)
2210 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002211
2212 bp->mii_up1 = BCM5708S_UP1;
2213
Michael Chan5b0c76a2005-11-04 08:45:49 -08002214 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2215 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2216 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2217
2218 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2219 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2220 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2221
2222 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2223 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2224 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2225
Michael Chan583c28e2008-01-21 19:51:35 -08002226 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002227 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2228 val |= BCM5708S_UP1_2G5;
2229 bnx2_write_phy(bp, BCM5708S_UP1, val);
2230 }
2231
Michael Chan4ce45e02012-12-06 10:33:10 +00002232 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
2233 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
2234 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002235 /* increase tx signal amplitude */
2236 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2237 BCM5708S_BLK_ADDR_TX_MISC);
2238 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2239 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2240 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2241 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2242 }
2243
Michael Chan2726d6e2008-01-29 21:35:05 -08002244 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002245 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2246
2247 if (val) {
2248 u32 is_backplane;
2249
Michael Chan2726d6e2008-01-29 21:35:05 -08002250 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002251 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2252 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2253 BCM5708S_BLK_ADDR_TX_MISC);
2254 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2255 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2256 BCM5708S_BLK_ADDR_DIG);
2257 }
2258 }
2259 return 0;
2260}
2261
2262static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002263bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002264{
Michael Chan9a120bc2008-05-16 22:17:45 -07002265 if (reset_phy)
2266 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002267
Michael Chan583c28e2008-01-21 19:51:35 -08002268 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002269
Michael Chan4ce45e02012-12-06 10:33:10 +00002270 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chane503e062012-12-06 10:33:08 +00002271 BNX2_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002272
2273 if (bp->dev->mtu > 1500) {
2274 u32 val;
2275
2276 /* Set extended packet length bit */
2277 bnx2_write_phy(bp, 0x18, 0x7);
2278 bnx2_read_phy(bp, 0x18, &val);
2279 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2280
2281 bnx2_write_phy(bp, 0x1c, 0x6c00);
2282 bnx2_read_phy(bp, 0x1c, &val);
2283 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2284 }
2285 else {
2286 u32 val;
2287
2288 bnx2_write_phy(bp, 0x18, 0x7);
2289 bnx2_read_phy(bp, 0x18, &val);
2290 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2291
2292 bnx2_write_phy(bp, 0x1c, 0x6c00);
2293 bnx2_read_phy(bp, 0x1c, &val);
2294 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2295 }
2296
2297 return 0;
2298}
2299
2300static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002301bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002302{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002303 u32 val;
2304
Michael Chan9a120bc2008-05-16 22:17:45 -07002305 if (reset_phy)
2306 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002307
Michael Chan583c28e2008-01-21 19:51:35 -08002308 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002309 bnx2_write_phy(bp, 0x18, 0x0c00);
2310 bnx2_write_phy(bp, 0x17, 0x000a);
2311 bnx2_write_phy(bp, 0x15, 0x310b);
2312 bnx2_write_phy(bp, 0x17, 0x201f);
2313 bnx2_write_phy(bp, 0x15, 0x9506);
2314 bnx2_write_phy(bp, 0x17, 0x401f);
2315 bnx2_write_phy(bp, 0x15, 0x14e2);
2316 bnx2_write_phy(bp, 0x18, 0x0400);
2317 }
2318
Michael Chan583c28e2008-01-21 19:51:35 -08002319 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002320 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2321 MII_BNX2_DSP_EXPAND_REG | 0x8);
2322 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2323 val &= ~(1 << 8);
2324 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2325 }
2326
Michael Chanb6016b72005-05-26 13:03:09 -07002327 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002328 /* Set extended packet length bit */
2329 bnx2_write_phy(bp, 0x18, 0x7);
2330 bnx2_read_phy(bp, 0x18, &val);
2331 bnx2_write_phy(bp, 0x18, val | 0x4000);
2332
2333 bnx2_read_phy(bp, 0x10, &val);
2334 bnx2_write_phy(bp, 0x10, val | 0x1);
2335 }
2336 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002337 bnx2_write_phy(bp, 0x18, 0x7);
2338 bnx2_read_phy(bp, 0x18, &val);
2339 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2340
2341 bnx2_read_phy(bp, 0x10, &val);
2342 bnx2_write_phy(bp, 0x10, val & ~0x1);
2343 }
2344
Michael Chan5b0c76a2005-11-04 08:45:49 -08002345 /* ethernet@wirespeed */
2346 bnx2_write_phy(bp, 0x18, 0x7007);
2347 bnx2_read_phy(bp, 0x18, &val);
2348 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002349 return 0;
2350}
2351
2352
2353static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002354bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002355__releases(&bp->phy_lock)
2356__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002357{
2358 u32 val;
2359 int rc = 0;
2360
Michael Chan583c28e2008-01-21 19:51:35 -08002361 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2362 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002363
Michael Chanca58c3a2007-05-03 13:22:52 -07002364 bp->mii_bmcr = MII_BMCR;
2365 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002366 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002367 bp->mii_adv = MII_ADVERTISE;
2368 bp->mii_lpa = MII_LPA;
2369
Michael Chane503e062012-12-06 10:33:08 +00002370 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
Michael Chanb6016b72005-05-26 13:03:09 -07002371
Michael Chan583c28e2008-01-21 19:51:35 -08002372 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002373 goto setup_phy;
2374
Michael Chanb6016b72005-05-26 13:03:09 -07002375 bnx2_read_phy(bp, MII_PHYSID1, &val);
2376 bp->phy_id = val << 16;
2377 bnx2_read_phy(bp, MII_PHYSID2, &val);
2378 bp->phy_id |= val & 0xffff;
2379
Michael Chan583c28e2008-01-21 19:51:35 -08002380 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00002381 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002382 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan4ce45e02012-12-06 10:33:10 +00002383 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002384 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan4ce45e02012-12-06 10:33:10 +00002385 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002386 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002387 }
2388 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002389 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002390 }
2391
Michael Chan0d8a6572007-07-07 22:49:43 -07002392setup_phy:
2393 if (!rc)
2394 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002395
2396 return rc;
2397}
2398
2399static int
2400bnx2_set_mac_loopback(struct bnx2 *bp)
2401{
2402 u32 mac_mode;
2403
Michael Chane503e062012-12-06 10:33:08 +00002404 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07002405 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2406 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
Michael Chane503e062012-12-06 10:33:08 +00002407 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07002408 bp->link_up = 1;
2409 return 0;
2410}
2411
Michael Chanbc5a0692006-01-23 16:13:22 -08002412static int bnx2_test_link(struct bnx2 *);
2413
2414static int
2415bnx2_set_phy_loopback(struct bnx2 *bp)
2416{
2417 u32 mac_mode;
2418 int rc, i;
2419
2420 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002421 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002422 BMCR_SPEED1000);
2423 spin_unlock_bh(&bp->phy_lock);
2424 if (rc)
2425 return rc;
2426
2427 for (i = 0; i < 10; i++) {
2428 if (bnx2_test_link(bp) == 0)
2429 break;
Michael Chan80be4432006-11-19 14:07:28 -08002430 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002431 }
2432
Michael Chane503e062012-12-06 10:33:08 +00002433 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002434 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2435 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002436 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002437
2438 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
Michael Chane503e062012-12-06 10:33:08 +00002439 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
Michael Chanbc5a0692006-01-23 16:13:22 -08002440 bp->link_up = 1;
2441 return 0;
2442}
2443
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002444static void
2445bnx2_dump_mcp_state(struct bnx2 *bp)
2446{
2447 struct net_device *dev = bp->dev;
2448 u32 mcp_p0, mcp_p1;
2449
2450 netdev_err(dev, "<--- start MCP states dump --->\n");
Michael Chan4ce45e02012-12-06 10:33:10 +00002451 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002452 mcp_p0 = BNX2_MCP_STATE_P0;
2453 mcp_p1 = BNX2_MCP_STATE_P1;
2454 } else {
2455 mcp_p0 = BNX2_MCP_STATE_P0_5708;
2456 mcp_p1 = BNX2_MCP_STATE_P1_5708;
2457 }
2458 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
2459 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
2460 netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
2461 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
2462 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
2463 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
2464 netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
2465 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2466 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2467 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
2468 netdev_err(dev, "DEBUG: shmem states:\n");
2469 netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
2470 bnx2_shmem_rd(bp, BNX2_DRV_MB),
2471 bnx2_shmem_rd(bp, BNX2_FW_MB),
2472 bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
2473 pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
2474 netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
2475 bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
2476 bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
2477 pr_cont(" condition[%08x]\n",
2478 bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
Michael Chan13e63512012-06-16 15:45:42 +00002479 DP_SHMEM_LINE(bp, BNX2_BC_RESET_TYPE);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002480 DP_SHMEM_LINE(bp, 0x3cc);
2481 DP_SHMEM_LINE(bp, 0x3dc);
2482 DP_SHMEM_LINE(bp, 0x3ec);
2483 netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
2484 netdev_err(dev, "<--- end MCP states dump --->\n");
2485}
2486
Michael Chanb6016b72005-05-26 13:03:09 -07002487static int
Michael Chana2f13892008-07-14 22:38:23 -07002488bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002489{
2490 int i;
2491 u32 val;
2492
Michael Chanb6016b72005-05-26 13:03:09 -07002493 bp->fw_wr_seq++;
2494 msg_data |= bp->fw_wr_seq;
2495
Michael Chan2726d6e2008-01-29 21:35:05 -08002496 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002497
Michael Chana2f13892008-07-14 22:38:23 -07002498 if (!ack)
2499 return 0;
2500
Michael Chanb6016b72005-05-26 13:03:09 -07002501 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002502 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002503 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002504
Michael Chan2726d6e2008-01-29 21:35:05 -08002505 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002506
2507 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2508 break;
2509 }
Michael Chanb090ae22006-01-23 16:07:10 -08002510 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2511 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002512
2513 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002514 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002515 msg_data &= ~BNX2_DRV_MSG_CODE;
2516 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2517
Michael Chan2726d6e2008-01-29 21:35:05 -08002518 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002519 if (!silent) {
2520 pr_err("fw sync timeout, reset code = %x\n", msg_data);
2521 bnx2_dump_mcp_state(bp);
2522 }
Michael Chanb6016b72005-05-26 13:03:09 -07002523
Michael Chanb6016b72005-05-26 13:03:09 -07002524 return -EBUSY;
2525 }
2526
Michael Chanb090ae22006-01-23 16:07:10 -08002527 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2528 return -EIO;
2529
Michael Chanb6016b72005-05-26 13:03:09 -07002530 return 0;
2531}
2532
Michael Chan59b47d82006-11-19 14:10:45 -08002533static int
2534bnx2_init_5709_context(struct bnx2 *bp)
2535{
2536 int i, ret = 0;
2537 u32 val;
2538
2539 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
Michael Chan2bc40782012-12-06 10:33:09 +00002540 val |= (BNX2_PAGE_BITS - 8) << 16;
Michael Chane503e062012-12-06 10:33:08 +00002541 BNX2_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002542 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00002543 val = BNX2_RD(bp, BNX2_CTX_COMMAND);
Michael Chan641bdcd2007-06-04 21:22:24 -07002544 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2545 break;
2546 udelay(2);
2547 }
2548 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2549 return -EBUSY;
2550
Michael Chan59b47d82006-11-19 14:10:45 -08002551 for (i = 0; i < bp->ctx_pages; i++) {
2552 int j;
2553
Michael Chan352f7682008-05-02 16:57:26 -07002554 if (bp->ctx_blk[i])
Michael Chan2bc40782012-12-06 10:33:09 +00002555 memset(bp->ctx_blk[i], 0, BNX2_PAGE_SIZE);
Michael Chan352f7682008-05-02 16:57:26 -07002556 else
2557 return -ENOMEM;
2558
Michael Chane503e062012-12-06 10:33:08 +00002559 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2560 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2561 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2562 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2563 (u64) bp->ctx_blk_mapping[i] >> 32);
2564 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2565 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
Michael Chan59b47d82006-11-19 14:10:45 -08002566 for (j = 0; j < 10; j++) {
2567
Michael Chane503e062012-12-06 10:33:08 +00002568 val = BNX2_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
Michael Chan59b47d82006-11-19 14:10:45 -08002569 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2570 break;
2571 udelay(5);
2572 }
2573 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2574 ret = -EBUSY;
2575 break;
2576 }
2577 }
2578 return ret;
2579}
2580
Michael Chanb6016b72005-05-26 13:03:09 -07002581static void
2582bnx2_init_context(struct bnx2 *bp)
2583{
2584 u32 vcid;
2585
2586 vcid = 96;
2587 while (vcid) {
2588 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002589 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002590
2591 vcid--;
2592
Michael Chan4ce45e02012-12-06 10:33:10 +00002593 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07002594 u32 new_vcid;
2595
2596 vcid_addr = GET_PCID_ADDR(vcid);
2597 if (vcid & 0x8) {
2598 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2599 }
2600 else {
2601 new_vcid = vcid;
2602 }
2603 pcid_addr = GET_PCID_ADDR(new_vcid);
2604 }
2605 else {
2606 vcid_addr = GET_CID_ADDR(vcid);
2607 pcid_addr = vcid_addr;
2608 }
2609
Michael Chan7947b202007-06-04 21:17:10 -07002610 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2611 vcid_addr += (i << PHY_CTX_SHIFT);
2612 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002613
Michael Chane503e062012-12-06 10:33:08 +00002614 BNX2_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
2615 BNX2_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002616
2617 /* Zero out the context. */
2618 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002619 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002620 }
Michael Chanb6016b72005-05-26 13:03:09 -07002621 }
2622}
2623
2624static int
2625bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2626{
2627 u16 *good_mbuf;
2628 u32 good_mbuf_cnt;
2629 u32 val;
2630
2631 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
Joe Perchese404dec2012-01-29 12:56:23 +00002632 if (good_mbuf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07002633 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002634
Michael Chane503e062012-12-06 10:33:08 +00002635 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
Michael Chanb6016b72005-05-26 13:03:09 -07002636 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2637
2638 good_mbuf_cnt = 0;
2639
2640 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002641 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002642 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002643 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2644 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002645
Michael Chan2726d6e2008-01-29 21:35:05 -08002646 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002647
2648 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2649
2650 /* The addresses with Bit 9 set are bad memory blocks. */
2651 if (!(val & (1 << 9))) {
2652 good_mbuf[good_mbuf_cnt] = (u16) val;
2653 good_mbuf_cnt++;
2654 }
2655
Michael Chan2726d6e2008-01-29 21:35:05 -08002656 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002657 }
2658
2659 /* Free the good ones back to the mbuf pool thus discarding
2660 * all the bad ones. */
2661 while (good_mbuf_cnt) {
2662 good_mbuf_cnt--;
2663
2664 val = good_mbuf[good_mbuf_cnt];
2665 val = (val << 9) | val | 1;
2666
Michael Chan2726d6e2008-01-29 21:35:05 -08002667 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002668 }
2669 kfree(good_mbuf);
2670 return 0;
2671}
2672
2673static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002674bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002675{
2676 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002677
2678 val = (mac_addr[0] << 8) | mac_addr[1];
2679
Michael Chane503e062012-12-06 10:33:08 +00002680 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002681
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002682 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002683 (mac_addr[4] << 8) | mac_addr[5];
2684
Michael Chane503e062012-12-06 10:33:08 +00002685 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002686}
2687
2688static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002689bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chan47bf4242007-12-12 11:19:12 -08002690{
2691 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00002692 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
2693 struct bnx2_rx_bd *rxbd =
2694 &rxr->rx_pg_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002695 struct page *page = alloc_page(gfp);
Michael Chan47bf4242007-12-12 11:19:12 -08002696
2697 if (!page)
2698 return -ENOMEM;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002699 mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
Michael Chan47bf4242007-12-12 11:19:12 -08002700 PCI_DMA_FROMDEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002701 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002702 __free_page(page);
2703 return -EIO;
2704 }
2705
Michael Chan47bf4242007-12-12 11:19:12 -08002706 rx_pg->page = page;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002707 dma_unmap_addr_set(rx_pg, mapping, mapping);
Michael Chan47bf4242007-12-12 11:19:12 -08002708 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2709 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2710 return 0;
2711}
2712
2713static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002714bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002715{
Michael Chan2bc40782012-12-06 10:33:09 +00002716 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002717 struct page *page = rx_pg->page;
2718
2719 if (!page)
2720 return;
2721
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002722 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
2723 PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chan47bf4242007-12-12 11:19:12 -08002724
2725 __free_page(page);
2726 rx_pg->page = NULL;
2727}
2728
2729static inline int
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002730bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chanb6016b72005-05-26 13:03:09 -07002731{
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002732 u8 *data;
Michael Chan2bc40782012-12-06 10:33:09 +00002733 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002734 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00002735 struct bnx2_rx_bd *rxbd =
2736 &rxr->rx_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002737
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002738 data = kmalloc(bp->rx_buf_size, gfp);
2739 if (!data)
Michael Chanb6016b72005-05-26 13:03:09 -07002740 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002741
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002742 mapping = dma_map_single(&bp->pdev->dev,
2743 get_l2_fhdr(data),
2744 bp->rx_buf_use_size,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002745 PCI_DMA_FROMDEVICE);
2746 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002747 kfree(data);
Benjamin Li3d16af82008-10-09 12:26:41 -07002748 return -EIO;
2749 }
Michael Chanb6016b72005-05-26 13:03:09 -07002750
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002751 rx_buf->data = data;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002752 dma_unmap_addr_set(rx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07002753
2754 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2755 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2756
Michael Chanbb4f98a2008-06-19 16:38:19 -07002757 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002758
2759 return 0;
2760}
2761
Michael Chanda3e4fb2007-05-03 13:24:23 -07002762static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002763bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002764{
Michael Chan43e80b82008-06-19 16:41:08 -07002765 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002766 u32 new_link_state, old_link_state;
2767 int is_set = 1;
2768
2769 new_link_state = sblk->status_attn_bits & event;
2770 old_link_state = sblk->status_attn_bits_ack & event;
2771 if (new_link_state != old_link_state) {
2772 if (new_link_state)
Michael Chane503e062012-12-06 10:33:08 +00002773 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
Michael Chanda3e4fb2007-05-03 13:24:23 -07002774 else
Michael Chane503e062012-12-06 10:33:08 +00002775 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
Michael Chanda3e4fb2007-05-03 13:24:23 -07002776 } else
2777 is_set = 0;
2778
2779 return is_set;
2780}
2781
Michael Chanb6016b72005-05-26 13:03:09 -07002782static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002783bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002784{
Michael Chan74ecc622008-05-02 16:56:16 -07002785 spin_lock(&bp->phy_lock);
2786
2787 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002788 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002789 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002790 bnx2_set_remote_link(bp);
2791
Michael Chan74ecc622008-05-02 16:56:16 -07002792 spin_unlock(&bp->phy_lock);
2793
Michael Chanb6016b72005-05-26 13:03:09 -07002794}
2795
Michael Chanead72702007-12-20 19:55:39 -08002796static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002797bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002798{
2799 u16 cons;
2800
Michael Chan43e80b82008-06-19 16:41:08 -07002801 /* Tell compiler that status block fields can change. */
2802 barrier();
2803 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002804 barrier();
Michael Chan2bc40782012-12-06 10:33:09 +00002805 if (unlikely((cons & BNX2_MAX_TX_DESC_CNT) == BNX2_MAX_TX_DESC_CNT))
Michael Chanead72702007-12-20 19:55:39 -08002806 cons++;
2807 return cons;
2808}
2809
Michael Chan57851d82007-12-20 20:01:44 -08002810static int
2811bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002812{
Michael Chan35e90102008-06-19 16:37:42 -07002813 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002814 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002815 int tx_pkt = 0, index;
Eric Dumazete9831902011-11-29 11:53:05 +00002816 unsigned int tx_bytes = 0;
Benjamin Li706bf242008-07-18 17:55:11 -07002817 struct netdev_queue *txq;
2818
2819 index = (bnapi - bp->bnx2_napi);
2820 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002821
Michael Chan35efa7c2007-12-20 19:56:37 -08002822 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002823 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002824
2825 while (sw_cons != hw_cons) {
Michael Chan2bc40782012-12-06 10:33:09 +00002826 struct bnx2_sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002827 struct sk_buff *skb;
2828 int i, last;
2829
Michael Chan2bc40782012-12-06 10:33:09 +00002830 sw_ring_cons = BNX2_TX_RING_IDX(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002831
Michael Chan35e90102008-06-19 16:37:42 -07002832 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002833 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002834
Eric Dumazetd62fda02009-05-12 20:48:02 +00002835 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2836 prefetch(&skb->end);
2837
Michael Chanb6016b72005-05-26 13:03:09 -07002838 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002839 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002840 u16 last_idx, last_ring_idx;
2841
Eric Dumazetd62fda02009-05-12 20:48:02 +00002842 last_idx = sw_cons + tx_buf->nr_frags + 1;
2843 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chan2bc40782012-12-06 10:33:09 +00002844 if (unlikely(last_ring_idx >= BNX2_MAX_TX_DESC_CNT)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002845 last_idx++;
2846 }
2847 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2848 break;
2849 }
2850 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002851
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002852 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00002853 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002854
2855 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002856 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002857
2858 for (i = 0; i < last; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00002859 struct bnx2_sw_tx_bd *tx_buf;
Alexander Duycke95524a2009-12-02 16:47:57 +00002860
Michael Chan2bc40782012-12-06 10:33:09 +00002861 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
2862
2863 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(sw_cons)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002864 dma_unmap_page(&bp->pdev->dev,
Michael Chan2bc40782012-12-06 10:33:09 +00002865 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00002866 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00002867 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002868 }
2869
Michael Chan2bc40782012-12-06 10:33:09 +00002870 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002871
Eric Dumazete9831902011-11-29 11:53:05 +00002872 tx_bytes += skb->len;
Michael Chan745720e2006-06-29 12:37:41 -07002873 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002874 tx_pkt++;
2875 if (tx_pkt == budget)
2876 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002877
Eric Dumazetd62fda02009-05-12 20:48:02 +00002878 if (hw_cons == sw_cons)
2879 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002880 }
2881
Eric Dumazete9831902011-11-29 11:53:05 +00002882 netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
Michael Chan35e90102008-06-19 16:37:42 -07002883 txr->hw_tx_cons = hw_cons;
2884 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002885
Michael Chan2f8af122006-08-15 01:39:10 -07002886 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002887 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002888 * memory barrier, there is a small possibility that bnx2_start_xmit()
2889 * will miss it and cause the queue to be stopped forever.
2890 */
2891 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002892
Benjamin Li706bf242008-07-18 17:55:11 -07002893 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002894 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002895 __netif_tx_lock(txq, smp_processor_id());
2896 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002897 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002898 netif_tx_wake_queue(txq);
2899 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002900 }
Benjamin Li706bf242008-07-18 17:55:11 -07002901
Michael Chan57851d82007-12-20 20:01:44 -08002902 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002903}
2904
Michael Chan1db82f22007-12-12 11:19:35 -08002905static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002906bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002907 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002908{
Michael Chan2bc40782012-12-06 10:33:09 +00002909 struct bnx2_sw_pg *cons_rx_pg, *prod_rx_pg;
2910 struct bnx2_rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002911 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002912 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002913 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002914
Benjamin Li3d16af82008-10-09 12:26:41 -07002915 cons_rx_pg = &rxr->rx_pg_ring[cons];
2916
2917 /* The caller was unable to allocate a new page to replace the
2918 * last one in the frags array, so we need to recycle that page
2919 * and then free the skb.
2920 */
2921 if (skb) {
2922 struct page *page;
2923 struct skb_shared_info *shinfo;
2924
2925 shinfo = skb_shinfo(skb);
2926 shinfo->nr_frags--;
Ian Campbellb7b6a682011-08-24 22:28:12 +00002927 page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
2928 __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
Benjamin Li3d16af82008-10-09 12:26:41 -07002929
2930 cons_rx_pg->page = page;
2931 dev_kfree_skb(skb);
2932 }
2933
2934 hw_prod = rxr->rx_pg_prod;
2935
Michael Chan1db82f22007-12-12 11:19:35 -08002936 for (i = 0; i < count; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00002937 prod = BNX2_RX_PG_RING_IDX(hw_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002938
Michael Chanbb4f98a2008-06-19 16:38:19 -07002939 prod_rx_pg = &rxr->rx_pg_ring[prod];
2940 cons_rx_pg = &rxr->rx_pg_ring[cons];
Michael Chan2bc40782012-12-06 10:33:09 +00002941 cons_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(cons)]
2942 [BNX2_RX_IDX(cons)];
2943 prod_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(prod)]
2944 [BNX2_RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002945
Michael Chan1db82f22007-12-12 11:19:35 -08002946 if (prod != cons) {
2947 prod_rx_pg->page = cons_rx_pg->page;
2948 cons_rx_pg->page = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002949 dma_unmap_addr_set(prod_rx_pg, mapping,
2950 dma_unmap_addr(cons_rx_pg, mapping));
Michael Chan1db82f22007-12-12 11:19:35 -08002951
2952 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2953 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2954
2955 }
Michael Chan2bc40782012-12-06 10:33:09 +00002956 cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(cons));
2957 hw_prod = BNX2_NEXT_RX_BD(hw_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002958 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002959 rxr->rx_pg_prod = hw_prod;
2960 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002961}
2962
Michael Chanb6016b72005-05-26 13:03:09 -07002963static inline void
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002964bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2965 u8 *data, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002966{
Michael Chan2bc40782012-12-06 10:33:09 +00002967 struct bnx2_sw_bd *cons_rx_buf, *prod_rx_buf;
2968 struct bnx2_rx_bd *cons_bd, *prod_bd;
Michael Chan236b6392006-03-20 17:49:02 -08002969
Michael Chanbb4f98a2008-06-19 16:38:19 -07002970 cons_rx_buf = &rxr->rx_buf_ring[cons];
2971 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002972
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002973 dma_sync_single_for_device(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002974 dma_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002975 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002976
Michael Chanbb4f98a2008-06-19 16:38:19 -07002977 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002978
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002979 prod_rx_buf->data = data;
Michael Chan236b6392006-03-20 17:49:02 -08002980
2981 if (cons == prod)
2982 return;
2983
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002984 dma_unmap_addr_set(prod_rx_buf, mapping,
2985 dma_unmap_addr(cons_rx_buf, mapping));
Michael Chanb6016b72005-05-26 13:03:09 -07002986
Michael Chan2bc40782012-12-06 10:33:09 +00002987 cons_bd = &rxr->rx_desc_ring[BNX2_RX_RING(cons)][BNX2_RX_IDX(cons)];
2988 prod_bd = &rxr->rx_desc_ring[BNX2_RX_RING(prod)][BNX2_RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002989 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2990 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002991}
2992
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002993static struct sk_buff *
2994bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
Michael Chana1f60192007-12-20 19:57:19 -08002995 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2996 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002997{
2998 int err;
2999 u16 prod = ring_idx & 0xffff;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003000 struct sk_buff *skb;
Michael Chan85833c62007-12-12 11:17:01 -08003001
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003002 err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
Michael Chan85833c62007-12-12 11:17:01 -08003003 if (unlikely(err)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003004 bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
3005error:
Michael Chan1db82f22007-12-12 11:19:35 -08003006 if (hdr_len) {
3007 unsigned int raw_len = len + 4;
3008 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
3009
Michael Chanbb4f98a2008-06-19 16:38:19 -07003010 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08003011 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003012 return NULL;
Michael Chan85833c62007-12-12 11:17:01 -08003013 }
3014
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003015 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan85833c62007-12-12 11:17:01 -08003016 PCI_DMA_FROMDEVICE);
Eric Dumazetd3836f22012-04-27 00:33:38 +00003017 skb = build_skb(data, 0);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003018 if (!skb) {
3019 kfree(data);
3020 goto error;
3021 }
3022 skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
Michael Chan1db82f22007-12-12 11:19:35 -08003023 if (hdr_len == 0) {
3024 skb_put(skb, len);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003025 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003026 } else {
3027 unsigned int i, frag_len, frag_size, pages;
Michael Chan2bc40782012-12-06 10:33:09 +00003028 struct bnx2_sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003029 u16 pg_cons = rxr->rx_pg_cons;
3030 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08003031
3032 frag_size = len + 4 - hdr_len;
3033 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3034 skb_put(skb, hdr_len);
3035
3036 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07003037 dma_addr_t mapping_old;
3038
Michael Chan1db82f22007-12-12 11:19:35 -08003039 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3040 if (unlikely(frag_len <= 4)) {
3041 unsigned int tail = 4 - frag_len;
3042
Michael Chanbb4f98a2008-06-19 16:38:19 -07003043 rxr->rx_pg_cons = pg_cons;
3044 rxr->rx_pg_prod = pg_prod;
3045 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003046 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003047 skb->len -= tail;
3048 if (i == 0) {
3049 skb->tail -= tail;
3050 } else {
3051 skb_frag_t *frag =
3052 &skb_shinfo(skb)->frags[i - 1];
Eric Dumazet9e903e02011-10-18 21:00:24 +00003053 skb_frag_size_sub(frag, tail);
Michael Chan1db82f22007-12-12 11:19:35 -08003054 skb->data_len -= tail;
Michael Chan1db82f22007-12-12 11:19:35 -08003055 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003056 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003057 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003058 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003059
Benjamin Li3d16af82008-10-09 12:26:41 -07003060 /* Don't unmap yet. If we're unable to allocate a new
3061 * page, we need to recycle the page and the DMA addr.
3062 */
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003063 mapping_old = dma_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003064 if (i == pages - 1)
3065 frag_len -= 4;
3066
3067 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3068 rx_pg->page = NULL;
3069
Michael Chanbb4f98a2008-06-19 16:38:19 -07003070 err = bnx2_alloc_rx_page(bp, rxr,
Michael Chan2bc40782012-12-06 10:33:09 +00003071 BNX2_RX_PG_RING_IDX(pg_prod),
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00003072 GFP_ATOMIC);
Michael Chan1db82f22007-12-12 11:19:35 -08003073 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003074 rxr->rx_pg_cons = pg_cons;
3075 rxr->rx_pg_prod = pg_prod;
3076 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003077 pages - i);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003078 return NULL;
Michael Chan1db82f22007-12-12 11:19:35 -08003079 }
3080
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003081 dma_unmap_page(&bp->pdev->dev, mapping_old,
Benjamin Li3d16af82008-10-09 12:26:41 -07003082 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3083
Michael Chan1db82f22007-12-12 11:19:35 -08003084 frag_size -= frag_len;
3085 skb->data_len += frag_len;
Eric Dumazeta1f4e8b2011-10-13 07:50:19 +00003086 skb->truesize += PAGE_SIZE;
Michael Chan1db82f22007-12-12 11:19:35 -08003087 skb->len += frag_len;
3088
Michael Chan2bc40782012-12-06 10:33:09 +00003089 pg_prod = BNX2_NEXT_RX_BD(pg_prod);
3090 pg_cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(pg_cons));
Michael Chan1db82f22007-12-12 11:19:35 -08003091 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003092 rxr->rx_pg_prod = pg_prod;
3093 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003094 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003095 return skb;
Michael Chan85833c62007-12-12 11:17:01 -08003096}
3097
Michael Chanc09c2622007-12-10 17:18:37 -08003098static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003099bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003100{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003101 u16 cons;
3102
Michael Chan43e80b82008-06-19 16:41:08 -07003103 /* Tell compiler that status block fields can change. */
3104 barrier();
3105 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003106 barrier();
Michael Chan2bc40782012-12-06 10:33:09 +00003107 if (unlikely((cons & BNX2_MAX_RX_DESC_CNT) == BNX2_MAX_RX_DESC_CNT))
Michael Chanc09c2622007-12-10 17:18:37 -08003108 cons++;
3109 return cons;
3110}
3111
Michael Chanb6016b72005-05-26 13:03:09 -07003112static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003113bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003114{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003115 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003116 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3117 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003118 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003119
Michael Chan35efa7c2007-12-20 19:56:37 -08003120 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003121 sw_cons = rxr->rx_cons;
3122 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003123
3124 /* Memory barrier necessary as speculative reads of the rx
3125 * buffer can be ahead of the index in the status block
3126 */
3127 rmb();
3128 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003129 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003130 u32 status;
Michael Chan2bc40782012-12-06 10:33:09 +00003131 struct bnx2_sw_bd *rx_buf, *next_rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003132 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003133 dma_addr_t dma_addr;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003134 u8 *data;
Michael Chan2bc40782012-12-06 10:33:09 +00003135 u16 next_ring_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07003136
Michael Chan2bc40782012-12-06 10:33:09 +00003137 sw_ring_cons = BNX2_RX_RING_IDX(sw_cons);
3138 sw_ring_prod = BNX2_RX_RING_IDX(sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003139
Michael Chanbb4f98a2008-06-19 16:38:19 -07003140 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003141 data = rx_buf->data;
3142 rx_buf->data = NULL;
Michael Chan236b6392006-03-20 17:49:02 -08003143
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003144 rx_hdr = get_l2_fhdr(data);
3145 prefetch(rx_hdr);
Michael Chan236b6392006-03-20 17:49:02 -08003146
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003147 dma_addr = dma_unmap_addr(rx_buf, mapping);
Michael Chan236b6392006-03-20 17:49:02 -08003148
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003149 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003150 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3151 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003152
Michael Chan2bc40782012-12-06 10:33:09 +00003153 next_ring_idx = BNX2_RX_RING_IDX(BNX2_NEXT_RX_BD(sw_cons));
3154 next_rx_buf = &rxr->rx_buf_ring[next_ring_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003155 prefetch(get_l2_fhdr(next_rx_buf->data));
3156
Michael Chan1db82f22007-12-12 11:19:35 -08003157 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003158 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003159
Michael Chan1db82f22007-12-12 11:19:35 -08003160 hdr_len = 0;
3161 if (status & L2_FHDR_STATUS_SPLIT) {
3162 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3163 pg_ring_used = 1;
3164 } else if (len > bp->rx_jumbo_thresh) {
3165 hdr_len = bp->rx_jumbo_thresh;
3166 pg_ring_used = 1;
3167 }
3168
Michael Chan990ec382009-02-12 16:54:13 -08003169 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3170 L2_FHDR_ERRORS_PHY_DECODE |
3171 L2_FHDR_ERRORS_ALIGNMENT |
3172 L2_FHDR_ERRORS_TOO_SHORT |
3173 L2_FHDR_ERRORS_GIANT_FRAME))) {
3174
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003175 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan990ec382009-02-12 16:54:13 -08003176 sw_ring_prod);
3177 if (pg_ring_used) {
3178 int pages;
3179
3180 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3181
3182 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3183 }
3184 goto next_rx;
3185 }
3186
Michael Chan1db82f22007-12-12 11:19:35 -08003187 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003188
Michael Chan5d5d0012007-12-12 11:17:43 -08003189 if (len <= bp->rx_copy_thresh) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003190 skb = netdev_alloc_skb(bp->dev, len + 6);
3191 if (skb == NULL) {
3192 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003193 sw_ring_prod);
3194 goto next_rx;
3195 }
Michael Chanb6016b72005-05-26 13:03:09 -07003196
3197 /* aligned copy */
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003198 memcpy(skb->data,
3199 (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
3200 len + 6);
3201 skb_reserve(skb, 6);
3202 skb_put(skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003203
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003204 bnx2_reuse_rx_data(bp, rxr, data,
Michael Chanb6016b72005-05-26 13:03:09 -07003205 sw_ring_cons, sw_ring_prod);
3206
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003207 } else {
3208 skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
3209 (sw_ring_cons << 16) | sw_ring_prod);
3210 if (!skb)
3211 goto next_rx;
3212 }
Michael Chanf22828e2008-08-14 15:30:14 -07003213 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003214 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
Patrick McHardy86a9bad2013-04-19 02:04:30 +00003215 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rx_hdr->l2_fhdr_vlan_tag);
Michael Chanf22828e2008-08-14 15:30:14 -07003216
Michael Chanb6016b72005-05-26 13:03:09 -07003217 skb->protocol = eth_type_trans(skb, bp->dev);
3218
3219 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003220 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003221
Michael Chan745720e2006-06-29 12:37:41 -07003222 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003223 goto next_rx;
3224
3225 }
3226
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003227 skb_checksum_none_assert(skb);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00003228 if ((bp->dev->features & NETIF_F_RXCSUM) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003229 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3230 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3231
Michael Chanade2bfe2006-01-23 16:09:51 -08003232 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3233 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003234 skb->ip_summed = CHECKSUM_UNNECESSARY;
3235 }
Michael Chanfdc85412010-07-03 20:42:16 +00003236 if ((bp->dev->features & NETIF_F_RXHASH) &&
3237 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3238 L2_FHDR_STATUS_USE_RXHASH))
Tom Herbertcf1bfd62013-12-17 23:22:57 -08003239 skb_set_hash(skb, rx_hdr->l2_fhdr_hash,
3240 PKT_HASH_TYPE_L3);
Michael Chanb6016b72005-05-26 13:03:09 -07003241
David S. Miller0c8dfc82009-01-27 16:22:32 -08003242 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
Jesse Gross7d0fd212010-10-20 13:56:09 +00003243 napi_gro_receive(&bnapi->napi, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003244 rx_pkt++;
3245
3246next_rx:
Michael Chan2bc40782012-12-06 10:33:09 +00003247 sw_cons = BNX2_NEXT_RX_BD(sw_cons);
3248 sw_prod = BNX2_NEXT_RX_BD(sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003249
3250 if ((rx_pkt == budget))
3251 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003252
3253 /* Refresh hw_cons to see if there is new work */
3254 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003255 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003256 rmb();
3257 }
Michael Chanb6016b72005-05-26 13:03:09 -07003258 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003259 rxr->rx_cons = sw_cons;
3260 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003261
Michael Chan1db82f22007-12-12 11:19:35 -08003262 if (pg_ring_used)
Michael Chane503e062012-12-06 10:33:08 +00003263 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003264
Michael Chane503e062012-12-06 10:33:08 +00003265 BNX2_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003266
Michael Chane503e062012-12-06 10:33:08 +00003267 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003268
3269 mmiowb();
3270
3271 return rx_pkt;
3272
3273}
3274
3275/* MSI ISR - The only difference between this and the INTx ISR
3276 * is that the MSI interrupt is always serviced.
3277 */
3278static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003279bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003280{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003281 struct bnx2_napi *bnapi = dev_instance;
3282 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003283
Michael Chan43e80b82008-06-19 16:41:08 -07003284 prefetch(bnapi->status_blk.msi);
Michael Chane503e062012-12-06 10:33:08 +00003285 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chanb6016b72005-05-26 13:03:09 -07003286 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3287 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3288
3289 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003290 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3291 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003292
Ben Hutchings288379f2009-01-19 16:43:59 -08003293 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003294
Michael Chan73eef4c2005-08-25 15:39:15 -07003295 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003296}
3297
3298static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003299bnx2_msi_1shot(int irq, void *dev_instance)
3300{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003301 struct bnx2_napi *bnapi = dev_instance;
3302 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003303
Michael Chan43e80b82008-06-19 16:41:08 -07003304 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003305
3306 /* Return here if interrupt is disabled. */
3307 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3308 return IRQ_HANDLED;
3309
Ben Hutchings288379f2009-01-19 16:43:59 -08003310 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003311
3312 return IRQ_HANDLED;
3313}
3314
3315static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003316bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003317{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003318 struct bnx2_napi *bnapi = dev_instance;
3319 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003320 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003321
3322 /* When using INTx, it is possible for the interrupt to arrive
3323 * at the CPU before the status block posted prior to the
3324 * interrupt. Reading a register will flush the status block.
3325 * When using MSI, the MSI message will always complete after
3326 * the status block write.
3327 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003328 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chane503e062012-12-06 10:33:08 +00003329 (BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS) &
Michael Chanb6016b72005-05-26 13:03:09 -07003330 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003331 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003332
Michael Chane503e062012-12-06 10:33:08 +00003333 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chanb6016b72005-05-26 13:03:09 -07003334 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3335 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3336
Michael Chanb8a7ce72007-07-07 22:51:03 -07003337 /* Read back to deassert IRQ immediately to avoid too many
3338 * spurious interrupts.
3339 */
Michael Chane503e062012-12-06 10:33:08 +00003340 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003341
Michael Chanb6016b72005-05-26 13:03:09 -07003342 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003343 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3344 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003345
Ben Hutchings288379f2009-01-19 16:43:59 -08003346 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003347 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003348 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003349 }
Michael Chanb6016b72005-05-26 13:03:09 -07003350
Michael Chan73eef4c2005-08-25 15:39:15 -07003351 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003352}
3353
Michael Chan43e80b82008-06-19 16:41:08 -07003354static inline int
3355bnx2_has_fast_work(struct bnx2_napi *bnapi)
3356{
3357 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3358 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3359
3360 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3361 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3362 return 1;
3363 return 0;
3364}
3365
Michael Chan0d8a6572007-07-07 22:49:43 -07003366#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3367 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003368
Michael Chanf4e418f2005-11-04 08:53:48 -08003369static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003370bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003371{
Michael Chan43e80b82008-06-19 16:41:08 -07003372 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003373
Michael Chan43e80b82008-06-19 16:41:08 -07003374 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003375 return 1;
3376
Michael Chan4edd4732009-06-08 18:14:42 -07003377#ifdef BCM_CNIC
3378 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3379 return 1;
3380#endif
3381
Michael Chanda3e4fb2007-05-03 13:24:23 -07003382 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3383 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003384 return 1;
3385
3386 return 0;
3387}
3388
Michael Chanefba0182008-12-03 00:36:15 -08003389static void
3390bnx2_chk_missed_msi(struct bnx2 *bp)
3391{
3392 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3393 u32 msi_ctrl;
3394
3395 if (bnx2_has_work(bnapi)) {
Michael Chane503e062012-12-06 10:33:08 +00003396 msi_ctrl = BNX2_RD(bp, BNX2_PCICFG_MSI_CONTROL);
Michael Chanefba0182008-12-03 00:36:15 -08003397 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3398 return;
3399
3400 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
Michael Chane503e062012-12-06 10:33:08 +00003401 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3402 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3403 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
Michael Chanefba0182008-12-03 00:36:15 -08003404 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3405 }
3406 }
3407
3408 bp->idle_chk_status_idx = bnapi->last_status_idx;
3409}
3410
Michael Chan4edd4732009-06-08 18:14:42 -07003411#ifdef BCM_CNIC
3412static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3413{
3414 struct cnic_ops *c_ops;
3415
3416 if (!bnapi->cnic_present)
3417 return;
3418
3419 rcu_read_lock();
3420 c_ops = rcu_dereference(bp->cnic_ops);
3421 if (c_ops)
3422 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3423 bnapi->status_blk.msi);
3424 rcu_read_unlock();
3425}
3426#endif
3427
Michael Chan43e80b82008-06-19 16:41:08 -07003428static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003429{
Michael Chan43e80b82008-06-19 16:41:08 -07003430 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003431 u32 status_attn_bits = sblk->status_attn_bits;
3432 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003433
Michael Chanda3e4fb2007-05-03 13:24:23 -07003434 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3435 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003436
Michael Chan35efa7c2007-12-20 19:56:37 -08003437 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003438
3439 /* This is needed to take care of transient status
3440 * during link changes.
3441 */
Michael Chane503e062012-12-06 10:33:08 +00003442 BNX2_WR(bp, BNX2_HC_COMMAND,
3443 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3444 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003445 }
Michael Chan43e80b82008-06-19 16:41:08 -07003446}
3447
3448static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3449 int work_done, int budget)
3450{
3451 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3452 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003453
Michael Chan35e90102008-06-19 16:37:42 -07003454 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003455 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003456
Michael Chanbb4f98a2008-06-19 16:38:19 -07003457 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003458 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003459
David S. Miller6f535762007-10-11 18:08:29 -07003460 return work_done;
3461}
Michael Chanf4e418f2005-11-04 08:53:48 -08003462
Michael Chanf0ea2e62008-06-19 16:41:57 -07003463static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3464{
3465 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3466 struct bnx2 *bp = bnapi->bp;
3467 int work_done = 0;
3468 struct status_block_msix *sblk = bnapi->status_blk.msix;
3469
3470 while (1) {
3471 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3472 if (unlikely(work_done >= budget))
3473 break;
3474
3475 bnapi->last_status_idx = sblk->status_idx;
3476 /* status idx must be read before checking for more work. */
3477 rmb();
3478 if (likely(!bnx2_has_fast_work(bnapi))) {
3479
Ben Hutchings288379f2009-01-19 16:43:59 -08003480 napi_complete(napi);
Michael Chane503e062012-12-06 10:33:08 +00003481 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3482 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3483 bnapi->last_status_idx);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003484 break;
3485 }
3486 }
3487 return work_done;
3488}
3489
David S. Miller6f535762007-10-11 18:08:29 -07003490static int bnx2_poll(struct napi_struct *napi, int budget)
3491{
Michael Chan35efa7c2007-12-20 19:56:37 -08003492 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3493 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003494 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003495 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003496
3497 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003498 bnx2_poll_link(bp, bnapi);
3499
Michael Chan35efa7c2007-12-20 19:56:37 -08003500 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003501
Michael Chan4edd4732009-06-08 18:14:42 -07003502#ifdef BCM_CNIC
3503 bnx2_poll_cnic(bp, bnapi);
3504#endif
3505
Michael Chan35efa7c2007-12-20 19:56:37 -08003506 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003507 * much work has been processed, so we must read it before
3508 * checking for more work.
3509 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003510 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003511
3512 if (unlikely(work_done >= budget))
3513 break;
3514
Michael Chan6dee6422007-10-12 01:40:38 -07003515 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003516 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003517 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003518 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
Michael Chane503e062012-12-06 10:33:08 +00003519 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3520 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3521 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003522 break;
David S. Miller6f535762007-10-11 18:08:29 -07003523 }
Michael Chane503e062012-12-06 10:33:08 +00003524 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3525 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3526 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
3527 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003528
Michael Chane503e062012-12-06 10:33:08 +00003529 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3530 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3531 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003532 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003533 }
Michael Chanb6016b72005-05-26 13:03:09 -07003534 }
3535
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003536 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003537}
3538
Herbert Xu932ff272006-06-09 12:20:56 -07003539/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003540 * from set_multicast.
3541 */
3542static void
3543bnx2_set_rx_mode(struct net_device *dev)
3544{
Michael Chan972ec0d2006-01-23 16:12:43 -08003545 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003546 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003547 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003548 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003549
Michael Chan9f52b562008-10-09 12:21:46 -07003550 if (!netif_running(dev))
3551 return;
3552
Michael Chanc770a652005-08-25 15:38:39 -07003553 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003554
3555 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3556 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3557 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
Patrick McHardyf6469682013-04-19 02:04:27 +00003558 if (!(dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003559 (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003560 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003561 if (dev->flags & IFF_PROMISC) {
3562 /* Promiscuous mode. */
3563 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003564 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3565 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003566 }
3567 else if (dev->flags & IFF_ALLMULTI) {
3568 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
Michael Chane503e062012-12-06 10:33:08 +00003569 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3570 0xffffffff);
Michael Chanb6016b72005-05-26 13:03:09 -07003571 }
3572 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3573 }
3574 else {
3575 /* Accept one or more multicast(s). */
Michael Chanb6016b72005-05-26 13:03:09 -07003576 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3577 u32 regidx;
3578 u32 bit;
3579 u32 crc;
3580
3581 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3582
Jiri Pirko22bedad32010-04-01 21:22:57 +00003583 netdev_for_each_mc_addr(ha, dev) {
3584 crc = ether_crc_le(ETH_ALEN, ha->addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003585 bit = crc & 0xff;
3586 regidx = (bit & 0xe0) >> 5;
3587 bit &= 0x1f;
3588 mc_filter[regidx] |= (1 << bit);
3589 }
3590
3591 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
Michael Chane503e062012-12-06 10:33:08 +00003592 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3593 mc_filter[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07003594 }
3595
3596 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3597 }
3598
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003599 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003600 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3601 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3602 BNX2_RPM_SORT_USER0_PROM_VLAN;
3603 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003604 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003605 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003606 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003607 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003608 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3609 sort_mode |= (1 <<
3610 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003611 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003612 }
3613
3614 }
3615
Michael Chanb6016b72005-05-26 13:03:09 -07003616 if (rx_mode != bp->rx_mode) {
3617 bp->rx_mode = rx_mode;
Michael Chane503e062012-12-06 10:33:08 +00003618 BNX2_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003619 }
3620
Michael Chane503e062012-12-06 10:33:08 +00003621 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3622 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3623 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
Michael Chanb6016b72005-05-26 13:03:09 -07003624
Michael Chanc770a652005-08-25 15:38:39 -07003625 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003626}
3627
françois romieu7880b722011-09-30 00:36:52 +00003628static int
Michael Chan57579f72009-04-04 16:51:14 -07003629check_fw_section(const struct firmware *fw,
3630 const struct bnx2_fw_file_section *section,
3631 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003632{
Michael Chan57579f72009-04-04 16:51:14 -07003633 u32 offset = be32_to_cpu(section->offset);
3634 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003635
Michael Chan57579f72009-04-04 16:51:14 -07003636 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3637 return -EINVAL;
3638 if ((non_empty && len == 0) || len > fw->size - offset ||
3639 len & (alignment - 1))
3640 return -EINVAL;
3641 return 0;
3642}
3643
françois romieu7880b722011-09-30 00:36:52 +00003644static int
Michael Chan57579f72009-04-04 16:51:14 -07003645check_mips_fw_entry(const struct firmware *fw,
3646 const struct bnx2_mips_fw_file_entry *entry)
3647{
3648 if (check_fw_section(fw, &entry->text, 4, true) ||
3649 check_fw_section(fw, &entry->data, 4, false) ||
3650 check_fw_section(fw, &entry->rodata, 4, false))
3651 return -EINVAL;
3652 return 0;
3653}
3654
françois romieu7880b722011-09-30 00:36:52 +00003655static void bnx2_release_firmware(struct bnx2 *bp)
3656{
3657 if (bp->rv2p_firmware) {
3658 release_firmware(bp->mips_firmware);
3659 release_firmware(bp->rv2p_firmware);
3660 bp->rv2p_firmware = NULL;
3661 }
3662}
3663
3664static int bnx2_request_uncached_firmware(struct bnx2 *bp)
Michael Chan57579f72009-04-04 16:51:14 -07003665{
3666 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003667 const struct bnx2_mips_fw_file *mips_fw;
3668 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003669 int rc;
3670
Michael Chan4ce45e02012-12-06 10:33:10 +00003671 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan57579f72009-04-04 16:51:14 -07003672 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan4ce45e02012-12-06 10:33:10 +00003673 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A0) ||
3674 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A1))
Michael Chan078b0732009-08-29 00:02:46 -07003675 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3676 else
3677 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003678 } else {
3679 mips_fw_file = FW_MIPS_FILE_06;
3680 rv2p_fw_file = FW_RV2P_FILE_06;
3681 }
3682
3683 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3684 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003685 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003686 goto out;
Michael Chan57579f72009-04-04 16:51:14 -07003687 }
3688
3689 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3690 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003691 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003692 goto err_release_mips_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003693 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003694 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3695 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3696 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3697 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3698 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3699 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3700 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3701 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003702 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003703 rc = -EINVAL;
3704 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003705 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003706 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3707 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3708 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003709 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003710 rc = -EINVAL;
3711 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003712 }
françois romieu7880b722011-09-30 00:36:52 +00003713out:
3714 return rc;
Michael Chan57579f72009-04-04 16:51:14 -07003715
françois romieu7880b722011-09-30 00:36:52 +00003716err_release_firmware:
3717 release_firmware(bp->rv2p_firmware);
3718 bp->rv2p_firmware = NULL;
3719err_release_mips_firmware:
3720 release_firmware(bp->mips_firmware);
3721 goto out;
3722}
3723
3724static int bnx2_request_firmware(struct bnx2 *bp)
3725{
3726 return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
Michael Chan57579f72009-04-04 16:51:14 -07003727}
3728
3729static u32
3730rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3731{
3732 switch (idx) {
3733 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3734 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3735 rv2p_code |= RV2P_BD_PAGE_SIZE;
3736 break;
3737 }
3738 return rv2p_code;
3739}
3740
3741static int
3742load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3743 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3744{
3745 u32 rv2p_code_len, file_offset;
3746 __be32 *rv2p_code;
3747 int i;
3748 u32 val, cmd, addr;
3749
3750 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3751 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3752
3753 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3754
3755 if (rv2p_proc == RV2P_PROC1) {
3756 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3757 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3758 } else {
3759 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3760 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003761 }
Michael Chanb6016b72005-05-26 13:03:09 -07003762
3763 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chane503e062012-12-06 10:33:08 +00003764 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003765 rv2p_code++;
Michael Chane503e062012-12-06 10:33:08 +00003766 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003767 rv2p_code++;
3768
Michael Chan57579f72009-04-04 16:51:14 -07003769 val = (i / 8) | cmd;
Michael Chane503e062012-12-06 10:33:08 +00003770 BNX2_WR(bp, addr, val);
Michael Chan57579f72009-04-04 16:51:14 -07003771 }
3772
3773 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3774 for (i = 0; i < 8; i++) {
3775 u32 loc, code;
3776
3777 loc = be32_to_cpu(fw_entry->fixup[i]);
3778 if (loc && ((loc * 4) < rv2p_code_len)) {
3779 code = be32_to_cpu(*(rv2p_code + loc - 1));
Michael Chane503e062012-12-06 10:33:08 +00003780 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
Michael Chan57579f72009-04-04 16:51:14 -07003781 code = be32_to_cpu(*(rv2p_code + loc));
3782 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
Michael Chane503e062012-12-06 10:33:08 +00003783 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, code);
Michael Chan57579f72009-04-04 16:51:14 -07003784
3785 val = (loc / 2) | cmd;
Michael Chane503e062012-12-06 10:33:08 +00003786 BNX2_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003787 }
3788 }
3789
3790 /* Reset the processor, un-stall is done later. */
3791 if (rv2p_proc == RV2P_PROC1) {
Michael Chane503e062012-12-06 10:33:08 +00003792 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07003793 }
3794 else {
Michael Chane503e062012-12-06 10:33:08 +00003795 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07003796 }
Michael Chan57579f72009-04-04 16:51:14 -07003797
3798 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003799}
3800
Michael Chanaf3ee512006-11-19 14:09:25 -08003801static int
Michael Chan57579f72009-04-04 16:51:14 -07003802load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3803 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003804{
Michael Chan57579f72009-04-04 16:51:14 -07003805 u32 addr, len, file_offset;
3806 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003807 u32 offset;
3808 u32 val;
3809
3810 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003811 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003812 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003813 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3814 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003815
3816 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003817 addr = be32_to_cpu(fw_entry->text.addr);
3818 len = be32_to_cpu(fw_entry->text.len);
3819 file_offset = be32_to_cpu(fw_entry->text.offset);
3820 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3821
3822 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3823 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003824 int j;
3825
Michael Chan57579f72009-04-04 16:51:14 -07003826 for (j = 0; j < (len / 4); j++, offset += 4)
3827 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003828 }
3829
3830 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003831 addr = be32_to_cpu(fw_entry->data.addr);
3832 len = be32_to_cpu(fw_entry->data.len);
3833 file_offset = be32_to_cpu(fw_entry->data.offset);
3834 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3835
3836 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3837 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003838 int j;
3839
Michael Chan57579f72009-04-04 16:51:14 -07003840 for (j = 0; j < (len / 4); j++, offset += 4)
3841 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003842 }
3843
3844 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003845 addr = be32_to_cpu(fw_entry->rodata.addr);
3846 len = be32_to_cpu(fw_entry->rodata.len);
3847 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3848 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3849
3850 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3851 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003852 int j;
3853
Michael Chan57579f72009-04-04 16:51:14 -07003854 for (j = 0; j < (len / 4); j++, offset += 4)
3855 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003856 }
3857
3858 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003859 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003860
3861 val = be32_to_cpu(fw_entry->start_addr);
3862 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003863
3864 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003865 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003866 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003867 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3868 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003869
3870 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003871}
3872
Michael Chanfba9fe92006-06-12 22:21:25 -07003873static int
Michael Chanb6016b72005-05-26 13:03:09 -07003874bnx2_init_cpus(struct bnx2 *bp)
3875{
Michael Chan57579f72009-04-04 16:51:14 -07003876 const struct bnx2_mips_fw_file *mips_fw =
3877 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3878 const struct bnx2_rv2p_fw_file *rv2p_fw =
3879 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3880 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003881
3882 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003883 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3884 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003885
3886 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003887 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003888 if (rc)
3889 goto init_cpu_err;
3890
Michael Chanb6016b72005-05-26 13:03:09 -07003891 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003892 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003893 if (rc)
3894 goto init_cpu_err;
3895
Michael Chanb6016b72005-05-26 13:03:09 -07003896 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003897 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003898 if (rc)
3899 goto init_cpu_err;
3900
Michael Chanb6016b72005-05-26 13:03:09 -07003901 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003902 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003903 if (rc)
3904 goto init_cpu_err;
3905
Michael Chand43584c2006-11-19 14:14:35 -08003906 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003907 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003908
Michael Chanfba9fe92006-06-12 22:21:25 -07003909init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003910 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003911}
3912
Michael Chanb6a23e92013-08-06 15:50:09 -07003913static void
3914bnx2_setup_wol(struct bnx2 *bp)
3915{
3916 int i;
3917 u32 val, wol_msg;
3918
3919 if (bp->wol) {
3920 u32 advertising;
3921 u8 autoneg;
3922
3923 autoneg = bp->autoneg;
3924 advertising = bp->advertising;
3925
3926 if (bp->phy_port == PORT_TP) {
3927 bp->autoneg = AUTONEG_SPEED;
3928 bp->advertising = ADVERTISED_10baseT_Half |
3929 ADVERTISED_10baseT_Full |
3930 ADVERTISED_100baseT_Half |
3931 ADVERTISED_100baseT_Full |
3932 ADVERTISED_Autoneg;
3933 }
3934
3935 spin_lock_bh(&bp->phy_lock);
3936 bnx2_setup_phy(bp, bp->phy_port);
3937 spin_unlock_bh(&bp->phy_lock);
3938
3939 bp->autoneg = autoneg;
3940 bp->advertising = advertising;
3941
3942 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
3943
3944 val = BNX2_RD(bp, BNX2_EMAC_MODE);
3945
3946 /* Enable port mode. */
3947 val &= ~BNX2_EMAC_MODE_PORT;
3948 val |= BNX2_EMAC_MODE_MPKT_RCVD |
3949 BNX2_EMAC_MODE_ACPI_RCVD |
3950 BNX2_EMAC_MODE_MPKT;
3951 if (bp->phy_port == PORT_TP) {
3952 val |= BNX2_EMAC_MODE_PORT_MII;
3953 } else {
3954 val |= BNX2_EMAC_MODE_PORT_GMII;
3955 if (bp->line_speed == SPEED_2500)
3956 val |= BNX2_EMAC_MODE_25G_MODE;
3957 }
3958
3959 BNX2_WR(bp, BNX2_EMAC_MODE, val);
3960
3961 /* receive all multicast */
3962 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3963 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3964 0xffffffff);
3965 }
3966 BNX2_WR(bp, BNX2_EMAC_RX_MODE, BNX2_EMAC_RX_MODE_SORT_MODE);
3967
3968 val = 1 | BNX2_RPM_SORT_USER0_BC_EN | BNX2_RPM_SORT_USER0_MC_EN;
3969 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3970 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val);
3971 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val | BNX2_RPM_SORT_USER0_ENA);
3972
3973 /* Need to enable EMAC and RPM for WOL. */
3974 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3975 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3976 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3977 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3978
3979 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
3980 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3981 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
3982
3983 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3984 } else {
3985 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3986 }
3987
3988 if (!(bp->flags & BNX2_FLAG_NO_WOL))
3989 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg, 1, 0);
3990
3991}
3992
Michael Chanb6016b72005-05-26 13:03:09 -07003993static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003994bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003995{
Michael Chanb6016b72005-05-26 13:03:09 -07003996 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003997 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003998 u32 val;
3999
Michael Chan6d5e85c2013-08-06 15:50:08 -07004000 pci_enable_wake(bp->pdev, PCI_D0, false);
4001 pci_set_power_state(bp->pdev, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07004002
Michael Chane503e062012-12-06 10:33:08 +00004003 val = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07004004 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
4005 val &= ~BNX2_EMAC_MODE_MPKT;
Michael Chane503e062012-12-06 10:33:08 +00004006 BNX2_WR(bp, BNX2_EMAC_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004007
Michael Chane503e062012-12-06 10:33:08 +00004008 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004009 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
Michael Chane503e062012-12-06 10:33:08 +00004010 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004011 break;
4012 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07004013 case PCI_D3hot: {
Michael Chanb6a23e92013-08-06 15:50:09 -07004014 bnx2_setup_wol(bp);
Michael Chan6d5e85c2013-08-06 15:50:08 -07004015 pci_wake_from_d3(bp->pdev, bp->wol);
Michael Chan4ce45e02012-12-06 10:33:10 +00004016 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4017 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004018
4019 if (bp->wol)
Michael Chan6d5e85c2013-08-06 15:50:08 -07004020 pci_set_power_state(bp->pdev, PCI_D3hot);
4021 } else {
4022 pci_set_power_state(bp->pdev, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07004023 }
Michael Chanb6016b72005-05-26 13:03:09 -07004024
4025 /* No more memory access after this point until
4026 * device is brought back to D0.
4027 */
Michael Chanb6016b72005-05-26 13:03:09 -07004028 break;
4029 }
4030 default:
4031 return -EINVAL;
4032 }
4033 return 0;
4034}
4035
4036static int
4037bnx2_acquire_nvram_lock(struct bnx2 *bp)
4038{
4039 u32 val;
4040 int j;
4041
4042 /* Request access to the flash interface. */
Michael Chane503e062012-12-06 10:33:08 +00004043 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
Michael Chanb6016b72005-05-26 13:03:09 -07004044 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
Michael Chane503e062012-12-06 10:33:08 +00004045 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
Michael Chanb6016b72005-05-26 13:03:09 -07004046 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4047 break;
4048
4049 udelay(5);
4050 }
4051
4052 if (j >= NVRAM_TIMEOUT_COUNT)
4053 return -EBUSY;
4054
4055 return 0;
4056}
4057
4058static int
4059bnx2_release_nvram_lock(struct bnx2 *bp)
4060{
4061 int j;
4062 u32 val;
4063
4064 /* Relinquish nvram interface. */
Michael Chane503e062012-12-06 10:33:08 +00004065 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
Michael Chanb6016b72005-05-26 13:03:09 -07004066
4067 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
Michael Chane503e062012-12-06 10:33:08 +00004068 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
Michael Chanb6016b72005-05-26 13:03:09 -07004069 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4070 break;
4071
4072 udelay(5);
4073 }
4074
4075 if (j >= NVRAM_TIMEOUT_COUNT)
4076 return -EBUSY;
4077
4078 return 0;
4079}
4080
4081
4082static int
4083bnx2_enable_nvram_write(struct bnx2 *bp)
4084{
4085 u32 val;
4086
Michael Chane503e062012-12-06 10:33:08 +00004087 val = BNX2_RD(bp, BNX2_MISC_CFG);
4088 BNX2_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
Michael Chanb6016b72005-05-26 13:03:09 -07004089
Michael Chane30372c2007-07-16 18:26:23 -07004090 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004091 int j;
4092
Michael Chane503e062012-12-06 10:33:08 +00004093 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4094 BNX2_WR(bp, BNX2_NVM_COMMAND,
4095 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
Michael Chanb6016b72005-05-26 13:03:09 -07004096
4097 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4098 udelay(5);
4099
Michael Chane503e062012-12-06 10:33:08 +00004100 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004101 if (val & BNX2_NVM_COMMAND_DONE)
4102 break;
4103 }
4104
4105 if (j >= NVRAM_TIMEOUT_COUNT)
4106 return -EBUSY;
4107 }
4108 return 0;
4109}
4110
4111static void
4112bnx2_disable_nvram_write(struct bnx2 *bp)
4113{
4114 u32 val;
4115
Michael Chane503e062012-12-06 10:33:08 +00004116 val = BNX2_RD(bp, BNX2_MISC_CFG);
4117 BNX2_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
Michael Chanb6016b72005-05-26 13:03:09 -07004118}
4119
4120
4121static void
4122bnx2_enable_nvram_access(struct bnx2 *bp)
4123{
4124 u32 val;
4125
Michael Chane503e062012-12-06 10:33:08 +00004126 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004127 /* Enable both bits, even on read. */
Michael Chane503e062012-12-06 10:33:08 +00004128 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
4129 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
Michael Chanb6016b72005-05-26 13:03:09 -07004130}
4131
4132static void
4133bnx2_disable_nvram_access(struct bnx2 *bp)
4134{
4135 u32 val;
4136
Michael Chane503e062012-12-06 10:33:08 +00004137 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004138 /* Disable both bits, even after read. */
Michael Chane503e062012-12-06 10:33:08 +00004139 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004140 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4141 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4142}
4143
4144static int
4145bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4146{
4147 u32 cmd;
4148 int j;
4149
Michael Chane30372c2007-07-16 18:26:23 -07004150 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004151 /* Buffered flash, no erase needed */
4152 return 0;
4153
4154 /* Build an erase command */
4155 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4156 BNX2_NVM_COMMAND_DOIT;
4157
4158 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004159 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004160
4161 /* Address of the NVRAM to read from. */
Michael Chane503e062012-12-06 10:33:08 +00004162 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004163
4164 /* Issue an erase command. */
Michael Chane503e062012-12-06 10:33:08 +00004165 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004166
4167 /* Wait for completion. */
4168 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4169 u32 val;
4170
4171 udelay(5);
4172
Michael Chane503e062012-12-06 10:33:08 +00004173 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004174 if (val & BNX2_NVM_COMMAND_DONE)
4175 break;
4176 }
4177
4178 if (j >= NVRAM_TIMEOUT_COUNT)
4179 return -EBUSY;
4180
4181 return 0;
4182}
4183
4184static int
4185bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4186{
4187 u32 cmd;
4188 int j;
4189
4190 /* Build the command word. */
4191 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4192
Michael Chane30372c2007-07-16 18:26:23 -07004193 /* Calculate an offset of a buffered flash, not needed for 5709. */
4194 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004195 offset = ((offset / bp->flash_info->page_size) <<
4196 bp->flash_info->page_bits) +
4197 (offset % bp->flash_info->page_size);
4198 }
4199
4200 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004201 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004202
4203 /* Address of the NVRAM to read from. */
Michael Chane503e062012-12-06 10:33:08 +00004204 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004205
4206 /* Issue a read command. */
Michael Chane503e062012-12-06 10:33:08 +00004207 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004208
4209 /* Wait for completion. */
4210 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4211 u32 val;
4212
4213 udelay(5);
4214
Michael Chane503e062012-12-06 10:33:08 +00004215 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004216 if (val & BNX2_NVM_COMMAND_DONE) {
Michael Chane503e062012-12-06 10:33:08 +00004217 __be32 v = cpu_to_be32(BNX2_RD(bp, BNX2_NVM_READ));
Al Virob491edd2007-12-22 19:44:51 +00004218 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004219 break;
4220 }
4221 }
4222 if (j >= NVRAM_TIMEOUT_COUNT)
4223 return -EBUSY;
4224
4225 return 0;
4226}
4227
4228
4229static int
4230bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4231{
Al Virob491edd2007-12-22 19:44:51 +00004232 u32 cmd;
4233 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004234 int j;
4235
4236 /* Build the command word. */
4237 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4238
Michael Chane30372c2007-07-16 18:26:23 -07004239 /* Calculate an offset of a buffered flash, not needed for 5709. */
4240 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004241 offset = ((offset / bp->flash_info->page_size) <<
4242 bp->flash_info->page_bits) +
4243 (offset % bp->flash_info->page_size);
4244 }
4245
4246 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004247 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004248
4249 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004250
4251 /* Write the data. */
Michael Chane503e062012-12-06 10:33:08 +00004252 BNX2_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004253
4254 /* Address of the NVRAM to write to. */
Michael Chane503e062012-12-06 10:33:08 +00004255 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004256
4257 /* Issue the write command. */
Michael Chane503e062012-12-06 10:33:08 +00004258 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004259
4260 /* Wait for completion. */
4261 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4262 udelay(5);
4263
Michael Chane503e062012-12-06 10:33:08 +00004264 if (BNX2_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
Michael Chanb6016b72005-05-26 13:03:09 -07004265 break;
4266 }
4267 if (j >= NVRAM_TIMEOUT_COUNT)
4268 return -EBUSY;
4269
4270 return 0;
4271}
4272
4273static int
4274bnx2_init_nvram(struct bnx2 *bp)
4275{
4276 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004277 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004278 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004279
Michael Chan4ce45e02012-12-06 10:33:10 +00004280 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane30372c2007-07-16 18:26:23 -07004281 bp->flash_info = &flash_5709;
4282 goto get_flash_size;
4283 }
4284
Michael Chanb6016b72005-05-26 13:03:09 -07004285 /* Determine the selected interface. */
Michael Chane503e062012-12-06 10:33:08 +00004286 val = BNX2_RD(bp, BNX2_NVM_CFG1);
Michael Chanb6016b72005-05-26 13:03:09 -07004287
Denis Chengff8ac602007-09-02 18:30:18 +08004288 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004289
Michael Chanb6016b72005-05-26 13:03:09 -07004290 if (val & 0x40000000) {
4291
4292 /* Flash interface has been reconfigured */
4293 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004294 j++, flash++) {
4295 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4296 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004297 bp->flash_info = flash;
4298 break;
4299 }
4300 }
4301 }
4302 else {
Michael Chan37137702005-11-04 08:49:17 -08004303 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004304 /* Not yet been reconfigured */
4305
Michael Chan37137702005-11-04 08:49:17 -08004306 if (val & (1 << 23))
4307 mask = FLASH_BACKUP_STRAP_MASK;
4308 else
4309 mask = FLASH_STRAP_MASK;
4310
Michael Chanb6016b72005-05-26 13:03:09 -07004311 for (j = 0, flash = &flash_table[0]; j < entry_count;
4312 j++, flash++) {
4313
Michael Chan37137702005-11-04 08:49:17 -08004314 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004315 bp->flash_info = flash;
4316
4317 /* Request access to the flash interface. */
4318 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4319 return rc;
4320
4321 /* Enable access to flash interface */
4322 bnx2_enable_nvram_access(bp);
4323
4324 /* Reconfigure the flash interface */
Michael Chane503e062012-12-06 10:33:08 +00004325 BNX2_WR(bp, BNX2_NVM_CFG1, flash->config1);
4326 BNX2_WR(bp, BNX2_NVM_CFG2, flash->config2);
4327 BNX2_WR(bp, BNX2_NVM_CFG3, flash->config3);
4328 BNX2_WR(bp, BNX2_NVM_WRITE1, flash->write1);
Michael Chanb6016b72005-05-26 13:03:09 -07004329
4330 /* Disable access to flash interface */
4331 bnx2_disable_nvram_access(bp);
4332 bnx2_release_nvram_lock(bp);
4333
4334 break;
4335 }
4336 }
4337 } /* if (val & 0x40000000) */
4338
4339 if (j == entry_count) {
4340 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004341 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004342 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004343 }
4344
Michael Chane30372c2007-07-16 18:26:23 -07004345get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004346 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004347 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4348 if (val)
4349 bp->flash_size = val;
4350 else
4351 bp->flash_size = bp->flash_info->total_size;
4352
Michael Chanb6016b72005-05-26 13:03:09 -07004353 return rc;
4354}
4355
4356static int
4357bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4358 int buf_size)
4359{
4360 int rc = 0;
4361 u32 cmd_flags, offset32, len32, extra;
4362
4363 if (buf_size == 0)
4364 return 0;
4365
4366 /* Request access to the flash interface. */
4367 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4368 return rc;
4369
4370 /* Enable access to flash interface */
4371 bnx2_enable_nvram_access(bp);
4372
4373 len32 = buf_size;
4374 offset32 = offset;
4375 extra = 0;
4376
4377 cmd_flags = 0;
4378
4379 if (offset32 & 3) {
4380 u8 buf[4];
4381 u32 pre_len;
4382
4383 offset32 &= ~3;
4384 pre_len = 4 - (offset & 3);
4385
4386 if (pre_len >= len32) {
4387 pre_len = len32;
4388 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4389 BNX2_NVM_COMMAND_LAST;
4390 }
4391 else {
4392 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4393 }
4394
4395 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4396
4397 if (rc)
4398 return rc;
4399
4400 memcpy(ret_buf, buf + (offset & 3), pre_len);
4401
4402 offset32 += 4;
4403 ret_buf += pre_len;
4404 len32 -= pre_len;
4405 }
4406 if (len32 & 3) {
4407 extra = 4 - (len32 & 3);
4408 len32 = (len32 + 4) & ~3;
4409 }
4410
4411 if (len32 == 4) {
4412 u8 buf[4];
4413
4414 if (cmd_flags)
4415 cmd_flags = BNX2_NVM_COMMAND_LAST;
4416 else
4417 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4418 BNX2_NVM_COMMAND_LAST;
4419
4420 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4421
4422 memcpy(ret_buf, buf, 4 - extra);
4423 }
4424 else if (len32 > 0) {
4425 u8 buf[4];
4426
4427 /* Read the first word. */
4428 if (cmd_flags)
4429 cmd_flags = 0;
4430 else
4431 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4432
4433 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4434
4435 /* Advance to the next dword. */
4436 offset32 += 4;
4437 ret_buf += 4;
4438 len32 -= 4;
4439
4440 while (len32 > 4 && rc == 0) {
4441 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4442
4443 /* Advance to the next dword. */
4444 offset32 += 4;
4445 ret_buf += 4;
4446 len32 -= 4;
4447 }
4448
4449 if (rc)
4450 return rc;
4451
4452 cmd_flags = BNX2_NVM_COMMAND_LAST;
4453 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4454
4455 memcpy(ret_buf, buf, 4 - extra);
4456 }
4457
4458 /* Disable access to flash interface */
4459 bnx2_disable_nvram_access(bp);
4460
4461 bnx2_release_nvram_lock(bp);
4462
4463 return rc;
4464}
4465
4466static int
4467bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4468 int buf_size)
4469{
4470 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004471 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004472 int rc = 0;
4473 int align_start, align_end;
4474
4475 buf = data_buf;
4476 offset32 = offset;
4477 len32 = buf_size;
4478 align_start = align_end = 0;
4479
4480 if ((align_start = (offset32 & 3))) {
4481 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004482 len32 += align_start;
4483 if (len32 < 4)
4484 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004485 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4486 return rc;
4487 }
4488
4489 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004490 align_end = 4 - (len32 & 3);
4491 len32 += align_end;
4492 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4493 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004494 }
4495
4496 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004497 align_buf = kmalloc(len32, GFP_KERNEL);
4498 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004499 return -ENOMEM;
4500 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004501 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004502 }
4503 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004504 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004505 }
Michael Chane6be7632007-01-08 19:56:13 -08004506 memcpy(align_buf + align_start, data_buf, buf_size);
4507 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004508 }
4509
Michael Chane30372c2007-07-16 18:26:23 -07004510 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004511 flash_buffer = kmalloc(264, GFP_KERNEL);
4512 if (flash_buffer == NULL) {
4513 rc = -ENOMEM;
4514 goto nvram_write_end;
4515 }
4516 }
4517
Michael Chanb6016b72005-05-26 13:03:09 -07004518 written = 0;
4519 while ((written < len32) && (rc == 0)) {
4520 u32 page_start, page_end, data_start, data_end;
4521 u32 addr, cmd_flags;
4522 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004523
4524 /* Find the page_start addr */
4525 page_start = offset32 + written;
4526 page_start -= (page_start % bp->flash_info->page_size);
4527 /* Find the page_end addr */
4528 page_end = page_start + bp->flash_info->page_size;
4529 /* Find the data_start addr */
4530 data_start = (written == 0) ? offset32 : page_start;
4531 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004532 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004533 (offset32 + len32) : page_end;
4534
4535 /* Request access to the flash interface. */
4536 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4537 goto nvram_write_end;
4538
4539 /* Enable access to flash interface */
4540 bnx2_enable_nvram_access(bp);
4541
4542 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004543 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004544 int j;
4545
4546 /* Read the whole page into the buffer
4547 * (non-buffer flash only) */
4548 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4549 if (j == (bp->flash_info->page_size - 4)) {
4550 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4551 }
4552 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004553 page_start + j,
4554 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004555 cmd_flags);
4556
4557 if (rc)
4558 goto nvram_write_end;
4559
4560 cmd_flags = 0;
4561 }
4562 }
4563
4564 /* Enable writes to flash interface (unlock write-protect) */
4565 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4566 goto nvram_write_end;
4567
Michael Chanb6016b72005-05-26 13:03:09 -07004568 /* Loop to write back the buffer data from page_start to
4569 * data_start */
4570 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004571 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004572 /* Erase the page */
4573 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4574 goto nvram_write_end;
4575
4576 /* Re-enable the write again for the actual write */
4577 bnx2_enable_nvram_write(bp);
4578
Michael Chanb6016b72005-05-26 13:03:09 -07004579 for (addr = page_start; addr < data_start;
4580 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004581
Michael Chanb6016b72005-05-26 13:03:09 -07004582 rc = bnx2_nvram_write_dword(bp, addr,
4583 &flash_buffer[i], cmd_flags);
4584
4585 if (rc != 0)
4586 goto nvram_write_end;
4587
4588 cmd_flags = 0;
4589 }
4590 }
4591
4592 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004593 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004594 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004595 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004596 (addr == data_end - 4))) {
4597
4598 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4599 }
4600 rc = bnx2_nvram_write_dword(bp, addr, buf,
4601 cmd_flags);
4602
4603 if (rc != 0)
4604 goto nvram_write_end;
4605
4606 cmd_flags = 0;
4607 buf += 4;
4608 }
4609
4610 /* Loop to write back the buffer data from data_end
4611 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004612 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004613 for (addr = data_end; addr < page_end;
4614 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004615
Michael Chanb6016b72005-05-26 13:03:09 -07004616 if (addr == page_end-4) {
4617 cmd_flags = BNX2_NVM_COMMAND_LAST;
4618 }
4619 rc = bnx2_nvram_write_dword(bp, addr,
4620 &flash_buffer[i], cmd_flags);
4621
4622 if (rc != 0)
4623 goto nvram_write_end;
4624
4625 cmd_flags = 0;
4626 }
4627 }
4628
4629 /* Disable writes to flash interface (lock write-protect) */
4630 bnx2_disable_nvram_write(bp);
4631
4632 /* Disable access to flash interface */
4633 bnx2_disable_nvram_access(bp);
4634 bnx2_release_nvram_lock(bp);
4635
4636 /* Increment written */
4637 written += data_end - data_start;
4638 }
4639
4640nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004641 kfree(flash_buffer);
4642 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004643 return rc;
4644}
4645
Michael Chan0d8a6572007-07-07 22:49:43 -07004646static void
Michael Chan7c62e832008-07-14 22:39:03 -07004647bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004648{
Michael Chan7c62e832008-07-14 22:39:03 -07004649 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004650
Michael Chan583c28e2008-01-21 19:51:35 -08004651 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004652 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4653
4654 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4655 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004656
Michael Chan2726d6e2008-01-29 21:35:05 -08004657 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004658 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4659 return;
4660
Michael Chan7c62e832008-07-14 22:39:03 -07004661 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4662 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4663 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4664 }
4665
4666 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4667 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4668 u32 link;
4669
Michael Chan583c28e2008-01-21 19:51:35 -08004670 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004671
Michael Chan7c62e832008-07-14 22:39:03 -07004672 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4673 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004674 bp->phy_port = PORT_FIBRE;
4675 else
4676 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004677
Michael Chan7c62e832008-07-14 22:39:03 -07004678 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4679 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004680 }
Michael Chan7c62e832008-07-14 22:39:03 -07004681
4682 if (netif_running(bp->dev) && sig)
4683 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004684}
4685
Michael Chanb4b36042007-12-20 19:59:30 -08004686static void
4687bnx2_setup_msix_tbl(struct bnx2 *bp)
4688{
Michael Chane503e062012-12-06 10:33:08 +00004689 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
Michael Chanb4b36042007-12-20 19:59:30 -08004690
Michael Chane503e062012-12-06 10:33:08 +00004691 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4692 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
Michael Chanb4b36042007-12-20 19:59:30 -08004693}
4694
Michael Chanb6016b72005-05-26 13:03:09 -07004695static int
4696bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4697{
4698 u32 val;
4699 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004700 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004701
4702 /* Wait for the current PCI transaction to complete before
4703 * issuing a reset. */
Michael Chan4ce45e02012-12-06 10:33:10 +00004704 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
4705 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
Michael Chane503e062012-12-06 10:33:08 +00004706 BNX2_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4707 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4708 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4709 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4710 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4711 val = BNX2_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
Eddie Waia5dac102010-11-24 13:48:54 +00004712 udelay(5);
4713 } else { /* 5709 */
Michael Chane503e062012-12-06 10:33:08 +00004714 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Eddie Waia5dac102010-11-24 13:48:54 +00004715 val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
Michael Chane503e062012-12-06 10:33:08 +00004716 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4717 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Eddie Waia5dac102010-11-24 13:48:54 +00004718
4719 for (i = 0; i < 100; i++) {
4720 msleep(1);
Michael Chane503e062012-12-06 10:33:08 +00004721 val = BNX2_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
Eddie Waia5dac102010-11-24 13:48:54 +00004722 if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
4723 break;
4724 }
4725 }
Michael Chanb6016b72005-05-26 13:03:09 -07004726
Michael Chanb090ae22006-01-23 16:07:10 -08004727 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004728 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004729
Michael Chanb6016b72005-05-26 13:03:09 -07004730 /* Deposit a driver reset signature so the firmware knows that
4731 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004732 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4733 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004734
Michael Chanb6016b72005-05-26 13:03:09 -07004735 /* Do a dummy read to force the chip to complete all current transaction
4736 * before we issue a reset. */
Michael Chane503e062012-12-06 10:33:08 +00004737 val = BNX2_RD(bp, BNX2_MISC_ID);
Michael Chanb6016b72005-05-26 13:03:09 -07004738
Michael Chan4ce45e02012-12-06 10:33:10 +00004739 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00004740 BNX2_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4741 BNX2_RD(bp, BNX2_MISC_COMMAND);
Michael Chan234754d2006-11-19 14:11:41 -08004742 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004743
Michael Chan234754d2006-11-19 14:11:41 -08004744 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4745 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004746
Michael Chane503e062012-12-06 10:33:08 +00004747 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004748
Michael Chan234754d2006-11-19 14:11:41 -08004749 } else {
4750 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4751 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4752 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4753
4754 /* Chip reset. */
Michael Chane503e062012-12-06 10:33:08 +00004755 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chan234754d2006-11-19 14:11:41 -08004756
Michael Chan594a9df2007-08-28 15:39:42 -07004757 /* Reading back any register after chip reset will hang the
4758 * bus on 5706 A0 and A1. The msleep below provides plenty
4759 * of margin for write posting.
4760 */
Michael Chan4ce45e02012-12-06 10:33:10 +00004761 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4762 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1))
Arjan van de Ven8e545882007-08-28 14:34:43 -07004763 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004764
Michael Chan234754d2006-11-19 14:11:41 -08004765 /* Reset takes approximate 30 usec */
4766 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00004767 val = BNX2_RD(bp, BNX2_PCICFG_MISC_CONFIG);
Michael Chan234754d2006-11-19 14:11:41 -08004768 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4769 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4770 break;
4771 udelay(10);
4772 }
4773
4774 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4775 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004776 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004777 return -EBUSY;
4778 }
Michael Chanb6016b72005-05-26 13:03:09 -07004779 }
4780
4781 /* Make sure byte swapping is properly configured. */
Michael Chane503e062012-12-06 10:33:08 +00004782 val = BNX2_RD(bp, BNX2_PCI_SWAP_DIAG0);
Michael Chanb6016b72005-05-26 13:03:09 -07004783 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004784 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004785 return -ENODEV;
4786 }
4787
Michael Chanb6016b72005-05-26 13:03:09 -07004788 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004789 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004790 if (rc)
4791 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004792
Michael Chan0d8a6572007-07-07 22:49:43 -07004793 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004794 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004795 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004796 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4797 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004798 bnx2_set_default_remote_link(bp);
4799 spin_unlock_bh(&bp->phy_lock);
4800
Michael Chan4ce45e02012-12-06 10:33:10 +00004801 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07004802 /* Adjust the voltage regular to two steps lower. The default
4803 * of this register is 0x0000000e. */
Michael Chane503e062012-12-06 10:33:08 +00004804 BNX2_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
Michael Chanb6016b72005-05-26 13:03:09 -07004805
4806 /* Remove bad rbuf memory from the free pool. */
4807 rc = bnx2_alloc_bad_rbuf(bp);
4808 }
4809
Michael Chanc441b8d2010-04-27 11:28:09 +00004810 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanb4b36042007-12-20 19:59:30 -08004811 bnx2_setup_msix_tbl(bp);
Michael Chanc441b8d2010-04-27 11:28:09 +00004812 /* Prevent MSIX table reads and write from timing out */
Michael Chane503e062012-12-06 10:33:08 +00004813 BNX2_WR(bp, BNX2_MISC_ECO_HW_CTL,
Michael Chanc441b8d2010-04-27 11:28:09 +00004814 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4815 }
Michael Chanb4b36042007-12-20 19:59:30 -08004816
Michael Chanb6016b72005-05-26 13:03:09 -07004817 return rc;
4818}
4819
4820static int
4821bnx2_init_chip(struct bnx2 *bp)
4822{
Michael Chand8026d92008-11-12 16:02:20 -08004823 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004824 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004825
4826 /* Make sure the interrupt is not active. */
Michael Chane503e062012-12-06 10:33:08 +00004827 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
Michael Chanb6016b72005-05-26 13:03:09 -07004828
4829 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4830 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4831#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004832 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004833#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004834 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004835 DMA_READ_CHANS << 12 |
4836 DMA_WRITE_CHANS << 16;
4837
4838 val |= (0x2 << 20) | (1 << 11);
4839
David S. Millerf86e82f2008-01-21 17:15:40 -08004840 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004841 val |= (1 << 23);
4842
Michael Chan4ce45e02012-12-06 10:33:10 +00004843 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) &&
4844 (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0) &&
4845 !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004846 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4847
Michael Chane503e062012-12-06 10:33:08 +00004848 BNX2_WR(bp, BNX2_DMA_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004849
Michael Chan4ce45e02012-12-06 10:33:10 +00004850 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chane503e062012-12-06 10:33:08 +00004851 val = BNX2_RD(bp, BNX2_TDMA_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004852 val |= BNX2_TDMA_CONFIG_ONE_DMA;
Michael Chane503e062012-12-06 10:33:08 +00004853 BNX2_WR(bp, BNX2_TDMA_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004854 }
4855
David S. Millerf86e82f2008-01-21 17:15:40 -08004856 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004857 u16 val16;
4858
4859 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4860 &val16);
4861 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4862 val16 & ~PCI_X_CMD_ERO);
4863 }
4864
Michael Chane503e062012-12-06 10:33:08 +00004865 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4866 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4867 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4868 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004869
4870 /* Initialize context mapping and zero out the quick contexts. The
4871 * context block must have already been enabled. */
Michael Chan4ce45e02012-12-06 10:33:10 +00004872 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan641bdcd2007-06-04 21:22:24 -07004873 rc = bnx2_init_5709_context(bp);
4874 if (rc)
4875 return rc;
4876 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004877 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004878
Michael Chanfba9fe92006-06-12 22:21:25 -07004879 if ((rc = bnx2_init_cpus(bp)) != 0)
4880 return rc;
4881
Michael Chanb6016b72005-05-26 13:03:09 -07004882 bnx2_init_nvram(bp);
4883
Benjamin Li5fcaed02008-07-14 22:39:52 -07004884 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004885
Michael Chane503e062012-12-06 10:33:08 +00004886 val = BNX2_RD(bp, BNX2_MQ_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004887 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4888 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4ce45e02012-12-06 10:33:10 +00004889 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan4edd4732009-06-08 18:14:42 -07004890 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
Michael Chan4ce45e02012-12-06 10:33:10 +00004891 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
Michael Chan4edd4732009-06-08 18:14:42 -07004892 val |= BNX2_MQ_CONFIG_HALT_DIS;
4893 }
Michael Chan68c9f752007-04-24 15:35:53 -07004894
Michael Chane503e062012-12-06 10:33:08 +00004895 BNX2_WR(bp, BNX2_MQ_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004896
4897 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
Michael Chane503e062012-12-06 10:33:08 +00004898 BNX2_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4899 BNX2_WR(bp, BNX2_MQ_KNL_WIND_END, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004900
Michael Chan2bc40782012-12-06 10:33:09 +00004901 val = (BNX2_PAGE_BITS - 8) << 24;
Michael Chane503e062012-12-06 10:33:08 +00004902 BNX2_WR(bp, BNX2_RV2P_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004903
4904 /* Configure page size. */
Michael Chane503e062012-12-06 10:33:08 +00004905 val = BNX2_RD(bp, BNX2_TBDR_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004906 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
Michael Chan2bc40782012-12-06 10:33:09 +00004907 val |= (BNX2_PAGE_BITS - 8) << 24 | 0x40;
Michael Chane503e062012-12-06 10:33:08 +00004908 BNX2_WR(bp, BNX2_TBDR_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004909
4910 val = bp->mac_addr[0] +
4911 (bp->mac_addr[1] << 8) +
4912 (bp->mac_addr[2] << 16) +
4913 bp->mac_addr[3] +
4914 (bp->mac_addr[4] << 8) +
4915 (bp->mac_addr[5] << 16);
Michael Chane503e062012-12-06 10:33:08 +00004916 BNX2_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004917
4918 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004919 mtu = bp->dev->mtu;
4920 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004921 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4922 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
Michael Chane503e062012-12-06 10:33:08 +00004923 BNX2_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004924
Michael Chand8026d92008-11-12 16:02:20 -08004925 if (mtu < 1500)
4926 mtu = 1500;
4927
4928 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4929 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4930 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4931
Michael Chan155d5562009-08-21 16:20:43 +00004932 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004933 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4934 bp->bnx2_napi[i].last_status_idx = 0;
4935
Michael Chanefba0182008-12-03 00:36:15 -08004936 bp->idle_chk_status_idx = 0xffff;
4937
Michael Chanb6016b72005-05-26 13:03:09 -07004938 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4939
4940 /* Set up how to generate a link change interrupt. */
Michael Chane503e062012-12-06 10:33:08 +00004941 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
Michael Chanb6016b72005-05-26 13:03:09 -07004942
Michael Chane503e062012-12-06 10:33:08 +00004943 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_L,
4944 (u64) bp->status_blk_mapping & 0xffffffff);
4945 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
Michael Chanb6016b72005-05-26 13:03:09 -07004946
Michael Chane503e062012-12-06 10:33:08 +00004947 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4948 (u64) bp->stats_blk_mapping & 0xffffffff);
4949 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4950 (u64) bp->stats_blk_mapping >> 32);
Michael Chanb6016b72005-05-26 13:03:09 -07004951
Michael Chane503e062012-12-06 10:33:08 +00004952 BNX2_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
4953 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07004954
Michael Chane503e062012-12-06 10:33:08 +00004955 BNX2_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4956 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07004957
Michael Chane503e062012-12-06 10:33:08 +00004958 BNX2_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4959 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07004960
Michael Chane503e062012-12-06 10:33:08 +00004961 BNX2_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004962
Michael Chane503e062012-12-06 10:33:08 +00004963 BNX2_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004964
Michael Chane503e062012-12-06 10:33:08 +00004965 BNX2_WR(bp, BNX2_HC_COM_TICKS,
4966 (bp->com_ticks_int << 16) | bp->com_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004967
Michael Chane503e062012-12-06 10:33:08 +00004968 BNX2_WR(bp, BNX2_HC_CMD_TICKS,
4969 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004970
Michael Chan61d9e3f2009-08-21 16:20:46 +00004971 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chane503e062012-12-06 10:33:08 +00004972 BNX2_WR(bp, BNX2_HC_STATS_TICKS, 0);
Michael Chan02537b062007-06-04 21:24:07 -07004973 else
Michael Chane503e062012-12-06 10:33:08 +00004974 BNX2_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
4975 BNX2_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
Michael Chanb6016b72005-05-26 13:03:09 -07004976
Michael Chan4ce45e02012-12-06 10:33:10 +00004977 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004978 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004979 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004980 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4981 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004982 }
4983
Michael Chanefde73a2010-02-15 19:42:07 +00004984 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chane503e062012-12-06 10:33:08 +00004985 BNX2_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4986 BNX2_HC_MSIX_BIT_VECTOR_VAL);
Michael Chanc76c0472007-12-20 20:01:19 -08004987
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004988 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4989 }
4990
4991 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00004992 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004993
Michael Chane503e062012-12-06 10:33:08 +00004994 BNX2_WR(bp, BNX2_HC_CONFIG, val);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004995
Michael Chan22fa1592010-10-11 16:12:00 -07004996 if (bp->rx_ticks < 25)
4997 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
4998 else
4999 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
5000
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005001 for (i = 1; i < bp->irq_nvecs; i++) {
5002 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
5003 BNX2_HC_SB_CONFIG_1;
5004
Michael Chane503e062012-12-06 10:33:08 +00005005 BNX2_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08005006 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005007 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08005008 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
5009
Michael Chane503e062012-12-06 10:33:08 +00005010 BNX2_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005011 (bp->tx_quick_cons_trip_int << 16) |
5012 bp->tx_quick_cons_trip);
5013
Michael Chane503e062012-12-06 10:33:08 +00005014 BNX2_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005015 (bp->tx_ticks_int << 16) | bp->tx_ticks);
5016
Michael Chane503e062012-12-06 10:33:08 +00005017 BNX2_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
5018 (bp->rx_quick_cons_trip_int << 16) |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005019 bp->rx_quick_cons_trip);
5020
Michael Chane503e062012-12-06 10:33:08 +00005021 BNX2_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005022 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08005023 }
5024
Michael Chanb6016b72005-05-26 13:03:09 -07005025 /* Clear internal stats counters. */
Michael Chane503e062012-12-06 10:33:08 +00005026 BNX2_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005027
Michael Chane503e062012-12-06 10:33:08 +00005028 BNX2_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07005029
5030 /* Initialize the receive filter. */
5031 bnx2_set_rx_mode(bp->dev);
5032
Michael Chan4ce45e02012-12-06 10:33:10 +00005033 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00005034 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Michael Chan0aa38df2007-06-04 21:23:06 -07005035 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
Michael Chane503e062012-12-06 10:33:08 +00005036 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
Michael Chan0aa38df2007-06-04 21:23:06 -07005037 }
Michael Chanb090ae22006-01-23 16:07:10 -08005038 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07005039 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005040
Michael Chane503e062012-12-06 10:33:08 +00005041 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
5042 BNX2_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
Michael Chanb6016b72005-05-26 13:03:09 -07005043
5044 udelay(20);
5045
Michael Chane503e062012-12-06 10:33:08 +00005046 bp->hc_cmd = BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanbf5295b2006-03-23 01:11:56 -08005047
Michael Chanb090ae22006-01-23 16:07:10 -08005048 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005049}
5050
Michael Chan59b47d82006-11-19 14:10:45 -08005051static void
Michael Chanc76c0472007-12-20 20:01:19 -08005052bnx2_clear_ring_states(struct bnx2 *bp)
5053{
5054 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005055 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005056 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08005057 int i;
5058
5059 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5060 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005061 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005062 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005063
Michael Chan35e90102008-06-19 16:37:42 -07005064 txr->tx_cons = 0;
5065 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005066 rxr->rx_prod_bseq = 0;
5067 rxr->rx_prod = 0;
5068 rxr->rx_cons = 0;
5069 rxr->rx_pg_prod = 0;
5070 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005071 }
5072}
5073
5074static void
Michael Chan35e90102008-06-19 16:37:42 -07005075bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005076{
5077 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005078 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005079
Michael Chan4ce45e02012-12-06 10:33:10 +00005080 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan59b47d82006-11-19 14:10:45 -08005081 offset0 = BNX2_L2CTX_TYPE_XI;
5082 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5083 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5084 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5085 } else {
5086 offset0 = BNX2_L2CTX_TYPE;
5087 offset1 = BNX2_L2CTX_CMD_TYPE;
5088 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5089 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5090 }
5091 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005092 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005093
5094 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005095 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005096
Michael Chan35e90102008-06-19 16:37:42 -07005097 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005098 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005099
Michael Chan35e90102008-06-19 16:37:42 -07005100 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005101 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005102}
Michael Chanb6016b72005-05-26 13:03:09 -07005103
5104static void
Michael Chan35e90102008-06-19 16:37:42 -07005105bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005106{
Michael Chan2bc40782012-12-06 10:33:09 +00005107 struct bnx2_tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005108 u32 cid = TX_CID;
5109 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005110 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005111
Michael Chan35e90102008-06-19 16:37:42 -07005112 bnapi = &bp->bnx2_napi[ring_num];
5113 txr = &bnapi->tx_ring;
5114
5115 if (ring_num == 0)
5116 cid = TX_CID;
5117 else
5118 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005119
Michael Chan2f8af122006-08-15 01:39:10 -07005120 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5121
Michael Chan2bc40782012-12-06 10:33:09 +00005122 txbd = &txr->tx_desc_ring[BNX2_MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005123
Michael Chan35e90102008-06-19 16:37:42 -07005124 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5125 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005126
Michael Chan35e90102008-06-19 16:37:42 -07005127 txr->tx_prod = 0;
5128 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005129
Michael Chan35e90102008-06-19 16:37:42 -07005130 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5131 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005132
Michael Chan35e90102008-06-19 16:37:42 -07005133 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005134}
5135
5136static void
Michael Chan2bc40782012-12-06 10:33:09 +00005137bnx2_init_rxbd_rings(struct bnx2_rx_bd *rx_ring[], dma_addr_t dma[],
5138 u32 buf_size, int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005139{
Michael Chanb6016b72005-05-26 13:03:09 -07005140 int i;
Michael Chan2bc40782012-12-06 10:33:09 +00005141 struct bnx2_rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005142
Michael Chan5d5d0012007-12-12 11:17:43 -08005143 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005144 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005145
Michael Chan5d5d0012007-12-12 11:17:43 -08005146 rxbd = &rx_ring[i][0];
Michael Chan2bc40782012-12-06 10:33:09 +00005147 for (j = 0; j < BNX2_MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005148 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005149 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5150 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005151 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005152 j = 0;
5153 else
5154 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005155 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5156 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005157 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005158}
5159
5160static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005161bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005162{
5163 int i;
5164 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005165 u32 cid, rx_cid_addr, val;
5166 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5167 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005168
Michael Chanbb4f98a2008-06-19 16:38:19 -07005169 if (ring_num == 0)
5170 cid = RX_CID;
5171 else
5172 cid = RX_RSS_CID + ring_num - 1;
5173
5174 rx_cid_addr = GET_CID_ADDR(cid);
5175
5176 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005177 bp->rx_buf_use_size, bp->rx_max_ring);
5178
Michael Chanbb4f98a2008-06-19 16:38:19 -07005179 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005180
Michael Chan4ce45e02012-12-06 10:33:10 +00005181 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00005182 val = BNX2_RD(bp, BNX2_MQ_MAP_L2_5);
5183 BNX2_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
Michael Chan83e3fc82008-01-29 21:37:17 -08005184 }
5185
Michael Chan62a83132008-01-29 21:35:40 -08005186 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005187 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005188 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5189 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005190 PAGE_SIZE, bp->rx_max_pg_ring);
5191 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005192 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5193 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005194 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005195
Michael Chanbb4f98a2008-06-19 16:38:19 -07005196 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005197 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005198
Michael Chanbb4f98a2008-06-19 16:38:19 -07005199 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005200 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005201
Michael Chan4ce45e02012-12-06 10:33:10 +00005202 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chane503e062012-12-06 10:33:08 +00005203 BNX2_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
Michael Chan47bf4242007-12-12 11:19:12 -08005204 }
Michael Chanb6016b72005-05-26 13:03:09 -07005205
Michael Chanbb4f98a2008-06-19 16:38:19 -07005206 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005207 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005208
Michael Chanbb4f98a2008-06-19 16:38:19 -07005209 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005210 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005211
Michael Chanbb4f98a2008-06-19 16:38:19 -07005212 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005213 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005214 if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005215 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5216 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005217 break;
Michael Chanb929e532009-12-03 09:46:33 +00005218 }
Michael Chan2bc40782012-12-06 10:33:09 +00005219 prod = BNX2_NEXT_RX_BD(prod);
5220 ring_prod = BNX2_RX_PG_RING_IDX(prod);
Michael Chan47bf4242007-12-12 11:19:12 -08005221 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005222 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005223
Michael Chanbb4f98a2008-06-19 16:38:19 -07005224 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005225 for (i = 0; i < bp->rx_ring_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005226 if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005227 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5228 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005229 break;
Michael Chanb929e532009-12-03 09:46:33 +00005230 }
Michael Chan2bc40782012-12-06 10:33:09 +00005231 prod = BNX2_NEXT_RX_BD(prod);
5232 ring_prod = BNX2_RX_RING_IDX(prod);
Michael Chanb6016b72005-05-26 13:03:09 -07005233 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005234 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005235
Michael Chanbb4f98a2008-06-19 16:38:19 -07005236 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5237 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5238 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005239
Michael Chane503e062012-12-06 10:33:08 +00005240 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5241 BNX2_WR16(bp, rxr->rx_bidx_addr, prod);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005242
Michael Chane503e062012-12-06 10:33:08 +00005243 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005244}
5245
Michael Chan35e90102008-06-19 16:37:42 -07005246static void
5247bnx2_init_all_rings(struct bnx2 *bp)
5248{
5249 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005250 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005251
5252 bnx2_clear_ring_states(bp);
5253
Michael Chane503e062012-12-06 10:33:08 +00005254 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, 0);
Michael Chan35e90102008-06-19 16:37:42 -07005255 for (i = 0; i < bp->num_tx_rings; i++)
5256 bnx2_init_tx_ring(bp, i);
5257
5258 if (bp->num_tx_rings > 1)
Michael Chane503e062012-12-06 10:33:08 +00005259 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5260 (TX_TSS_CID << 7));
Michael Chan35e90102008-06-19 16:37:42 -07005261
Michael Chane503e062012-12-06 10:33:08 +00005262 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005263 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5264
Michael Chanbb4f98a2008-06-19 16:38:19 -07005265 for (i = 0; i < bp->num_rx_rings; i++)
5266 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005267
5268 if (bp->num_rx_rings > 1) {
Michael Chan22fa1592010-10-11 16:12:00 -07005269 u32 tbl_32 = 0;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005270
5271 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
Michael Chan22fa1592010-10-11 16:12:00 -07005272 int shift = (i % 8) << 2;
5273
5274 tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
5275 if ((i % 8) == 7) {
Michael Chane503e062012-12-06 10:33:08 +00005276 BNX2_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
5277 BNX2_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
Michael Chan22fa1592010-10-11 16:12:00 -07005278 BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
5279 BNX2_RLUP_RSS_COMMAND_WRITE |
5280 BNX2_RLUP_RSS_COMMAND_HASH_MASK);
5281 tbl_32 = 0;
5282 }
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005283 }
5284
5285 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5286 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5287
Michael Chane503e062012-12-06 10:33:08 +00005288 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005289
5290 }
Michael Chan35e90102008-06-19 16:37:42 -07005291}
5292
Michael Chan5d5d0012007-12-12 11:17:43 -08005293static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005294{
Michael Chan5d5d0012007-12-12 11:17:43 -08005295 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005296
Michael Chan2bc40782012-12-06 10:33:09 +00005297 while (ring_size > BNX2_MAX_RX_DESC_CNT) {
5298 ring_size -= BNX2_MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005299 num_rings++;
5300 }
5301 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005302 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005303 while ((max & num_rings) == 0)
5304 max >>= 1;
5305
5306 if (num_rings != max)
5307 max <<= 1;
5308
Michael Chan5d5d0012007-12-12 11:17:43 -08005309 return max;
5310}
5311
5312static void
5313bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5314{
Michael Chan84eaa182007-12-12 11:19:57 -08005315 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005316
5317 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005318 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005319
Michael Chan84eaa182007-12-12 11:19:57 -08005320 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005321 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Michael Chan84eaa182007-12-12 11:19:57 -08005322
Benjamin Li601d3d12008-05-16 22:19:35 -07005323 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005324 bp->rx_pg_ring_size = 0;
5325 bp->rx_max_pg_ring = 0;
5326 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005327 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005328 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5329
5330 jumbo_size = size * pages;
Michael Chan2bc40782012-12-06 10:33:09 +00005331 if (jumbo_size > BNX2_MAX_TOTAL_RX_PG_DESC_CNT)
5332 jumbo_size = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chan84eaa182007-12-12 11:19:57 -08005333
5334 bp->rx_pg_ring_size = jumbo_size;
5335 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
Michael Chan2bc40782012-12-06 10:33:09 +00005336 BNX2_MAX_RX_PG_RINGS);
5337 bp->rx_max_pg_ring_idx =
5338 (bp->rx_max_pg_ring * BNX2_RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005339 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005340 bp->rx_copy_thresh = 0;
5341 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005342
5343 bp->rx_buf_use_size = rx_size;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005344 /* hw alignment + build_skb() overhead*/
5345 bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
5346 NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005347 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005348 bp->rx_ring_size = size;
Michael Chan2bc40782012-12-06 10:33:09 +00005349 bp->rx_max_ring = bnx2_find_max_ring(size, BNX2_MAX_RX_RINGS);
5350 bp->rx_max_ring_idx = (bp->rx_max_ring * BNX2_RX_DESC_CNT) - 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005351}
5352
5353static void
Michael Chanb6016b72005-05-26 13:03:09 -07005354bnx2_free_tx_skbs(struct bnx2 *bp)
5355{
5356 int i;
5357
Michael Chan35e90102008-06-19 16:37:42 -07005358 for (i = 0; i < bp->num_tx_rings; i++) {
5359 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5360 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5361 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005362
Michael Chan35e90102008-06-19 16:37:42 -07005363 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005364 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005365
Michael Chan2bc40782012-12-06 10:33:09 +00005366 for (j = 0; j < BNX2_TX_DESC_CNT; ) {
5367 struct bnx2_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005368 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005369 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005370
5371 if (skb == NULL) {
Michael Chan2bc40782012-12-06 10:33:09 +00005372 j = BNX2_NEXT_TX_BD(j);
Michael Chan35e90102008-06-19 16:37:42 -07005373 continue;
5374 }
5375
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005376 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005377 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005378 skb_headlen(skb),
5379 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005380
Michael Chan35e90102008-06-19 16:37:42 -07005381 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005382
Alexander Duycke95524a2009-12-02 16:47:57 +00005383 last = tx_buf->nr_frags;
Michael Chan2bc40782012-12-06 10:33:09 +00005384 j = BNX2_NEXT_TX_BD(j);
5385 for (k = 0; k < last; k++, j = BNX2_NEXT_TX_BD(j)) {
5386 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(j)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005387 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005388 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00005389 skb_frag_size(&skb_shinfo(skb)->frags[k]),
Alexander Duycke95524a2009-12-02 16:47:57 +00005390 PCI_DMA_TODEVICE);
5391 }
Michael Chan35e90102008-06-19 16:37:42 -07005392 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005393 }
Eric Dumazete9831902011-11-29 11:53:05 +00005394 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
Michael Chanb6016b72005-05-26 13:03:09 -07005395 }
Michael Chanb6016b72005-05-26 13:03:09 -07005396}
5397
5398static void
5399bnx2_free_rx_skbs(struct bnx2 *bp)
5400{
5401 int i;
5402
Michael Chanbb4f98a2008-06-19 16:38:19 -07005403 for (i = 0; i < bp->num_rx_rings; i++) {
5404 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5405 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5406 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005407
Michael Chanbb4f98a2008-06-19 16:38:19 -07005408 if (rxr->rx_buf_ring == NULL)
5409 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005410
Michael Chanbb4f98a2008-06-19 16:38:19 -07005411 for (j = 0; j < bp->rx_max_ring_idx; j++) {
Michael Chan2bc40782012-12-06 10:33:09 +00005412 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[j];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005413 u8 *data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005414
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005415 if (data == NULL)
Michael Chanbb4f98a2008-06-19 16:38:19 -07005416 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005417
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005418 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005419 dma_unmap_addr(rx_buf, mapping),
Michael Chanbb4f98a2008-06-19 16:38:19 -07005420 bp->rx_buf_use_size,
5421 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005422
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005423 rx_buf->data = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005424
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005425 kfree(data);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005426 }
5427 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5428 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005429 }
5430}
5431
5432static void
5433bnx2_free_skbs(struct bnx2 *bp)
5434{
5435 bnx2_free_tx_skbs(bp);
5436 bnx2_free_rx_skbs(bp);
5437}
5438
5439static int
5440bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5441{
5442 int rc;
5443
5444 rc = bnx2_reset_chip(bp, reset_code);
5445 bnx2_free_skbs(bp);
5446 if (rc)
5447 return rc;
5448
Michael Chanfba9fe92006-06-12 22:21:25 -07005449 if ((rc = bnx2_init_chip(bp)) != 0)
5450 return rc;
5451
Michael Chan35e90102008-06-19 16:37:42 -07005452 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005453 return 0;
5454}
5455
5456static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005457bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005458{
5459 int rc;
5460
5461 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5462 return rc;
5463
Michael Chan80be4432006-11-19 14:07:28 -08005464 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005465 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005466 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005467 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5468 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005469 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005470 return 0;
5471}
5472
5473static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005474bnx2_shutdown_chip(struct bnx2 *bp)
5475{
5476 u32 reset_code;
5477
5478 if (bp->flags & BNX2_FLAG_NO_WOL)
5479 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5480 else if (bp->wol)
5481 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5482 else
5483 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5484
5485 return bnx2_reset_chip(bp, reset_code);
5486}
5487
5488static int
Michael Chanb6016b72005-05-26 13:03:09 -07005489bnx2_test_registers(struct bnx2 *bp)
5490{
5491 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005492 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005493 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005494 u16 offset;
5495 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005496#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005497 u32 rw_mask;
5498 u32 ro_mask;
5499 } reg_tbl[] = {
5500 { 0x006c, 0, 0x00000000, 0x0000003f },
5501 { 0x0090, 0, 0xffffffff, 0x00000000 },
5502 { 0x0094, 0, 0x00000000, 0x00000000 },
5503
Michael Chan5bae30c2007-05-03 13:18:46 -07005504 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5505 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5506 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5507 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5508 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5509 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5510 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5511 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5512 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005513
Michael Chan5bae30c2007-05-03 13:18:46 -07005514 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5515 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5516 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5517 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5518 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5519 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005520
Michael Chan5bae30c2007-05-03 13:18:46 -07005521 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5522 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5523 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005524
5525 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005526 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005527
5528 { 0x1408, 0, 0x01c00800, 0x00000000 },
5529 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5530 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005531 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005532 { 0x14b0, 0, 0x00000002, 0x00000001 },
5533 { 0x14b8, 0, 0x00000000, 0x00000000 },
5534 { 0x14c0, 0, 0x00000000, 0x00000009 },
5535 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5536 { 0x14cc, 0, 0x00000000, 0x00000001 },
5537 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005538
5539 { 0x1800, 0, 0x00000000, 0x00000001 },
5540 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005541
5542 { 0x2800, 0, 0x00000000, 0x00000001 },
5543 { 0x2804, 0, 0x00000000, 0x00003f01 },
5544 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5545 { 0x2810, 0, 0xffff0000, 0x00000000 },
5546 { 0x2814, 0, 0xffff0000, 0x00000000 },
5547 { 0x2818, 0, 0xffff0000, 0x00000000 },
5548 { 0x281c, 0, 0xffff0000, 0x00000000 },
5549 { 0x2834, 0, 0xffffffff, 0x00000000 },
5550 { 0x2840, 0, 0x00000000, 0xffffffff },
5551 { 0x2844, 0, 0x00000000, 0xffffffff },
5552 { 0x2848, 0, 0xffffffff, 0x00000000 },
5553 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5554
5555 { 0x2c00, 0, 0x00000000, 0x00000011 },
5556 { 0x2c04, 0, 0x00000000, 0x00030007 },
5557
Michael Chanb6016b72005-05-26 13:03:09 -07005558 { 0x3c00, 0, 0x00000000, 0x00000001 },
5559 { 0x3c04, 0, 0x00000000, 0x00070000 },
5560 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5561 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5562 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5563 { 0x3c14, 0, 0x00000000, 0xffffffff },
5564 { 0x3c18, 0, 0x00000000, 0xffffffff },
5565 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5566 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005567
5568 { 0x5004, 0, 0x00000000, 0x0000007f },
5569 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005570
Michael Chanb6016b72005-05-26 13:03:09 -07005571 { 0x5c00, 0, 0x00000000, 0x00000001 },
5572 { 0x5c04, 0, 0x00000000, 0x0003000f },
5573 { 0x5c08, 0, 0x00000003, 0x00000000 },
5574 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5575 { 0x5c10, 0, 0x00000000, 0xffffffff },
5576 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5577 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5578 { 0x5c88, 0, 0x00000000, 0x00077373 },
5579 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5580
5581 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5582 { 0x680c, 0, 0xffffffff, 0x00000000 },
5583 { 0x6810, 0, 0xffffffff, 0x00000000 },
5584 { 0x6814, 0, 0xffffffff, 0x00000000 },
5585 { 0x6818, 0, 0xffffffff, 0x00000000 },
5586 { 0x681c, 0, 0xffffffff, 0x00000000 },
5587 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5588 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5589 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5590 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5591 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5592 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5593 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5594 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5595 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5596 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5597 { 0x684c, 0, 0xffffffff, 0x00000000 },
5598 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5599 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5600 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5601 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5602 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5603 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5604
5605 { 0xffff, 0, 0x00000000, 0x00000000 },
5606 };
5607
5608 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005609 is_5709 = 0;
Michael Chan4ce45e02012-12-06 10:33:10 +00005610 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan5bae30c2007-05-03 13:18:46 -07005611 is_5709 = 1;
5612
Michael Chanb6016b72005-05-26 13:03:09 -07005613 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5614 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005615 u16 flags = reg_tbl[i].flags;
5616
5617 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5618 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005619
5620 offset = (u32) reg_tbl[i].offset;
5621 rw_mask = reg_tbl[i].rw_mask;
5622 ro_mask = reg_tbl[i].ro_mask;
5623
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005624 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005625
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005626 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005627
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005628 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005629 if ((val & rw_mask) != 0) {
5630 goto reg_test_err;
5631 }
5632
5633 if ((val & ro_mask) != (save_val & ro_mask)) {
5634 goto reg_test_err;
5635 }
5636
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005637 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005638
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005639 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005640 if ((val & rw_mask) != rw_mask) {
5641 goto reg_test_err;
5642 }
5643
5644 if ((val & ro_mask) != (save_val & ro_mask)) {
5645 goto reg_test_err;
5646 }
5647
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005648 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005649 continue;
5650
5651reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005652 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005653 ret = -ENODEV;
5654 break;
5655 }
5656 return ret;
5657}
5658
5659static int
5660bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5661{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005662 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005663 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5664 int i;
5665
5666 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5667 u32 offset;
5668
5669 for (offset = 0; offset < size; offset += 4) {
5670
Michael Chan2726d6e2008-01-29 21:35:05 -08005671 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005672
Michael Chan2726d6e2008-01-29 21:35:05 -08005673 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005674 test_pattern[i]) {
5675 return -ENODEV;
5676 }
5677 }
5678 }
5679 return 0;
5680}
5681
5682static int
5683bnx2_test_memory(struct bnx2 *bp)
5684{
5685 int ret = 0;
5686 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005687 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005688 u32 offset;
5689 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005690 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005691 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005692 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005693 { 0xe0000, 0x4000 },
5694 { 0x120000, 0x4000 },
5695 { 0x1a0000, 0x4000 },
5696 { 0x160000, 0x4000 },
5697 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005698 },
5699 mem_tbl_5709[] = {
5700 { 0x60000, 0x4000 },
5701 { 0xa0000, 0x3000 },
5702 { 0xe0000, 0x4000 },
5703 { 0x120000, 0x4000 },
5704 { 0x1a0000, 0x4000 },
5705 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005706 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005707 struct mem_entry *mem_tbl;
5708
Michael Chan4ce45e02012-12-06 10:33:10 +00005709 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan5bae30c2007-05-03 13:18:46 -07005710 mem_tbl = mem_tbl_5709;
5711 else
5712 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005713
5714 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5715 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5716 mem_tbl[i].len)) != 0) {
5717 return ret;
5718 }
5719 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005720
Michael Chanb6016b72005-05-26 13:03:09 -07005721 return ret;
5722}
5723
Michael Chanbc5a0692006-01-23 16:13:22 -08005724#define BNX2_MAC_LOOPBACK 0
5725#define BNX2_PHY_LOOPBACK 1
5726
Michael Chanb6016b72005-05-26 13:03:09 -07005727static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005728bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005729{
5730 unsigned int pkt_size, num_pkts, i;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005731 struct sk_buff *skb;
5732 u8 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07005733 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005734 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005735 dma_addr_t map;
Michael Chan2bc40782012-12-06 10:33:09 +00005736 struct bnx2_tx_bd *txbd;
5737 struct bnx2_sw_bd *rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07005738 struct l2_fhdr *rx_hdr;
5739 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005740 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005741 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005742 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005743
5744 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005745
Michael Chan35e90102008-06-19 16:37:42 -07005746 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005747 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005748 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5749 bp->loopback = MAC_LOOPBACK;
5750 bnx2_set_mac_loopback(bp);
5751 }
5752 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005753 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005754 return 0;
5755
Michael Chan80be4432006-11-19 14:07:28 -08005756 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005757 bnx2_set_phy_loopback(bp);
5758 }
5759 else
5760 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005761
Michael Chan84eaa182007-12-12 11:19:57 -08005762 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005763 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005764 if (!skb)
5765 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005766 packet = skb_put(skb, pkt_size);
Joe Perchesd458cdf2013-10-01 19:04:40 -07005767 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
5768 memset(packet + ETH_ALEN, 0x0, 8);
Michael Chanb6016b72005-05-26 13:03:09 -07005769 for (i = 14; i < pkt_size; i++)
5770 packet[i] = (unsigned char) (i & 0xff);
5771
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005772 map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
5773 PCI_DMA_TODEVICE);
5774 if (dma_mapping_error(&bp->pdev->dev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005775 dev_kfree_skb(skb);
5776 return -EIO;
5777 }
Michael Chanb6016b72005-05-26 13:03:09 -07005778
Michael Chane503e062012-12-06 10:33:08 +00005779 BNX2_WR(bp, BNX2_HC_COMMAND,
5780 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
Michael Chanbf5295b2006-03-23 01:11:56 -08005781
Michael Chane503e062012-12-06 10:33:08 +00005782 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005783
5784 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005785 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005786
Michael Chanb6016b72005-05-26 13:03:09 -07005787 num_pkts = 0;
5788
Michael Chan2bc40782012-12-06 10:33:09 +00005789 txbd = &txr->tx_desc_ring[BNX2_TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005790
5791 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5792 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5793 txbd->tx_bd_mss_nbytes = pkt_size;
5794 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5795
5796 num_pkts++;
Michael Chan2bc40782012-12-06 10:33:09 +00005797 txr->tx_prod = BNX2_NEXT_TX_BD(txr->tx_prod);
Michael Chan35e90102008-06-19 16:37:42 -07005798 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005799
Michael Chane503e062012-12-06 10:33:08 +00005800 BNX2_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5801 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005802
5803 udelay(100);
5804
Michael Chane503e062012-12-06 10:33:08 +00005805 BNX2_WR(bp, BNX2_HC_COMMAND,
5806 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
Michael Chanbf5295b2006-03-23 01:11:56 -08005807
Michael Chane503e062012-12-06 10:33:08 +00005808 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005809
5810 udelay(5);
5811
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005812 dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005813 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005814
Michael Chan35e90102008-06-19 16:37:42 -07005815 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005816 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005817
Michael Chan35efa7c2007-12-20 19:56:37 -08005818 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005819 if (rx_idx != rx_start_idx + num_pkts) {
5820 goto loopback_test_done;
5821 }
5822
Michael Chanbb4f98a2008-06-19 16:38:19 -07005823 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005824 data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005825
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005826 rx_hdr = get_l2_fhdr(data);
5827 data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
Michael Chanb6016b72005-05-26 13:03:09 -07005828
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005829 dma_sync_single_for_cpu(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005830 dma_unmap_addr(rx_buf, mapping),
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005831 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005832
Michael Chanade2bfe2006-01-23 16:09:51 -08005833 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005834 (L2_FHDR_ERRORS_BAD_CRC |
5835 L2_FHDR_ERRORS_PHY_DECODE |
5836 L2_FHDR_ERRORS_ALIGNMENT |
5837 L2_FHDR_ERRORS_TOO_SHORT |
5838 L2_FHDR_ERRORS_GIANT_FRAME)) {
5839
5840 goto loopback_test_done;
5841 }
5842
5843 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5844 goto loopback_test_done;
5845 }
5846
5847 for (i = 14; i < pkt_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005848 if (*(data + i) != (unsigned char) (i & 0xff)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005849 goto loopback_test_done;
5850 }
5851 }
5852
5853 ret = 0;
5854
5855loopback_test_done:
5856 bp->loopback = 0;
5857 return ret;
5858}
5859
Michael Chanbc5a0692006-01-23 16:13:22 -08005860#define BNX2_MAC_LOOPBACK_FAILED 1
5861#define BNX2_PHY_LOOPBACK_FAILED 2
5862#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5863 BNX2_PHY_LOOPBACK_FAILED)
5864
5865static int
5866bnx2_test_loopback(struct bnx2 *bp)
5867{
5868 int rc = 0;
5869
5870 if (!netif_running(bp->dev))
5871 return BNX2_LOOPBACK_FAILED;
5872
5873 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5874 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005875 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005876 spin_unlock_bh(&bp->phy_lock);
5877 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5878 rc |= BNX2_MAC_LOOPBACK_FAILED;
5879 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5880 rc |= BNX2_PHY_LOOPBACK_FAILED;
5881 return rc;
5882}
5883
Michael Chanb6016b72005-05-26 13:03:09 -07005884#define NVRAM_SIZE 0x200
5885#define CRC32_RESIDUAL 0xdebb20e3
5886
5887static int
5888bnx2_test_nvram(struct bnx2 *bp)
5889{
Al Virob491edd2007-12-22 19:44:51 +00005890 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005891 u8 *data = (u8 *) buf;
5892 int rc = 0;
5893 u32 magic, csum;
5894
5895 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5896 goto test_nvram_done;
5897
5898 magic = be32_to_cpu(buf[0]);
5899 if (magic != 0x669955aa) {
5900 rc = -ENODEV;
5901 goto test_nvram_done;
5902 }
5903
5904 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5905 goto test_nvram_done;
5906
5907 csum = ether_crc_le(0x100, data);
5908 if (csum != CRC32_RESIDUAL) {
5909 rc = -ENODEV;
5910 goto test_nvram_done;
5911 }
5912
5913 csum = ether_crc_le(0x100, data + 0x100);
5914 if (csum != CRC32_RESIDUAL) {
5915 rc = -ENODEV;
5916 }
5917
5918test_nvram_done:
5919 return rc;
5920}
5921
5922static int
5923bnx2_test_link(struct bnx2 *bp)
5924{
5925 u32 bmsr;
5926
Michael Chan9f52b562008-10-09 12:21:46 -07005927 if (!netif_running(bp->dev))
5928 return -ENODEV;
5929
Michael Chan583c28e2008-01-21 19:51:35 -08005930 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005931 if (bp->link_up)
5932 return 0;
5933 return -ENODEV;
5934 }
Michael Chanc770a652005-08-25 15:38:39 -07005935 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005936 bnx2_enable_bmsr1(bp);
5937 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5938 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5939 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005940 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005941
Michael Chanb6016b72005-05-26 13:03:09 -07005942 if (bmsr & BMSR_LSTATUS) {
5943 return 0;
5944 }
5945 return -ENODEV;
5946}
5947
5948static int
5949bnx2_test_intr(struct bnx2 *bp)
5950{
5951 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005952 u16 status_idx;
5953
5954 if (!netif_running(bp->dev))
5955 return -ENODEV;
5956
Michael Chane503e062012-12-06 10:33:08 +00005957 status_idx = BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005958
5959 /* This register is not touched during run-time. */
Michael Chane503e062012-12-06 10:33:08 +00005960 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
5961 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005962
5963 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00005964 if ((BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005965 status_idx) {
5966
5967 break;
5968 }
5969
5970 msleep_interruptible(10);
5971 }
5972 if (i < 10)
5973 return 0;
5974
5975 return -ENODEV;
5976}
5977
Michael Chan38ea3682008-02-23 19:48:57 -08005978/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005979static int
5980bnx2_5706_serdes_has_link(struct bnx2 *bp)
5981{
5982 u32 mode_ctl, an_dbg, exp;
5983
Michael Chan38ea3682008-02-23 19:48:57 -08005984 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5985 return 0;
5986
Michael Chanb2fadea2008-01-21 17:07:06 -08005987 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5988 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5989
5990 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5991 return 0;
5992
5993 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5994 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5995 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5996
Michael Chanf3014c0c2008-01-29 21:33:03 -08005997 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005998 return 0;
5999
6000 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
6001 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6002 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6003
6004 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
6005 return 0;
6006
6007 return 1;
6008}
6009
Michael Chanb6016b72005-05-26 13:03:09 -07006010static void
Michael Chan48b01e22006-11-19 14:08:00 -08006011bnx2_5706_serdes_timer(struct bnx2 *bp)
6012{
Michael Chanb2fadea2008-01-21 17:07:06 -08006013 int check_link = 1;
6014
Michael Chan48b01e22006-11-19 14:08:00 -08006015 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08006016 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08006017 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08006018 check_link = 0;
6019 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006020 u32 bmcr;
6021
Benjamin Liac392ab2008-09-18 16:40:49 -07006022 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006023
Michael Chanca58c3a2007-05-03 13:22:52 -07006024 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006025
6026 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006027 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006028 bmcr &= ~BMCR_ANENABLE;
6029 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07006030 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08006031 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006032 }
6033 }
6034 }
6035 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08006036 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006037 u32 phy2;
6038
6039 bnx2_write_phy(bp, 0x17, 0x0f01);
6040 bnx2_read_phy(bp, 0x15, &phy2);
6041 if (phy2 & 0x20) {
6042 u32 bmcr;
6043
Michael Chanca58c3a2007-05-03 13:22:52 -07006044 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006045 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07006046 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006047
Michael Chan583c28e2008-01-21 19:51:35 -08006048 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006049 }
6050 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006051 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006052
Michael Chana2724e22008-02-23 19:47:44 -08006053 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006054 u32 val;
6055
6056 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6057 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6058 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6059
Michael Chana2724e22008-02-23 19:47:44 -08006060 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6061 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6062 bnx2_5706s_force_link_dn(bp, 1);
6063 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6064 } else
6065 bnx2_set_link(bp);
6066 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6067 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006068 }
Michael Chan48b01e22006-11-19 14:08:00 -08006069 spin_unlock(&bp->phy_lock);
6070}
6071
6072static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006073bnx2_5708_serdes_timer(struct bnx2 *bp)
6074{
Michael Chan583c28e2008-01-21 19:51:35 -08006075 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07006076 return;
6077
Michael Chan583c28e2008-01-21 19:51:35 -08006078 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006079 bp->serdes_an_pending = 0;
6080 return;
6081 }
6082
6083 spin_lock(&bp->phy_lock);
6084 if (bp->serdes_an_pending)
6085 bp->serdes_an_pending--;
6086 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6087 u32 bmcr;
6088
Michael Chanca58c3a2007-05-03 13:22:52 -07006089 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006090 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006091 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006092 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006093 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006094 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006095 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006096 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006097 }
6098
6099 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006100 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006101
6102 spin_unlock(&bp->phy_lock);
6103}
6104
6105static void
Michael Chanb6016b72005-05-26 13:03:09 -07006106bnx2_timer(unsigned long data)
6107{
6108 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006109
Michael Chancd339a02005-08-25 15:35:24 -07006110 if (!netif_running(bp->dev))
6111 return;
6112
Michael Chanb6016b72005-05-26 13:03:09 -07006113 if (atomic_read(&bp->intr_sem) != 0)
6114 goto bnx2_restart_timer;
6115
Michael Chanefba0182008-12-03 00:36:15 -08006116 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6117 BNX2_FLAG_USING_MSI)
6118 bnx2_chk_missed_msi(bp);
6119
Michael Chandf149d72007-07-07 22:51:36 -07006120 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006121
Michael Chan2726d6e2008-01-29 21:35:05 -08006122 bp->stats_blk->stat_FwRxDrop =
6123 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006124
Michael Chan02537b062007-06-04 21:24:07 -07006125 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006126 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chane503e062012-12-06 10:33:08 +00006127 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6128 BNX2_HC_COMMAND_STATS_NOW);
Michael Chan02537b062007-06-04 21:24:07 -07006129
Michael Chan583c28e2008-01-21 19:51:35 -08006130 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00006131 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chanf8dd0642006-11-19 14:08:29 -08006132 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006133 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006134 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006135 }
6136
6137bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006138 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006139}
6140
Michael Chan8e6a72c2007-05-03 13:24:48 -07006141static int
6142bnx2_request_irq(struct bnx2 *bp)
6143{
Michael Chan6d866ff2007-12-20 19:56:09 -08006144 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006145 struct bnx2_irq *irq;
6146 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006147
David S. Millerf86e82f2008-01-21 17:15:40 -08006148 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006149 flags = 0;
6150 else
6151 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006152
6153 for (i = 0; i < bp->irq_nvecs; i++) {
6154 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006155 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006156 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006157 if (rc)
6158 break;
6159 irq->requested = 1;
6160 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006161 return rc;
6162}
6163
6164static void
Michael Chana29ba9d2010-12-31 11:03:14 -08006165__bnx2_free_irq(struct bnx2 *bp)
Michael Chan8e6a72c2007-05-03 13:24:48 -07006166{
Michael Chanb4b36042007-12-20 19:59:30 -08006167 struct bnx2_irq *irq;
6168 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006169
Michael Chanb4b36042007-12-20 19:59:30 -08006170 for (i = 0; i < bp->irq_nvecs; i++) {
6171 irq = &bp->irq_tbl[i];
6172 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006173 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006174 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006175 }
Michael Chana29ba9d2010-12-31 11:03:14 -08006176}
6177
6178static void
6179bnx2_free_irq(struct bnx2 *bp)
6180{
6181
6182 __bnx2_free_irq(bp);
David S. Millerf86e82f2008-01-21 17:15:40 -08006183 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006184 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006185 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006186 pci_disable_msix(bp->pdev);
6187
David S. Millerf86e82f2008-01-21 17:15:40 -08006188 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006189}
6190
6191static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006192bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006193{
Michael Chan379b39a2010-07-19 14:15:03 +00006194 int i, total_vecs, rc;
Michael Chan57851d82007-12-20 20:01:44 -08006195 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006196 struct net_device *dev = bp->dev;
6197 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006198
Michael Chanb4b36042007-12-20 19:59:30 -08006199 bnx2_setup_msix_tbl(bp);
Michael Chane503e062012-12-06 10:33:08 +00006200 BNX2_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6201 BNX2_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6202 BNX2_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006203
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006204 /* Need to flush the previous three writes to ensure MSI-X
6205 * is setup properly */
Michael Chane503e062012-12-06 10:33:08 +00006206 BNX2_RD(bp, BNX2_PCI_MSIX_CONTROL);
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006207
Michael Chan57851d82007-12-20 20:01:44 -08006208 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6209 msix_ent[i].entry = i;
6210 msix_ent[i].vector = 0;
6211 }
6212
Michael Chan379b39a2010-07-19 14:15:03 +00006213 total_vecs = msix_vecs;
6214#ifdef BCM_CNIC
6215 total_vecs++;
6216#endif
6217 rc = -ENOSPC;
6218 while (total_vecs >= BNX2_MIN_MSIX_VEC) {
6219 rc = pci_enable_msix(bp->pdev, msix_ent, total_vecs);
6220 if (rc <= 0)
6221 break;
6222 if (rc > 0)
6223 total_vecs = rc;
6224 }
6225
Michael Chan57851d82007-12-20 20:01:44 -08006226 if (rc != 0)
6227 return;
6228
Michael Chan379b39a2010-07-19 14:15:03 +00006229 msix_vecs = total_vecs;
6230#ifdef BCM_CNIC
6231 msix_vecs--;
6232#endif
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006233 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006234 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan379b39a2010-07-19 14:15:03 +00006235 for (i = 0; i < total_vecs; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006236 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006237 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6238 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6239 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006240}
6241
Ben Hutchings657d92f2010-09-27 08:25:16 +00006242static int
Michael Chan6d866ff2007-12-20 19:56:09 -08006243bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6244{
Yuval Mintz0a742122012-07-01 03:18:58 +00006245 int cpus = netif_get_num_default_rss_queues();
Michael Chanb0332812012-02-05 15:24:38 +00006246 int msix_vecs;
6247
6248 if (!bp->num_req_rx_rings)
6249 msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
6250 else if (!bp->num_req_tx_rings)
6251 msix_vecs = max(cpus, bp->num_req_rx_rings);
6252 else
6253 msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
6254
6255 msix_vecs = min(msix_vecs, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006256
Michael Chan6d866ff2007-12-20 19:56:09 -08006257 bp->irq_tbl[0].handler = bnx2_interrupt;
6258 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006259 bp->irq_nvecs = 1;
6260 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006261
Michael Chan3d5f3a72010-07-03 20:42:15 +00006262 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006263 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006264
David S. Millerf86e82f2008-01-21 17:15:40 -08006265 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6266 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006267 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006268 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan4ce45e02012-12-06 10:33:10 +00006269 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006270 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006271 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6272 } else
6273 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006274
6275 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006276 }
6277 }
Benjamin Li706bf242008-07-18 17:55:11 -07006278
Michael Chanb0332812012-02-05 15:24:38 +00006279 if (!bp->num_req_tx_rings)
6280 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6281 else
6282 bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
6283
6284 if (!bp->num_req_rx_rings)
6285 bp->num_rx_rings = bp->irq_nvecs;
6286 else
6287 bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
6288
Ben Hutchings657d92f2010-09-27 08:25:16 +00006289 netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
Benjamin Li706bf242008-07-18 17:55:11 -07006290
Ben Hutchings657d92f2010-09-27 08:25:16 +00006291 return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006292}
6293
Michael Chanb6016b72005-05-26 13:03:09 -07006294/* Called with rtnl_lock */
6295static int
6296bnx2_open(struct net_device *dev)
6297{
Michael Chan972ec0d2006-01-23 16:12:43 -08006298 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006299 int rc;
6300
françois romieu7880b722011-09-30 00:36:52 +00006301 rc = bnx2_request_firmware(bp);
6302 if (rc < 0)
6303 goto out;
6304
Michael Chan1b2f9222007-05-03 13:20:19 -07006305 netif_carrier_off(dev);
6306
Michael Chanb6016b72005-05-26 13:03:09 -07006307 bnx2_disable_int(bp);
6308
Ben Hutchings657d92f2010-09-27 08:25:16 +00006309 rc = bnx2_setup_int_mode(bp, disable_msi);
6310 if (rc)
6311 goto open_err;
Benjamin Li4327ba42010-03-23 13:13:11 +00006312 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006313 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006314 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006315 if (rc)
6316 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006317
Michael Chan8e6a72c2007-05-03 13:24:48 -07006318 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006319 if (rc)
6320 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006321
Michael Chan9a120bc2008-05-16 22:17:45 -07006322 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006323 if (rc)
6324 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006325
Michael Chancd339a02005-08-25 15:35:24 -07006326 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006327
6328 atomic_set(&bp->intr_sem, 0);
6329
Michael Chan354fcd72010-01-17 07:30:44 +00006330 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6331
Michael Chanb6016b72005-05-26 13:03:09 -07006332 bnx2_enable_int(bp);
6333
David S. Millerf86e82f2008-01-21 17:15:40 -08006334 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006335 /* Test MSI to make sure it is working
6336 * If MSI test fails, go back to INTx mode
6337 */
6338 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006339 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006340
6341 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006342 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006343
Michael Chan6d866ff2007-12-20 19:56:09 -08006344 bnx2_setup_int_mode(bp, 1);
6345
Michael Chan9a120bc2008-05-16 22:17:45 -07006346 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006347
Michael Chan8e6a72c2007-05-03 13:24:48 -07006348 if (!rc)
6349 rc = bnx2_request_irq(bp);
6350
Michael Chanb6016b72005-05-26 13:03:09 -07006351 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006352 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006353 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006354 }
6355 bnx2_enable_int(bp);
6356 }
6357 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006358 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006359 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006360 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006361 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006362
Benjamin Li706bf242008-07-18 17:55:11 -07006363 netif_tx_start_all_queues(dev);
françois romieu7880b722011-09-30 00:36:52 +00006364out:
6365 return rc;
Michael Chan2739a8b2008-06-19 16:44:10 -07006366
6367open_err:
6368 bnx2_napi_disable(bp);
6369 bnx2_free_skbs(bp);
6370 bnx2_free_irq(bp);
6371 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006372 bnx2_del_napi(bp);
françois romieu7880b722011-09-30 00:36:52 +00006373 bnx2_release_firmware(bp);
6374 goto out;
Michael Chanb6016b72005-05-26 13:03:09 -07006375}
6376
6377static void
David Howellsc4028952006-11-22 14:57:56 +00006378bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006379{
David Howellsc4028952006-11-22 14:57:56 +00006380 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chancd634012011-07-15 06:53:58 +00006381 int rc;
Michael Chanefdfad32012-07-16 14:25:56 +00006382 u16 pcicmd;
Michael Chanb6016b72005-05-26 13:03:09 -07006383
Michael Chan51bf6bb2009-12-03 09:46:31 +00006384 rtnl_lock();
6385 if (!netif_running(bp->dev)) {
6386 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006387 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006388 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006389
Michael Chan212f9932010-04-27 11:28:10 +00006390 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07006391
Michael Chanefdfad32012-07-16 14:25:56 +00006392 pci_read_config_word(bp->pdev, PCI_COMMAND, &pcicmd);
6393 if (!(pcicmd & PCI_COMMAND_MEMORY)) {
6394 /* in case PCI block has reset */
6395 pci_restore_state(bp->pdev);
6396 pci_save_state(bp->pdev);
6397 }
Michael Chancd634012011-07-15 06:53:58 +00006398 rc = bnx2_init_nic(bp, 1);
6399 if (rc) {
6400 netdev_err(bp->dev, "failed to reset NIC, closing\n");
6401 bnx2_napi_enable(bp);
6402 dev_close(bp->dev);
6403 rtnl_unlock();
6404 return;
6405 }
Michael Chanb6016b72005-05-26 13:03:09 -07006406
6407 atomic_set(&bp->intr_sem, 1);
Michael Chan212f9932010-04-27 11:28:10 +00006408 bnx2_netif_start(bp, true);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006409 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006410}
6411
Michael Chan555069d2012-06-16 15:45:41 +00006412#define BNX2_FTQ_ENTRY(ftq) { __stringify(ftq##FTQ_CTL), BNX2_##ftq##FTQ_CTL }
6413
6414static void
6415bnx2_dump_ftq(struct bnx2 *bp)
6416{
6417 int i;
6418 u32 reg, bdidx, cid, valid;
6419 struct net_device *dev = bp->dev;
6420 static const struct ftq_reg {
6421 char *name;
6422 u32 off;
6423 } ftq_arr[] = {
6424 BNX2_FTQ_ENTRY(RV2P_P),
6425 BNX2_FTQ_ENTRY(RV2P_T),
6426 BNX2_FTQ_ENTRY(RV2P_M),
6427 BNX2_FTQ_ENTRY(TBDR_),
6428 BNX2_FTQ_ENTRY(TDMA_),
6429 BNX2_FTQ_ENTRY(TXP_),
6430 BNX2_FTQ_ENTRY(TXP_),
6431 BNX2_FTQ_ENTRY(TPAT_),
6432 BNX2_FTQ_ENTRY(RXP_C),
6433 BNX2_FTQ_ENTRY(RXP_),
6434 BNX2_FTQ_ENTRY(COM_COMXQ_),
6435 BNX2_FTQ_ENTRY(COM_COMTQ_),
6436 BNX2_FTQ_ENTRY(COM_COMQ_),
6437 BNX2_FTQ_ENTRY(CP_CPQ_),
6438 };
6439
6440 netdev_err(dev, "<--- start FTQ dump --->\n");
6441 for (i = 0; i < ARRAY_SIZE(ftq_arr); i++)
6442 netdev_err(dev, "%s %08x\n", ftq_arr[i].name,
6443 bnx2_reg_rd_ind(bp, ftq_arr[i].off));
6444
6445 netdev_err(dev, "CPU states:\n");
6446 for (reg = BNX2_TXP_CPU_MODE; reg <= BNX2_CP_CPU_MODE; reg += 0x40000)
6447 netdev_err(dev, "%06x mode %x state %x evt_mask %x pc %x pc %x instr %x\n",
6448 reg, bnx2_reg_rd_ind(bp, reg),
6449 bnx2_reg_rd_ind(bp, reg + 4),
6450 bnx2_reg_rd_ind(bp, reg + 8),
6451 bnx2_reg_rd_ind(bp, reg + 0x1c),
6452 bnx2_reg_rd_ind(bp, reg + 0x1c),
6453 bnx2_reg_rd_ind(bp, reg + 0x20));
6454
6455 netdev_err(dev, "<--- end FTQ dump --->\n");
6456 netdev_err(dev, "<--- start TBDC dump --->\n");
6457 netdev_err(dev, "TBDC free cnt: %ld\n",
Michael Chane503e062012-12-06 10:33:08 +00006458 BNX2_RD(bp, BNX2_TBDC_STATUS) & BNX2_TBDC_STATUS_FREE_CNT);
Michael Chan555069d2012-06-16 15:45:41 +00006459 netdev_err(dev, "LINE CID BIDX CMD VALIDS\n");
6460 for (i = 0; i < 0x20; i++) {
6461 int j = 0;
6462
Michael Chane503e062012-12-06 10:33:08 +00006463 BNX2_WR(bp, BNX2_TBDC_BD_ADDR, i);
6464 BNX2_WR(bp, BNX2_TBDC_CAM_OPCODE,
6465 BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ);
6466 BNX2_WR(bp, BNX2_TBDC_COMMAND, BNX2_TBDC_COMMAND_CMD_REG_ARB);
6467 while ((BNX2_RD(bp, BNX2_TBDC_COMMAND) &
Michael Chan555069d2012-06-16 15:45:41 +00006468 BNX2_TBDC_COMMAND_CMD_REG_ARB) && j < 100)
6469 j++;
6470
Michael Chane503e062012-12-06 10:33:08 +00006471 cid = BNX2_RD(bp, BNX2_TBDC_CID);
6472 bdidx = BNX2_RD(bp, BNX2_TBDC_BIDX);
6473 valid = BNX2_RD(bp, BNX2_TBDC_CAM_OPCODE);
Michael Chan555069d2012-06-16 15:45:41 +00006474 netdev_err(dev, "%02x %06x %04lx %02x [%x]\n",
6475 i, cid, bdidx & BNX2_TBDC_BDIDX_BDIDX,
6476 bdidx >> 24, (valid >> 8) & 0x0ff);
6477 }
6478 netdev_err(dev, "<--- end TBDC dump --->\n");
6479}
6480
Michael Chanb6016b72005-05-26 13:03:09 -07006481static void
Michael Chan20175c52009-12-03 09:46:32 +00006482bnx2_dump_state(struct bnx2 *bp)
6483{
6484 struct net_device *dev = bp->dev;
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006485 u32 val1, val2;
Michael Chan20175c52009-12-03 09:46:32 +00006486
Michael Chan5804a8f2010-07-03 20:42:17 +00006487 pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
6488 netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
6489 atomic_read(&bp->intr_sem), val1);
6490 pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
6491 pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
6492 netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
Eddie Waib98eba52010-05-17 17:32:56 -07006493 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006494 BNX2_RD(bp, BNX2_EMAC_TX_STATUS),
6495 BNX2_RD(bp, BNX2_EMAC_RX_STATUS));
Eddie Waib98eba52010-05-17 17:32:56 -07006496 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006497 BNX2_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
Joe Perches3a9c6a42010-02-17 15:01:51 +00006498 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006499 BNX2_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006500 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006501 netdev_err(dev, "DEBUG: PBA[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006502 BNX2_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006503}
6504
6505static void
Michael Chanb6016b72005-05-26 13:03:09 -07006506bnx2_tx_timeout(struct net_device *dev)
6507{
Michael Chan972ec0d2006-01-23 16:12:43 -08006508 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006509
Michael Chan555069d2012-06-16 15:45:41 +00006510 bnx2_dump_ftq(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006511 bnx2_dump_state(bp);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006512 bnx2_dump_mcp_state(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006513
Michael Chanb6016b72005-05-26 13:03:09 -07006514 /* This allows the netif to be shutdown gracefully before resetting */
6515 schedule_work(&bp->reset_task);
6516}
6517
Herbert Xu932ff272006-06-09 12:20:56 -07006518/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006519 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6520 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006521 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006522static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006523bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6524{
Michael Chan972ec0d2006-01-23 16:12:43 -08006525 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006526 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00006527 struct bnx2_tx_bd *txbd;
6528 struct bnx2_sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006529 u32 len, vlan_tag_flags, last_frag, mss;
6530 u16 prod, ring_prod;
6531 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006532 struct bnx2_napi *bnapi;
6533 struct bnx2_tx_ring_info *txr;
6534 struct netdev_queue *txq;
6535
6536 /* Determine which tx ring we will be placed on */
6537 i = skb_get_queue_mapping(skb);
6538 bnapi = &bp->bnx2_napi[i];
6539 txr = &bnapi->tx_ring;
6540 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006541
Michael Chan35e90102008-06-19 16:37:42 -07006542 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006543 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006544 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006545 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006546
6547 return NETDEV_TX_BUSY;
6548 }
6549 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006550 prod = txr->tx_prod;
Michael Chan2bc40782012-12-06 10:33:09 +00006551 ring_prod = BNX2_TX_RING_IDX(prod);
Michael Chanb6016b72005-05-26 13:03:09 -07006552
6553 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006554 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006555 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6556 }
6557
Jesse Grosseab6d182010-10-20 13:56:03 +00006558 if (vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006559 vlan_tag_flags |=
6560 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6561 }
Jesse Gross7d0fd212010-10-20 13:56:09 +00006562
Michael Chanfde82052007-05-03 17:23:35 -07006563 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006564 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006565 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006566
Michael Chanb6016b72005-05-26 13:03:09 -07006567 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6568
Michael Chan4666f872007-05-03 13:22:28 -07006569 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006570
Michael Chan4666f872007-05-03 13:22:28 -07006571 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6572 u32 tcp_off = skb_transport_offset(skb) -
6573 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006574
Michael Chan4666f872007-05-03 13:22:28 -07006575 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6576 TX_BD_FLAGS_SW_FLAGS;
6577 if (likely(tcp_off == 0))
6578 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6579 else {
6580 tcp_off >>= 3;
6581 vlan_tag_flags |= ((tcp_off & 0x3) <<
6582 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6583 ((tcp_off & 0x10) <<
6584 TX_BD_FLAGS_TCP6_OFF4_SHL);
6585 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6586 }
6587 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006588 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006589 if (tcp_opt_len || (iph->ihl > 5)) {
6590 vlan_tag_flags |= ((iph->ihl - 5) +
6591 (tcp_opt_len >> 2)) << 8;
6592 }
Michael Chanb6016b72005-05-26 13:03:09 -07006593 }
Michael Chan4666f872007-05-03 13:22:28 -07006594 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006595 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006596
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006597 mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
6598 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07006599 dev_kfree_skb(skb);
6600 return NETDEV_TX_OK;
6601 }
6602
Michael Chan35e90102008-06-19 16:37:42 -07006603 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006604 tx_buf->skb = skb;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006605 dma_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006606
Michael Chan35e90102008-06-19 16:37:42 -07006607 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006608
6609 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6610 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6611 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6612 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6613
6614 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006615 tx_buf->nr_frags = last_frag;
6616 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006617
6618 for (i = 0; i < last_frag; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006619 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Michael Chanb6016b72005-05-26 13:03:09 -07006620
Michael Chan2bc40782012-12-06 10:33:09 +00006621 prod = BNX2_NEXT_TX_BD(prod);
6622 ring_prod = BNX2_TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006623 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006624
Eric Dumazet9e903e02011-10-18 21:00:24 +00006625 len = skb_frag_size(frag);
Ian Campbellb7b6a682011-08-24 22:28:12 +00006626 mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006627 DMA_TO_DEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006628 if (dma_mapping_error(&bp->pdev->dev, mapping))
Alexander Duycke95524a2009-12-02 16:47:57 +00006629 goto dma_error;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006630 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
Alexander Duycke95524a2009-12-02 16:47:57 +00006631 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006632
6633 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6634 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6635 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6636 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6637
6638 }
6639 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6640
Vlad Zolotarov94bf91b2012-02-05 15:24:39 +00006641 /* Sync BD data before updating TX mailbox */
6642 wmb();
6643
Eric Dumazete9831902011-11-29 11:53:05 +00006644 netdev_tx_sent_queue(txq, skb->len);
6645
Michael Chan2bc40782012-12-06 10:33:09 +00006646 prod = BNX2_NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006647 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006648
Michael Chane503e062012-12-06 10:33:08 +00006649 BNX2_WR16(bp, txr->tx_bidx_addr, prod);
6650 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006651
6652 mmiowb();
6653
Michael Chan35e90102008-06-19 16:37:42 -07006654 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006655
Michael Chan35e90102008-06-19 16:37:42 -07006656 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006657 netif_tx_stop_queue(txq);
Michael Chan11848b962010-07-19 14:15:04 +00006658
6659 /* netif_tx_stop_queue() must be done before checking
6660 * tx index in bnx2_tx_avail() below, because in
6661 * bnx2_tx_int(), we update tx index before checking for
6662 * netif_tx_queue_stopped().
6663 */
6664 smp_mb();
Michael Chan35e90102008-06-19 16:37:42 -07006665 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006666 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006667 }
6668
6669 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006670dma_error:
6671 /* save value of frag that failed */
6672 last_frag = i;
6673
6674 /* start back at beginning and unmap skb */
6675 prod = txr->tx_prod;
Michael Chan2bc40782012-12-06 10:33:09 +00006676 ring_prod = BNX2_TX_RING_IDX(prod);
Alexander Duycke95524a2009-12-02 16:47:57 +00006677 tx_buf = &txr->tx_buf_ring[ring_prod];
6678 tx_buf->skb = NULL;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006679 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006680 skb_headlen(skb), PCI_DMA_TODEVICE);
6681
6682 /* unmap remaining mapped pages */
6683 for (i = 0; i < last_frag; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00006684 prod = BNX2_NEXT_TX_BD(prod);
6685 ring_prod = BNX2_TX_RING_IDX(prod);
Alexander Duycke95524a2009-12-02 16:47:57 +00006686 tx_buf = &txr->tx_buf_ring[ring_prod];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006687 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00006688 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00006689 PCI_DMA_TODEVICE);
6690 }
6691
6692 dev_kfree_skb(skb);
6693 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006694}
6695
6696/* Called with rtnl_lock */
6697static int
6698bnx2_close(struct net_device *dev)
6699{
Michael Chan972ec0d2006-01-23 16:12:43 -08006700 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006701
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006702 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006703 bnx2_napi_disable(bp);
Michael Chand2e553b2012-06-27 15:08:24 +00006704 netif_tx_disable(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006705 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006706 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006707 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006708 bnx2_free_skbs(bp);
6709 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006710 bnx2_del_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006711 bp->link_up = 0;
6712 netif_carrier_off(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006713 return 0;
6714}
6715
Michael Chan354fcd72010-01-17 07:30:44 +00006716static void
6717bnx2_save_stats(struct bnx2 *bp)
6718{
6719 u32 *hw_stats = (u32 *) bp->stats_blk;
6720 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6721 int i;
6722
6723 /* The 1st 10 counters are 64-bit counters */
6724 for (i = 0; i < 20; i += 2) {
6725 u32 hi;
6726 u64 lo;
6727
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006728 hi = temp_stats[i] + hw_stats[i];
6729 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006730 if (lo > 0xffffffff)
6731 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006732 temp_stats[i] = hi;
6733 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006734 }
6735
6736 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006737 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006738}
6739
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006740#define GET_64BIT_NET_STATS64(ctr) \
6741 (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
Michael Chanb6016b72005-05-26 13:03:09 -07006742
Michael Chana4743052010-01-17 07:30:43 +00006743#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006744 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6745 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006746
Michael Chana4743052010-01-17 07:30:43 +00006747#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006748 (unsigned long) (bp->stats_blk->ctr + \
6749 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006750
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006751static struct rtnl_link_stats64 *
6752bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
Michael Chanb6016b72005-05-26 13:03:09 -07006753{
Michael Chan972ec0d2006-01-23 16:12:43 -08006754 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006755
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006756 if (bp->stats_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006757 return net_stats;
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006758
Michael Chanb6016b72005-05-26 13:03:09 -07006759 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006760 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6761 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6762 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006763
6764 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006765 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6766 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6767 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006768
6769 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006770 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006771
6772 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006773 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006774
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006775 net_stats->multicast =
Michael Chan6fdae992010-07-19 14:15:02 +00006776 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006777
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006778 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006779 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006780
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006781 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006782 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6783 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006784
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006785 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006786 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6787 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006788
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006789 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006790 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006791
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006792 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006793 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006794
6795 net_stats->rx_errors = net_stats->rx_length_errors +
6796 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6797 net_stats->rx_crc_errors;
6798
6799 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006800 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6801 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006802
Michael Chan4ce45e02012-12-06 10:33:10 +00006803 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
6804 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006805 net_stats->tx_carrier_errors = 0;
6806 else {
6807 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006808 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006809 }
6810
6811 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006812 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006813 net_stats->tx_aborted_errors +
6814 net_stats->tx_carrier_errors;
6815
Michael Chancea94db2006-06-12 22:16:13 -07006816 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006817 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6818 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6819 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006820
Michael Chanb6016b72005-05-26 13:03:09 -07006821 return net_stats;
6822}
6823
6824/* All ethtool functions called with rtnl_lock */
6825
6826static int
6827bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6828{
Michael Chan972ec0d2006-01-23 16:12:43 -08006829 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006830 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006831
6832 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006833 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006834 support_serdes = 1;
6835 support_copper = 1;
6836 } else if (bp->phy_port == PORT_FIBRE)
6837 support_serdes = 1;
6838 else
6839 support_copper = 1;
6840
6841 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006842 cmd->supported |= SUPPORTED_1000baseT_Full |
6843 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006844 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006845 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006846
Michael Chanb6016b72005-05-26 13:03:09 -07006847 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006848 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006849 cmd->supported |= SUPPORTED_10baseT_Half |
6850 SUPPORTED_10baseT_Full |
6851 SUPPORTED_100baseT_Half |
6852 SUPPORTED_100baseT_Full |
6853 SUPPORTED_1000baseT_Full |
6854 SUPPORTED_TP;
6855
Michael Chanb6016b72005-05-26 13:03:09 -07006856 }
6857
Michael Chan7b6b8342007-07-07 22:50:15 -07006858 spin_lock_bh(&bp->phy_lock);
6859 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006860 cmd->advertising = bp->advertising;
6861
6862 if (bp->autoneg & AUTONEG_SPEED) {
6863 cmd->autoneg = AUTONEG_ENABLE;
David Decotigny70739492011-04-27 18:32:40 +00006864 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07006865 cmd->autoneg = AUTONEG_DISABLE;
6866 }
6867
6868 if (netif_carrier_ok(dev)) {
David Decotigny70739492011-04-27 18:32:40 +00006869 ethtool_cmd_speed_set(cmd, bp->line_speed);
Michael Chanb6016b72005-05-26 13:03:09 -07006870 cmd->duplex = bp->duplex;
6871 }
6872 else {
David Decotigny70739492011-04-27 18:32:40 +00006873 ethtool_cmd_speed_set(cmd, -1);
Michael Chanb6016b72005-05-26 13:03:09 -07006874 cmd->duplex = -1;
6875 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006876 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006877
6878 cmd->transceiver = XCVR_INTERNAL;
6879 cmd->phy_address = bp->phy_addr;
6880
6881 return 0;
6882}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006883
Michael Chanb6016b72005-05-26 13:03:09 -07006884static int
6885bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6886{
Michael Chan972ec0d2006-01-23 16:12:43 -08006887 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006888 u8 autoneg = bp->autoneg;
6889 u8 req_duplex = bp->req_duplex;
6890 u16 req_line_speed = bp->req_line_speed;
6891 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006892 int err = -EINVAL;
6893
6894 spin_lock_bh(&bp->phy_lock);
6895
6896 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6897 goto err_out_unlock;
6898
Michael Chan583c28e2008-01-21 19:51:35 -08006899 if (cmd->port != bp->phy_port &&
6900 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006901 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006902
Michael Chand6b14482008-07-14 22:37:21 -07006903 /* If device is down, we can store the settings only if the user
6904 * is setting the currently active port.
6905 */
6906 if (!netif_running(dev) && cmd->port != bp->phy_port)
6907 goto err_out_unlock;
6908
Michael Chanb6016b72005-05-26 13:03:09 -07006909 if (cmd->autoneg == AUTONEG_ENABLE) {
6910 autoneg |= AUTONEG_SPEED;
6911
Michael Chanbeb499a2010-02-15 19:42:10 +00006912 advertising = cmd->advertising;
6913 if (cmd->port == PORT_TP) {
6914 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6915 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07006916 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00006917 } else {
6918 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6919 if (!advertising)
6920 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006921 }
6922 advertising |= ADVERTISED_Autoneg;
6923 }
6924 else {
David Decotigny25db0332011-04-27 18:32:39 +00006925 u32 speed = ethtool_cmd_speed(cmd);
Michael Chan7b6b8342007-07-07 22:50:15 -07006926 if (cmd->port == PORT_FIBRE) {
David Decotigny25db0332011-04-27 18:32:39 +00006927 if ((speed != SPEED_1000 &&
6928 speed != SPEED_2500) ||
Michael Chan80be4432006-11-19 14:07:28 -08006929 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006930 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006931
David Decotigny25db0332011-04-27 18:32:39 +00006932 if (speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006933 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006934 goto err_out_unlock;
David Decotigny25db0332011-04-27 18:32:39 +00006935 } else if (speed == SPEED_1000 || speed == SPEED_2500)
Michael Chan7b6b8342007-07-07 22:50:15 -07006936 goto err_out_unlock;
6937
Michael Chanb6016b72005-05-26 13:03:09 -07006938 autoneg &= ~AUTONEG_SPEED;
David Decotigny25db0332011-04-27 18:32:39 +00006939 req_line_speed = speed;
Michael Chanb6016b72005-05-26 13:03:09 -07006940 req_duplex = cmd->duplex;
6941 advertising = 0;
6942 }
6943
6944 bp->autoneg = autoneg;
6945 bp->advertising = advertising;
6946 bp->req_line_speed = req_line_speed;
6947 bp->req_duplex = req_duplex;
6948
Michael Chand6b14482008-07-14 22:37:21 -07006949 err = 0;
6950 /* If device is down, the new settings will be picked up when it is
6951 * brought up.
6952 */
6953 if (netif_running(dev))
6954 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006955
Michael Chan7b6b8342007-07-07 22:50:15 -07006956err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006957 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006958
Michael Chan7b6b8342007-07-07 22:50:15 -07006959 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006960}
6961
6962static void
6963bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6964{
Michael Chan972ec0d2006-01-23 16:12:43 -08006965 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006966
Rick Jones68aad782011-11-07 13:29:27 +00006967 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
6968 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
6969 strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
6970 strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
Michael Chanb6016b72005-05-26 13:03:09 -07006971}
6972
Michael Chan244ac4f2006-03-20 17:48:46 -08006973#define BNX2_REGDUMP_LEN (32 * 1024)
6974
6975static int
6976bnx2_get_regs_len(struct net_device *dev)
6977{
6978 return BNX2_REGDUMP_LEN;
6979}
6980
6981static void
6982bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6983{
6984 u32 *p = _p, i, offset;
6985 u8 *orig_p = _p;
6986 struct bnx2 *bp = netdev_priv(dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -08006987 static const u32 reg_boundaries[] = {
6988 0x0000, 0x0098, 0x0400, 0x045c,
6989 0x0800, 0x0880, 0x0c00, 0x0c10,
6990 0x0c30, 0x0d08, 0x1000, 0x101c,
6991 0x1040, 0x1048, 0x1080, 0x10a4,
6992 0x1400, 0x1490, 0x1498, 0x14f0,
6993 0x1500, 0x155c, 0x1580, 0x15dc,
6994 0x1600, 0x1658, 0x1680, 0x16d8,
6995 0x1800, 0x1820, 0x1840, 0x1854,
6996 0x1880, 0x1894, 0x1900, 0x1984,
6997 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6998 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6999 0x2000, 0x2030, 0x23c0, 0x2400,
7000 0x2800, 0x2820, 0x2830, 0x2850,
7001 0x2b40, 0x2c10, 0x2fc0, 0x3058,
7002 0x3c00, 0x3c94, 0x4000, 0x4010,
7003 0x4080, 0x4090, 0x43c0, 0x4458,
7004 0x4c00, 0x4c18, 0x4c40, 0x4c54,
7005 0x4fc0, 0x5010, 0x53c0, 0x5444,
7006 0x5c00, 0x5c18, 0x5c80, 0x5c90,
7007 0x5fc0, 0x6000, 0x6400, 0x6428,
7008 0x6800, 0x6848, 0x684c, 0x6860,
7009 0x6888, 0x6910, 0x8000
7010 };
Michael Chan244ac4f2006-03-20 17:48:46 -08007011
7012 regs->version = 0;
7013
7014 memset(p, 0, BNX2_REGDUMP_LEN);
7015
7016 if (!netif_running(bp->dev))
7017 return;
7018
7019 i = 0;
7020 offset = reg_boundaries[0];
7021 p += offset;
7022 while (offset < BNX2_REGDUMP_LEN) {
Michael Chane503e062012-12-06 10:33:08 +00007023 *p++ = BNX2_RD(bp, offset);
Michael Chan244ac4f2006-03-20 17:48:46 -08007024 offset += 4;
7025 if (offset == reg_boundaries[i + 1]) {
7026 offset = reg_boundaries[i + 2];
7027 p = (u32 *) (orig_p + offset);
7028 i += 2;
7029 }
7030 }
7031}
7032
Michael Chanb6016b72005-05-26 13:03:09 -07007033static void
7034bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7035{
Michael Chan972ec0d2006-01-23 16:12:43 -08007036 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007037
David S. Millerf86e82f2008-01-21 17:15:40 -08007038 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07007039 wol->supported = 0;
7040 wol->wolopts = 0;
7041 }
7042 else {
7043 wol->supported = WAKE_MAGIC;
7044 if (bp->wol)
7045 wol->wolopts = WAKE_MAGIC;
7046 else
7047 wol->wolopts = 0;
7048 }
7049 memset(&wol->sopass, 0, sizeof(wol->sopass));
7050}
7051
7052static int
7053bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7054{
Michael Chan972ec0d2006-01-23 16:12:43 -08007055 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007056
7057 if (wol->wolopts & ~WAKE_MAGIC)
7058 return -EINVAL;
7059
7060 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007061 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07007062 return -EINVAL;
7063
7064 bp->wol = 1;
7065 }
7066 else {
7067 bp->wol = 0;
7068 }
Michael Chan6d5e85c2013-08-06 15:50:08 -07007069
7070 device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
7071
Michael Chanb6016b72005-05-26 13:03:09 -07007072 return 0;
7073}
7074
7075static int
7076bnx2_nway_reset(struct net_device *dev)
7077{
Michael Chan972ec0d2006-01-23 16:12:43 -08007078 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007079 u32 bmcr;
7080
Michael Chan9f52b562008-10-09 12:21:46 -07007081 if (!netif_running(dev))
7082 return -EAGAIN;
7083
Michael Chanb6016b72005-05-26 13:03:09 -07007084 if (!(bp->autoneg & AUTONEG_SPEED)) {
7085 return -EINVAL;
7086 }
7087
Michael Chanc770a652005-08-25 15:38:39 -07007088 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007089
Michael Chan583c28e2008-01-21 19:51:35 -08007090 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07007091 int rc;
7092
7093 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
7094 spin_unlock_bh(&bp->phy_lock);
7095 return rc;
7096 }
7097
Michael Chanb6016b72005-05-26 13:03:09 -07007098 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08007099 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07007100 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07007101 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007102
7103 msleep(20);
7104
Michael Chanc770a652005-08-25 15:38:39 -07007105 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08007106
Michael Chan40105c02008-11-12 16:02:45 -08007107 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08007108 bp->serdes_an_pending = 1;
7109 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07007110 }
7111
Michael Chanca58c3a2007-05-03 13:22:52 -07007112 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07007113 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07007114 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07007115
Michael Chanc770a652005-08-25 15:38:39 -07007116 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007117
7118 return 0;
7119}
7120
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007121static u32
7122bnx2_get_link(struct net_device *dev)
7123{
7124 struct bnx2 *bp = netdev_priv(dev);
7125
7126 return bp->link_up;
7127}
7128
Michael Chanb6016b72005-05-26 13:03:09 -07007129static int
7130bnx2_get_eeprom_len(struct net_device *dev)
7131{
Michael Chan972ec0d2006-01-23 16:12:43 -08007132 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007133
Michael Chan1122db72006-01-23 16:11:42 -08007134 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07007135 return 0;
7136
Michael Chan1122db72006-01-23 16:11:42 -08007137 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007138}
7139
7140static int
7141bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7142 u8 *eebuf)
7143{
Michael Chan972ec0d2006-01-23 16:12:43 -08007144 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007145 int rc;
7146
John W. Linville1064e942005-11-10 12:58:24 -08007147 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007148
7149 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7150
7151 return rc;
7152}
7153
7154static int
7155bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7156 u8 *eebuf)
7157{
Michael Chan972ec0d2006-01-23 16:12:43 -08007158 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007159 int rc;
7160
John W. Linville1064e942005-11-10 12:58:24 -08007161 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007162
7163 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7164
7165 return rc;
7166}
7167
7168static int
7169bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7170{
Michael Chan972ec0d2006-01-23 16:12:43 -08007171 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007172
7173 memset(coal, 0, sizeof(struct ethtool_coalesce));
7174
7175 coal->rx_coalesce_usecs = bp->rx_ticks;
7176 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7177 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7178 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7179
7180 coal->tx_coalesce_usecs = bp->tx_ticks;
7181 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7182 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7183 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7184
7185 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7186
7187 return 0;
7188}
7189
7190static int
7191bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7192{
Michael Chan972ec0d2006-01-23 16:12:43 -08007193 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007194
7195 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7196 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7197
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007198 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007199 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7200
7201 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7202 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7203
7204 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7205 if (bp->rx_quick_cons_trip_int > 0xff)
7206 bp->rx_quick_cons_trip_int = 0xff;
7207
7208 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7209 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7210
7211 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7212 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7213
7214 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7215 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7216
7217 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7218 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7219 0xff;
7220
7221 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007222 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007223 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7224 bp->stats_ticks = USEC_PER_SEC;
7225 }
Michael Chan7ea69202007-07-16 18:27:10 -07007226 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7227 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7228 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007229
7230 if (netif_running(bp->dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00007231 bnx2_netif_stop(bp, true);
Michael Chan9a120bc2008-05-16 22:17:45 -07007232 bnx2_init_nic(bp, 0);
Michael Chan212f9932010-04-27 11:28:10 +00007233 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007234 }
7235
7236 return 0;
7237}
7238
7239static void
7240bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7241{
Michael Chan972ec0d2006-01-23 16:12:43 -08007242 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007243
Michael Chan2bc40782012-12-06 10:33:09 +00007244 ering->rx_max_pending = BNX2_MAX_TOTAL_RX_DESC_CNT;
7245 ering->rx_jumbo_max_pending = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007246
7247 ering->rx_pending = bp->rx_ring_size;
Michael Chan47bf4242007-12-12 11:19:12 -08007248 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007249
Michael Chan2bc40782012-12-06 10:33:09 +00007250 ering->tx_max_pending = BNX2_MAX_TX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007251 ering->tx_pending = bp->tx_ring_size;
7252}
7253
7254static int
Michael Chanb0332812012-02-05 15:24:38 +00007255bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
Michael Chanb6016b72005-05-26 13:03:09 -07007256{
Michael Chan13daffa2006-03-20 17:49:20 -08007257 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007258 /* Reset will erase chipset stats; save them */
7259 bnx2_save_stats(bp);
7260
Michael Chan212f9932010-04-27 11:28:10 +00007261 bnx2_netif_stop(bp, true);
Michael Chan13daffa2006-03-20 17:49:20 -08007262 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
Michael Chanb0332812012-02-05 15:24:38 +00007263 if (reset_irq) {
7264 bnx2_free_irq(bp);
7265 bnx2_del_napi(bp);
7266 } else {
7267 __bnx2_free_irq(bp);
7268 }
Michael Chan13daffa2006-03-20 17:49:20 -08007269 bnx2_free_skbs(bp);
7270 bnx2_free_mem(bp);
7271 }
7272
Michael Chan5d5d0012007-12-12 11:17:43 -08007273 bnx2_set_rx_ring_size(bp, rx);
7274 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007275
7276 if (netif_running(bp->dev)) {
Michael Chanb0332812012-02-05 15:24:38 +00007277 int rc = 0;
Michael Chan13daffa2006-03-20 17:49:20 -08007278
Michael Chanb0332812012-02-05 15:24:38 +00007279 if (reset_irq) {
7280 rc = bnx2_setup_int_mode(bp, disable_msi);
7281 bnx2_init_napi(bp);
7282 }
7283
7284 if (!rc)
7285 rc = bnx2_alloc_mem(bp);
7286
Michael Chan6fefb652009-08-21 16:20:45 +00007287 if (!rc)
Michael Chana29ba9d2010-12-31 11:03:14 -08007288 rc = bnx2_request_irq(bp);
7289
7290 if (!rc)
Michael Chan6fefb652009-08-21 16:20:45 +00007291 rc = bnx2_init_nic(bp, 0);
7292
7293 if (rc) {
7294 bnx2_napi_enable(bp);
7295 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007296 return rc;
Michael Chan6fefb652009-08-21 16:20:45 +00007297 }
Michael Chane9f26c42010-02-15 19:42:08 +00007298#ifdef BCM_CNIC
7299 mutex_lock(&bp->cnic_lock);
7300 /* Let cnic know about the new status block. */
7301 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7302 bnx2_setup_cnic_irq_info(bp);
7303 mutex_unlock(&bp->cnic_lock);
7304#endif
Michael Chan212f9932010-04-27 11:28:10 +00007305 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007306 }
Michael Chanb6016b72005-05-26 13:03:09 -07007307 return 0;
7308}
7309
Michael Chan5d5d0012007-12-12 11:17:43 -08007310static int
7311bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7312{
7313 struct bnx2 *bp = netdev_priv(dev);
7314 int rc;
7315
Michael Chan2bc40782012-12-06 10:33:09 +00007316 if ((ering->rx_pending > BNX2_MAX_TOTAL_RX_DESC_CNT) ||
7317 (ering->tx_pending > BNX2_MAX_TX_DESC_CNT) ||
Michael Chan5d5d0012007-12-12 11:17:43 -08007318 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7319
7320 return -EINVAL;
7321 }
Michael Chanb0332812012-02-05 15:24:38 +00007322 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
7323 false);
Michael Chan5d5d0012007-12-12 11:17:43 -08007324 return rc;
7325}
7326
Michael Chanb6016b72005-05-26 13:03:09 -07007327static void
7328bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7329{
Michael Chan972ec0d2006-01-23 16:12:43 -08007330 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007331
7332 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7333 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7334 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7335}
7336
7337static int
7338bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7339{
Michael Chan972ec0d2006-01-23 16:12:43 -08007340 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007341
7342 bp->req_flow_ctrl = 0;
7343 if (epause->rx_pause)
7344 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7345 if (epause->tx_pause)
7346 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7347
7348 if (epause->autoneg) {
7349 bp->autoneg |= AUTONEG_FLOW_CTRL;
7350 }
7351 else {
7352 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7353 }
7354
Michael Chan9f52b562008-10-09 12:21:46 -07007355 if (netif_running(dev)) {
7356 spin_lock_bh(&bp->phy_lock);
7357 bnx2_setup_phy(bp, bp->phy_port);
7358 spin_unlock_bh(&bp->phy_lock);
7359 }
Michael Chanb6016b72005-05-26 13:03:09 -07007360
7361 return 0;
7362}
7363
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007364static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007365 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007366} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007367 { "rx_bytes" },
7368 { "rx_error_bytes" },
7369 { "tx_bytes" },
7370 { "tx_error_bytes" },
7371 { "rx_ucast_packets" },
7372 { "rx_mcast_packets" },
7373 { "rx_bcast_packets" },
7374 { "tx_ucast_packets" },
7375 { "tx_mcast_packets" },
7376 { "tx_bcast_packets" },
7377 { "tx_mac_errors" },
7378 { "tx_carrier_errors" },
7379 { "rx_crc_errors" },
7380 { "rx_align_errors" },
7381 { "tx_single_collisions" },
7382 { "tx_multi_collisions" },
7383 { "tx_deferred" },
7384 { "tx_excess_collisions" },
7385 { "tx_late_collisions" },
7386 { "tx_total_collisions" },
7387 { "rx_fragments" },
7388 { "rx_jabbers" },
7389 { "rx_undersize_packets" },
7390 { "rx_oversize_packets" },
7391 { "rx_64_byte_packets" },
7392 { "rx_65_to_127_byte_packets" },
7393 { "rx_128_to_255_byte_packets" },
7394 { "rx_256_to_511_byte_packets" },
7395 { "rx_512_to_1023_byte_packets" },
7396 { "rx_1024_to_1522_byte_packets" },
7397 { "rx_1523_to_9022_byte_packets" },
7398 { "tx_64_byte_packets" },
7399 { "tx_65_to_127_byte_packets" },
7400 { "tx_128_to_255_byte_packets" },
7401 { "tx_256_to_511_byte_packets" },
7402 { "tx_512_to_1023_byte_packets" },
7403 { "tx_1024_to_1522_byte_packets" },
7404 { "tx_1523_to_9022_byte_packets" },
7405 { "rx_xon_frames" },
7406 { "rx_xoff_frames" },
7407 { "tx_xon_frames" },
7408 { "tx_xoff_frames" },
7409 { "rx_mac_ctrl_frames" },
7410 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007411 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007412 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007413 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007414};
7415
Jim Cromie0db83cd2012-04-10 14:56:03 +00007416#define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
Michael Chan790dab22009-08-21 16:20:47 +00007417
Michael Chanb6016b72005-05-26 13:03:09 -07007418#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7419
Arjan van de Venf71e1302006-03-03 21:33:57 -05007420static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007421 STATS_OFFSET32(stat_IfHCInOctets_hi),
7422 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7423 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7424 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7425 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7426 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7427 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7428 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7429 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7430 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7431 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007432 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7433 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7434 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7435 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7436 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7437 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7438 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7439 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7440 STATS_OFFSET32(stat_EtherStatsCollisions),
7441 STATS_OFFSET32(stat_EtherStatsFragments),
7442 STATS_OFFSET32(stat_EtherStatsJabbers),
7443 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7444 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7445 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7446 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7447 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7448 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7449 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7450 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7451 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7452 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7453 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7454 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7455 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7456 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7457 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7458 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7459 STATS_OFFSET32(stat_XonPauseFramesReceived),
7460 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7461 STATS_OFFSET32(stat_OutXonSent),
7462 STATS_OFFSET32(stat_OutXoffSent),
7463 STATS_OFFSET32(stat_MacControlFramesReceived),
7464 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007465 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007466 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007467 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007468};
7469
7470/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7471 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007472 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007473static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007474 8,0,8,8,8,8,8,8,8,8,
7475 4,0,4,4,4,4,4,4,4,4,
7476 4,4,4,4,4,4,4,4,4,4,
7477 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007478 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007479};
7480
Michael Chan5b0c76a2005-11-04 08:45:49 -08007481static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7482 8,0,8,8,8,8,8,8,8,8,
7483 4,4,4,4,4,4,4,4,4,4,
7484 4,4,4,4,4,4,4,4,4,4,
7485 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007486 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007487};
7488
Michael Chanb6016b72005-05-26 13:03:09 -07007489#define BNX2_NUM_TESTS 6
7490
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007491static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007492 char string[ETH_GSTRING_LEN];
7493} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7494 { "register_test (offline)" },
7495 { "memory_test (offline)" },
7496 { "loopback_test (offline)" },
7497 { "nvram_test (online)" },
7498 { "interrupt_test (online)" },
7499 { "link_test (online)" },
7500};
7501
7502static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007503bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007504{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007505 switch (sset) {
7506 case ETH_SS_TEST:
7507 return BNX2_NUM_TESTS;
7508 case ETH_SS_STATS:
7509 return BNX2_NUM_STATS;
7510 default:
7511 return -EOPNOTSUPP;
7512 }
Michael Chanb6016b72005-05-26 13:03:09 -07007513}
7514
7515static void
7516bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7517{
Michael Chan972ec0d2006-01-23 16:12:43 -08007518 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007519
7520 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7521 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007522 int i;
7523
Michael Chan212f9932010-04-27 11:28:10 +00007524 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007525 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7526 bnx2_free_skbs(bp);
7527
7528 if (bnx2_test_registers(bp) != 0) {
7529 buf[0] = 1;
7530 etest->flags |= ETH_TEST_FL_FAILED;
7531 }
7532 if (bnx2_test_memory(bp) != 0) {
7533 buf[1] = 1;
7534 etest->flags |= ETH_TEST_FL_FAILED;
7535 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007536 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007537 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007538
Michael Chan9f52b562008-10-09 12:21:46 -07007539 if (!netif_running(bp->dev))
7540 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007541 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007542 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00007543 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007544 }
7545
7546 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007547 for (i = 0; i < 7; i++) {
7548 if (bp->link_up)
7549 break;
7550 msleep_interruptible(1000);
7551 }
Michael Chanb6016b72005-05-26 13:03:09 -07007552 }
7553
7554 if (bnx2_test_nvram(bp) != 0) {
7555 buf[3] = 1;
7556 etest->flags |= ETH_TEST_FL_FAILED;
7557 }
7558 if (bnx2_test_intr(bp) != 0) {
7559 buf[4] = 1;
7560 etest->flags |= ETH_TEST_FL_FAILED;
7561 }
7562
7563 if (bnx2_test_link(bp) != 0) {
7564 buf[5] = 1;
7565 etest->flags |= ETH_TEST_FL_FAILED;
7566
7567 }
7568}
7569
7570static void
7571bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7572{
7573 switch (stringset) {
7574 case ETH_SS_STATS:
7575 memcpy(buf, bnx2_stats_str_arr,
7576 sizeof(bnx2_stats_str_arr));
7577 break;
7578 case ETH_SS_TEST:
7579 memcpy(buf, bnx2_tests_str_arr,
7580 sizeof(bnx2_tests_str_arr));
7581 break;
7582 }
7583}
7584
Michael Chanb6016b72005-05-26 13:03:09 -07007585static void
7586bnx2_get_ethtool_stats(struct net_device *dev,
7587 struct ethtool_stats *stats, u64 *buf)
7588{
Michael Chan972ec0d2006-01-23 16:12:43 -08007589 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007590 int i;
7591 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007592 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007593 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007594
7595 if (hw_stats == NULL) {
7596 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7597 return;
7598 }
7599
Michael Chan4ce45e02012-12-06 10:33:10 +00007600 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
7601 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) ||
7602 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A2) ||
7603 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007604 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007605 else
7606 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007607
7608 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007609 unsigned long offset;
7610
Michael Chanb6016b72005-05-26 13:03:09 -07007611 if (stats_len_arr[i] == 0) {
7612 /* skip this counter */
7613 buf[i] = 0;
7614 continue;
7615 }
Michael Chan354fcd72010-01-17 07:30:44 +00007616
7617 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007618 if (stats_len_arr[i] == 4) {
7619 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007620 buf[i] = (u64) *(hw_stats + offset) +
7621 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007622 continue;
7623 }
7624 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007625 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7626 *(hw_stats + offset + 1) +
7627 (((u64) *(temp_stats + offset)) << 32) +
7628 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007629 }
7630}
7631
7632static int
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007633bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
Michael Chanb6016b72005-05-26 13:03:09 -07007634{
Michael Chan972ec0d2006-01-23 16:12:43 -08007635 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007636
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007637 switch (state) {
7638 case ETHTOOL_ID_ACTIVE:
Michael Chane503e062012-12-06 10:33:08 +00007639 bp->leds_save = BNX2_RD(bp, BNX2_MISC_CFG);
7640 BNX2_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
Allan, Bruce Wfce55922011-04-13 13:09:10 +00007641 return 1; /* cycle on/off once per second */
Michael Chanb6016b72005-05-26 13:03:09 -07007642
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007643 case ETHTOOL_ID_ON:
Michael Chane503e062012-12-06 10:33:08 +00007644 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7645 BNX2_EMAC_LED_1000MB_OVERRIDE |
7646 BNX2_EMAC_LED_100MB_OVERRIDE |
7647 BNX2_EMAC_LED_10MB_OVERRIDE |
7648 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7649 BNX2_EMAC_LED_TRAFFIC);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007650 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007651
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007652 case ETHTOOL_ID_OFF:
Michael Chane503e062012-12-06 10:33:08 +00007653 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007654 break;
7655
7656 case ETHTOOL_ID_INACTIVE:
Michael Chane503e062012-12-06 10:33:08 +00007657 BNX2_WR(bp, BNX2_EMAC_LED, 0);
7658 BNX2_WR(bp, BNX2_MISC_CFG, bp->leds_save);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007659 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007660 }
Michael Chan9f52b562008-10-09 12:21:46 -07007661
Michael Chanb6016b72005-05-26 13:03:09 -07007662 return 0;
7663}
7664
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007665static netdev_features_t
7666bnx2_fix_features(struct net_device *dev, netdev_features_t features)
Michael Chan4666f872007-05-03 13:22:28 -07007667{
7668 struct bnx2 *bp = netdev_priv(dev);
7669
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007670 if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Patrick McHardyf6469682013-04-19 02:04:27 +00007671 features |= NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007672
7673 return features;
Michael Chan4666f872007-05-03 13:22:28 -07007674}
7675
Michael Chanfdc85412010-07-03 20:42:16 +00007676static int
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007677bnx2_set_features(struct net_device *dev, netdev_features_t features)
Michael Chanfdc85412010-07-03 20:42:16 +00007678{
Jesse Gross7d0fd212010-10-20 13:56:09 +00007679 struct bnx2 *bp = netdev_priv(dev);
Jesse Gross7d0fd212010-10-20 13:56:09 +00007680
Michael Chan7c810472011-01-24 12:59:02 +00007681 /* TSO with VLAN tag won't work with current firmware */
Patrick McHardyf6469682013-04-19 02:04:27 +00007682 if (features & NETIF_F_HW_VLAN_CTAG_TX)
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007683 dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
7684 else
7685 dev->vlan_features &= ~NETIF_F_ALL_TSO;
Michael Chan7c810472011-01-24 12:59:02 +00007686
Patrick McHardyf6469682013-04-19 02:04:27 +00007687 if ((!!(features & NETIF_F_HW_VLAN_CTAG_RX) !=
Jesse Gross7d0fd212010-10-20 13:56:09 +00007688 !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
7689 netif_running(dev)) {
7690 bnx2_netif_stop(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007691 dev->features = features;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007692 bnx2_set_rx_mode(dev);
7693 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
7694 bnx2_netif_start(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007695 return 1;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007696 }
7697
7698 return 0;
Michael Chanfdc85412010-07-03 20:42:16 +00007699}
7700
Michael Chanb0332812012-02-05 15:24:38 +00007701static void bnx2_get_channels(struct net_device *dev,
7702 struct ethtool_channels *channels)
7703{
7704 struct bnx2 *bp = netdev_priv(dev);
7705 u32 max_rx_rings = 1;
7706 u32 max_tx_rings = 1;
7707
7708 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7709 max_rx_rings = RX_MAX_RINGS;
7710 max_tx_rings = TX_MAX_RINGS;
7711 }
7712
7713 channels->max_rx = max_rx_rings;
7714 channels->max_tx = max_tx_rings;
7715 channels->max_other = 0;
7716 channels->max_combined = 0;
7717 channels->rx_count = bp->num_rx_rings;
7718 channels->tx_count = bp->num_tx_rings;
7719 channels->other_count = 0;
7720 channels->combined_count = 0;
7721}
7722
7723static int bnx2_set_channels(struct net_device *dev,
7724 struct ethtool_channels *channels)
7725{
7726 struct bnx2 *bp = netdev_priv(dev);
7727 u32 max_rx_rings = 1;
7728 u32 max_tx_rings = 1;
7729 int rc = 0;
7730
7731 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7732 max_rx_rings = RX_MAX_RINGS;
7733 max_tx_rings = TX_MAX_RINGS;
7734 }
7735 if (channels->rx_count > max_rx_rings ||
7736 channels->tx_count > max_tx_rings)
7737 return -EINVAL;
7738
7739 bp->num_req_rx_rings = channels->rx_count;
7740 bp->num_req_tx_rings = channels->tx_count;
7741
7742 if (netif_running(dev))
7743 rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
7744 bp->tx_ring_size, true);
7745
7746 return rc;
7747}
7748
Jeff Garzik7282d492006-09-13 14:30:00 -04007749static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007750 .get_settings = bnx2_get_settings,
7751 .set_settings = bnx2_set_settings,
7752 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007753 .get_regs_len = bnx2_get_regs_len,
7754 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007755 .get_wol = bnx2_get_wol,
7756 .set_wol = bnx2_set_wol,
7757 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007758 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007759 .get_eeprom_len = bnx2_get_eeprom_len,
7760 .get_eeprom = bnx2_get_eeprom,
7761 .set_eeprom = bnx2_set_eeprom,
7762 .get_coalesce = bnx2_get_coalesce,
7763 .set_coalesce = bnx2_set_coalesce,
7764 .get_ringparam = bnx2_get_ringparam,
7765 .set_ringparam = bnx2_set_ringparam,
7766 .get_pauseparam = bnx2_get_pauseparam,
7767 .set_pauseparam = bnx2_set_pauseparam,
Michael Chanb6016b72005-05-26 13:03:09 -07007768 .self_test = bnx2_self_test,
7769 .get_strings = bnx2_get_strings,
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007770 .set_phys_id = bnx2_set_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007771 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007772 .get_sset_count = bnx2_get_sset_count,
Michael Chanb0332812012-02-05 15:24:38 +00007773 .get_channels = bnx2_get_channels,
7774 .set_channels = bnx2_set_channels,
Michael Chanb6016b72005-05-26 13:03:09 -07007775};
7776
7777/* Called with rtnl_lock */
7778static int
7779bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7780{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007781 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007782 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007783 int err;
7784
7785 switch(cmd) {
7786 case SIOCGMIIPHY:
7787 data->phy_id = bp->phy_addr;
7788
7789 /* fallthru */
7790 case SIOCGMIIREG: {
7791 u32 mii_regval;
7792
Michael Chan583c28e2008-01-21 19:51:35 -08007793 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007794 return -EOPNOTSUPP;
7795
Michael Chandad3e452007-05-03 13:18:03 -07007796 if (!netif_running(dev))
7797 return -EAGAIN;
7798
Michael Chanc770a652005-08-25 15:38:39 -07007799 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007800 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007801 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007802
7803 data->val_out = mii_regval;
7804
7805 return err;
7806 }
7807
7808 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007809 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007810 return -EOPNOTSUPP;
7811
Michael Chandad3e452007-05-03 13:18:03 -07007812 if (!netif_running(dev))
7813 return -EAGAIN;
7814
Michael Chanc770a652005-08-25 15:38:39 -07007815 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007816 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007817 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007818
7819 return err;
7820
7821 default:
7822 /* do nothing */
7823 break;
7824 }
7825 return -EOPNOTSUPP;
7826}
7827
7828/* Called with rtnl_lock */
7829static int
7830bnx2_change_mac_addr(struct net_device *dev, void *p)
7831{
7832 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007833 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007834
Michael Chan73eef4c2005-08-25 15:39:15 -07007835 if (!is_valid_ether_addr(addr->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00007836 return -EADDRNOTAVAIL;
Michael Chan73eef4c2005-08-25 15:39:15 -07007837
Michael Chanb6016b72005-05-26 13:03:09 -07007838 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7839 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007840 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007841
7842 return 0;
7843}
7844
7845/* Called with rtnl_lock */
7846static int
7847bnx2_change_mtu(struct net_device *dev, int new_mtu)
7848{
Michael Chan972ec0d2006-01-23 16:12:43 -08007849 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007850
7851 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7852 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7853 return -EINVAL;
7854
7855 dev->mtu = new_mtu;
Michael Chanb0332812012-02-05 15:24:38 +00007856 return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
7857 false);
Michael Chanb6016b72005-05-26 13:03:09 -07007858}
7859
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007860#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007861static void
7862poll_bnx2(struct net_device *dev)
7863{
Michael Chan972ec0d2006-01-23 16:12:43 -08007864 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007865 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007866
Neil Hormanb2af2c12008-11-12 16:23:44 -08007867 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan1bf1e342010-03-23 13:13:12 +00007868 struct bnx2_irq *irq = &bp->irq_tbl[i];
7869
7870 disable_irq(irq->vector);
7871 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7872 enable_irq(irq->vector);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007873 }
Michael Chanb6016b72005-05-26 13:03:09 -07007874}
7875#endif
7876
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007877static void
Michael Chan253c8b72007-01-08 19:56:01 -08007878bnx2_get_5709_media(struct bnx2 *bp)
7879{
Michael Chane503e062012-12-06 10:33:08 +00007880 u32 val = BNX2_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
Michael Chan253c8b72007-01-08 19:56:01 -08007881 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7882 u32 strap;
7883
7884 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7885 return;
7886 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007887 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007888 return;
7889 }
7890
7891 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7892 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7893 else
7894 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7895
Michael Chanaefd90e2012-06-16 15:45:43 +00007896 if (bp->func == 0) {
Michael Chan253c8b72007-01-08 19:56:01 -08007897 switch (strap) {
7898 case 0x4:
7899 case 0x5:
7900 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007901 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007902 return;
7903 }
7904 } else {
7905 switch (strap) {
7906 case 0x1:
7907 case 0x2:
7908 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007909 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007910 return;
7911 }
7912 }
7913}
7914
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007915static void
Michael Chan883e5152007-05-03 13:25:11 -07007916bnx2_get_pci_speed(struct bnx2 *bp)
7917{
7918 u32 reg;
7919
Michael Chane503e062012-12-06 10:33:08 +00007920 reg = BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS);
Michael Chan883e5152007-05-03 13:25:11 -07007921 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7922 u32 clkreg;
7923
David S. Millerf86e82f2008-01-21 17:15:40 -08007924 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007925
Michael Chane503e062012-12-06 10:33:08 +00007926 clkreg = BNX2_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
Michael Chan883e5152007-05-03 13:25:11 -07007927
7928 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7929 switch (clkreg) {
7930 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7931 bp->bus_speed_mhz = 133;
7932 break;
7933
7934 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7935 bp->bus_speed_mhz = 100;
7936 break;
7937
7938 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7939 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7940 bp->bus_speed_mhz = 66;
7941 break;
7942
7943 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7944 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7945 bp->bus_speed_mhz = 50;
7946 break;
7947
7948 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7949 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7950 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7951 bp->bus_speed_mhz = 33;
7952 break;
7953 }
7954 }
7955 else {
7956 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7957 bp->bus_speed_mhz = 66;
7958 else
7959 bp->bus_speed_mhz = 33;
7960 }
7961
7962 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007963 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007964
7965}
7966
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007967static void
Michael Chan76d99062009-12-03 09:46:34 +00007968bnx2_read_vpd_fw_ver(struct bnx2 *bp)
7969{
Matt Carlsondf25bc32010-02-26 14:04:44 +00007970 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00007971 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007972 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00007973
Michael Chan012093f2009-12-03 15:58:00 -08007974#define BNX2_VPD_NVRAM_OFFSET 0x300
7975#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00007976#define BNX2_MAX_VER_SLEN 30
7977
7978 data = kmalloc(256, GFP_KERNEL);
7979 if (!data)
7980 return;
7981
Michael Chan012093f2009-12-03 15:58:00 -08007982 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
7983 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00007984 if (rc)
7985 goto vpd_done;
7986
Michael Chan012093f2009-12-03 15:58:00 -08007987 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
7988 data[i] = data[i + BNX2_VPD_LEN + 3];
7989 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
7990 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
7991 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00007992 }
7993
Matt Carlsondf25bc32010-02-26 14:04:44 +00007994 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
7995 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00007996 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007997
7998 rosize = pci_vpd_lrdt_size(&data[i]);
7999 i += PCI_VPD_LRDT_TAG_SIZE;
8000 block_end = i + rosize;
8001
8002 if (block_end > BNX2_VPD_LEN)
8003 goto vpd_done;
8004
8005 j = pci_vpd_find_info_keyword(data, i, rosize,
8006 PCI_VPD_RO_KEYWORD_MFR_ID);
8007 if (j < 0)
8008 goto vpd_done;
8009
8010 len = pci_vpd_info_field_size(&data[j]);
8011
8012 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8013 if (j + len > block_end || len != 4 ||
8014 memcmp(&data[j], "1028", 4))
8015 goto vpd_done;
8016
8017 j = pci_vpd_find_info_keyword(data, i, rosize,
8018 PCI_VPD_RO_KEYWORD_VENDOR0);
8019 if (j < 0)
8020 goto vpd_done;
8021
8022 len = pci_vpd_info_field_size(&data[j]);
8023
8024 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8025 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
8026 goto vpd_done;
8027
8028 memcpy(bp->fw_version, &data[j], len);
8029 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00008030
8031vpd_done:
8032 kfree(data);
8033}
8034
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008035static int
Michael Chanb6016b72005-05-26 13:03:09 -07008036bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
8037{
8038 struct bnx2 *bp;
Michael Chan58fc2ea2007-07-07 22:52:02 -07008039 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07008040 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07008041 u64 dma_mask, persist_dma_mask;
John Feeneycd709aa2010-08-22 17:45:53 +00008042 int err;
Michael Chanb6016b72005-05-26 13:03:09 -07008043
Michael Chanb6016b72005-05-26 13:03:09 -07008044 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008045 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008046
8047 bp->flags = 0;
8048 bp->phy_flags = 0;
8049
Michael Chan354fcd72010-01-17 07:30:44 +00008050 bp->temp_stats_blk =
8051 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
8052
8053 if (bp->temp_stats_blk == NULL) {
8054 rc = -ENOMEM;
8055 goto err_out;
8056 }
8057
Michael Chanb6016b72005-05-26 13:03:09 -07008058 /* enable device (incl. PCI PM wakeup), and bus-mastering */
8059 rc = pci_enable_device(pdev);
8060 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008061 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008062 goto err_out;
8063 }
8064
8065 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008066 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008067 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008068 rc = -ENODEV;
8069 goto err_out_disable;
8070 }
8071
8072 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
8073 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008074 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008075 goto err_out_disable;
8076 }
8077
8078 pci_set_master(pdev);
8079
Yijing Wang85768272013-06-18 16:12:37 +08008080 bp->pm_cap = pdev->pm_cap;
Michael Chanb6016b72005-05-26 13:03:09 -07008081 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008082 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008083 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008084 rc = -EIO;
8085 goto err_out_release;
8086 }
8087
Michael Chanb6016b72005-05-26 13:03:09 -07008088 bp->dev = dev;
8089 bp->pdev = pdev;
8090
8091 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07008092 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00008093#ifdef BCM_CNIC
8094 mutex_init(&bp->cnic_lock);
8095#endif
David Howellsc4028952006-11-22 14:57:56 +00008096 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07008097
Francois Romieuc0357e92012-03-09 14:51:47 +01008098 bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
8099 TX_MAX_TSS_RINGS + 1));
Michael Chanb6016b72005-05-26 13:03:09 -07008100 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008101 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008102 rc = -ENOMEM;
8103 goto err_out_release;
8104 }
8105
8106 /* Configure byte swap and enable write to the reg_window registers.
8107 * Rely on CPU to do target byte swapping on big endian systems
8108 * The chip's target access swapping will not swap all accesses
8109 */
Michael Chane503e062012-12-06 10:33:08 +00008110 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG,
8111 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
8112 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
Michael Chanb6016b72005-05-26 13:03:09 -07008113
Michael Chane503e062012-12-06 10:33:08 +00008114 bp->chip_id = BNX2_RD(bp, BNX2_MISC_ID);
Michael Chanb6016b72005-05-26 13:03:09 -07008115
Michael Chan4ce45e02012-12-06 10:33:10 +00008116 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Jon Masone82760e2011-06-27 07:44:43 +00008117 if (!pci_is_pcie(pdev)) {
8118 dev_err(&pdev->dev, "Not PCIE, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07008119 rc = -EIO;
8120 goto err_out_unmap;
8121 }
David S. Millerf86e82f2008-01-21 17:15:40 -08008122 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan4ce45e02012-12-06 10:33:10 +00008123 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08008124 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chanc239f272010-10-11 16:12:28 -07008125
8126 /* AER (Advanced Error Reporting) hooks */
8127 err = pci_enable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008128 if (!err)
8129 bp->flags |= BNX2_FLAG_AER_ENABLED;
Michael Chanc239f272010-10-11 16:12:28 -07008130
Michael Chan883e5152007-05-03 13:25:11 -07008131 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08008132 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
8133 if (bp->pcix_cap == 0) {
8134 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008135 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08008136 rc = -EIO;
8137 goto err_out_unmap;
8138 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00008139 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08008140 }
8141
Michael Chan4ce45e02012-12-06 10:33:10 +00008142 if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8143 BNX2_CHIP_REV(bp) != BNX2_CHIP_REV_Ax) {
Yijing Wang555a8422013-08-08 21:02:22 +08008144 if (pdev->msix_cap)
David S. Millerf86e82f2008-01-21 17:15:40 -08008145 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08008146 }
8147
Michael Chan4ce45e02012-12-06 10:33:10 +00008148 if (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0 &&
8149 BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A1) {
Yijing Wang555a8422013-08-08 21:02:22 +08008150 if (pdev->msi_cap)
David S. Millerf86e82f2008-01-21 17:15:40 -08008151 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07008152 }
8153
Michael Chan40453c82007-05-03 13:19:18 -07008154 /* 5708 cannot support DMA addresses > 40-bit. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008155 if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07008156 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07008157 else
Yang Hongyang6a355282009-04-06 19:01:13 -07008158 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07008159
8160 /* Configure DMA attributes. */
8161 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
8162 dev->features |= NETIF_F_HIGHDMA;
8163 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
8164 if (rc) {
8165 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008166 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008167 goto err_out_unmap;
8168 }
Yang Hongyang284901a2009-04-06 19:01:15 -07008169 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008170 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008171 goto err_out_unmap;
8172 }
8173
David S. Millerf86e82f2008-01-21 17:15:40 -08008174 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07008175 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008176
8177 /* 5706A0 may falsely detect SERR and PERR. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008178 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chane503e062012-12-06 10:33:08 +00008179 reg = BNX2_RD(bp, PCI_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07008180 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Michael Chane503e062012-12-06 10:33:08 +00008181 BNX2_WR(bp, PCI_COMMAND, reg);
Michael Chan4ce45e02012-12-06 10:33:10 +00008182 } else if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08008183 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07008184
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008185 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008186 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008187 goto err_out_unmap;
8188 }
8189
8190 bnx2_init_nvram(bp);
8191
Michael Chan2726d6e2008-01-29 21:35:05 -08008192 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08008193
Michael Chanaefd90e2012-06-16 15:45:43 +00008194 if (bnx2_reg_rd_ind(bp, BNX2_MCP_TOE_ID) & BNX2_MCP_TOE_ID_FUNCTION_ID)
8195 bp->func = 1;
8196
Michael Chane3648b32005-11-04 08:51:21 -08008197 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08008198 BNX2_SHM_HDR_SIGNATURE_SIG) {
Michael Chanaefd90e2012-06-16 15:45:43 +00008199 u32 off = bp->func << 2;
Michael Chan24cb2302007-01-25 15:49:56 -08008200
Michael Chan2726d6e2008-01-29 21:35:05 -08008201 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08008202 } else
Michael Chane3648b32005-11-04 08:51:21 -08008203 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8204
Michael Chanb6016b72005-05-26 13:03:09 -07008205 /* Get the permanent MAC address. First we need to make sure the
8206 * firmware is actually running.
8207 */
Michael Chan2726d6e2008-01-29 21:35:05 -08008208 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07008209
8210 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8211 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008212 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008213 rc = -ENODEV;
8214 goto err_out_unmap;
8215 }
8216
Michael Chan76d99062009-12-03 09:46:34 +00008217 bnx2_read_vpd_fw_ver(bp);
8218
8219 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08008220 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00008221 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008222 u8 num, k, skip0;
8223
Michael Chan76d99062009-12-03 09:46:34 +00008224 if (i == 0) {
8225 bp->fw_version[j++] = 'b';
8226 bp->fw_version[j++] = 'c';
8227 bp->fw_version[j++] = ' ';
8228 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008229 num = (u8) (reg >> (24 - (i * 8)));
8230 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8231 if (num >= k || !skip0 || k == 1) {
8232 bp->fw_version[j++] = (num / k) + '0';
8233 skip0 = 0;
8234 }
8235 }
8236 if (i != 2)
8237 bp->fw_version[j++] = '.';
8238 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008239 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008240 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8241 bp->wol = 1;
8242
8243 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008244 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008245
8246 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008247 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008248 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8249 break;
8250 msleep(10);
8251 }
8252 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008253 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008254 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8255 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8256 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008257 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008258
Michael Chan76d99062009-12-03 09:46:34 +00008259 if (j < 32)
8260 bp->fw_version[j++] = ' ';
8261 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008262 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan3aeb7d22011-07-20 14:55:25 +00008263 reg = be32_to_cpu(reg);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008264 memcpy(&bp->fw_version[j], &reg, 4);
8265 j += 4;
8266 }
8267 }
Michael Chanb6016b72005-05-26 13:03:09 -07008268
Michael Chan2726d6e2008-01-29 21:35:05 -08008269 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008270 bp->mac_addr[0] = (u8) (reg >> 8);
8271 bp->mac_addr[1] = (u8) reg;
8272
Michael Chan2726d6e2008-01-29 21:35:05 -08008273 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008274 bp->mac_addr[2] = (u8) (reg >> 24);
8275 bp->mac_addr[3] = (u8) (reg >> 16);
8276 bp->mac_addr[4] = (u8) (reg >> 8);
8277 bp->mac_addr[5] = (u8) reg;
8278
Michael Chan2bc40782012-12-06 10:33:09 +00008279 bp->tx_ring_size = BNX2_MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008280 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008281
Michael Chancf7474a2009-08-21 16:20:48 +00008282 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008283 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008284 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008285 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008286
Michael Chancf7474a2009-08-21 16:20:48 +00008287 bp->rx_quick_cons_trip_int = 2;
8288 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008289 bp->rx_ticks_int = 18;
8290 bp->rx_ticks = 18;
8291
Michael Chan7ea69202007-07-16 18:27:10 -07008292 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008293
Benjamin Liac392ab2008-09-18 16:40:49 -07008294 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008295
Michael Chan5b0c76a2005-11-04 08:45:49 -08008296 bp->phy_addr = 1;
8297
Michael Chanb6016b72005-05-26 13:03:09 -07008298 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008299 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan253c8b72007-01-08 19:56:01 -08008300 bnx2_get_5709_media(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00008301 else if (BNX2_CHIP_BOND(bp) & BNX2_CHIP_BOND_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008302 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008303
Michael Chan0d8a6572007-07-07 22:49:43 -07008304 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008305 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07008306 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008307 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008308 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008309 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008310 bp->wol = 0;
8311 }
Michael Chan4ce45e02012-12-06 10:33:10 +00008312 if (BNX2_CHIP(bp) == BNX2_CHIP_5706) {
Michael Chan38ea3682008-02-23 19:48:57 -08008313 /* Don't do parallel detect on this board because of
8314 * some board problems. The link will not go down
8315 * if we do parallel detect.
8316 */
8317 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8318 pdev->subsystem_device == 0x310c)
8319 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8320 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008321 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008322 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008323 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008324 }
Michael Chan4ce45e02012-12-06 10:33:10 +00008325 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5706 ||
8326 BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008327 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chan4ce45e02012-12-06 10:33:10 +00008328 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8329 (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax ||
8330 BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008331 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008332
Michael Chan7c62e832008-07-14 22:39:03 -07008333 bnx2_init_fw_cap(bp);
8334
Michael Chan4ce45e02012-12-06 10:33:10 +00008335 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
8336 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
8337 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1) ||
Michael Chane503e062012-12-06 10:33:08 +00008338 !(BNX2_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008339 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008340 bp->wol = 0;
8341 }
Michael Chandda1e392006-01-23 16:08:14 -08008342
Michael Chan6d5e85c2013-08-06 15:50:08 -07008343 if (bp->flags & BNX2_FLAG_NO_WOL)
8344 device_set_wakeup_capable(&bp->pdev->dev, false);
8345 else
8346 device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
8347
Michael Chan4ce45e02012-12-06 10:33:10 +00008348 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07008349 bp->tx_quick_cons_trip_int =
8350 bp->tx_quick_cons_trip;
8351 bp->tx_ticks_int = bp->tx_ticks;
8352 bp->rx_quick_cons_trip_int =
8353 bp->rx_quick_cons_trip;
8354 bp->rx_ticks_int = bp->rx_ticks;
8355 bp->comp_prod_trip_int = bp->comp_prod_trip;
8356 bp->com_ticks_int = bp->com_ticks;
8357 bp->cmd_ticks_int = bp->cmd_ticks;
8358 }
8359
Michael Chanf9317a42006-09-29 17:06:23 -07008360 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8361 *
8362 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8363 * with byte enables disabled on the unused 32-bit word. This is legal
8364 * but causes problems on the AMD 8132 which will eventually stop
8365 * responding after a while.
8366 *
8367 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008368 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008369 */
Michael Chan4ce45e02012-12-06 10:33:10 +00008370 if (BNX2_CHIP(bp) == BNX2_CHIP_5706 && disable_msi == 0) {
Michael Chanf9317a42006-09-29 17:06:23 -07008371 struct pci_dev *amd_8132 = NULL;
8372
8373 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8374 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8375 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008376
Auke Kok44c10132007-06-08 15:46:36 -07008377 if (amd_8132->revision >= 0x10 &&
8378 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008379 disable_msi = 1;
8380 pci_dev_put(amd_8132);
8381 break;
8382 }
8383 }
8384 }
8385
Michael Chandeaf3912007-07-07 22:48:00 -07008386 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008387 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8388
Michael Chancd339a02005-08-25 15:35:24 -07008389 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07008390 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008391 bp->timer.data = (unsigned long) bp;
8392 bp->timer.function = bnx2_timer;
8393
Michael Chan7625eb22011-06-08 19:29:36 +00008394#ifdef BCM_CNIC
Michael Chan41c21782011-07-13 17:24:22 +00008395 if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
8396 bp->cnic_eth_dev.max_iscsi_conn =
8397 (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
8398 BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +00008399 bp->cnic_probe = bnx2_cnic_probe;
Michael Chan7625eb22011-06-08 19:29:36 +00008400#endif
Michael Chanc239f272010-10-11 16:12:28 -07008401 pci_save_state(pdev);
8402
Michael Chanb6016b72005-05-26 13:03:09 -07008403 return 0;
8404
8405err_out_unmap:
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008406 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008407 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008408 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8409 }
Michael Chanc239f272010-10-11 16:12:28 -07008410
Francois Romieuc0357e92012-03-09 14:51:47 +01008411 pci_iounmap(pdev, bp->regview);
8412 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008413
8414err_out_release:
8415 pci_release_regions(pdev);
8416
8417err_out_disable:
8418 pci_disable_device(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008419
8420err_out:
8421 return rc;
8422}
8423
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008424static char *
Michael Chan883e5152007-05-03 13:25:11 -07008425bnx2_bus_string(struct bnx2 *bp, char *str)
8426{
8427 char *s = str;
8428
David S. Millerf86e82f2008-01-21 17:15:40 -08008429 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008430 s += sprintf(s, "PCI Express");
8431 } else {
8432 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008433 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008434 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008435 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008436 s += sprintf(s, " 32-bit");
8437 else
8438 s += sprintf(s, " 64-bit");
8439 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8440 }
8441 return str;
8442}
8443
Michael Chanf048fa92010-06-01 15:05:36 +00008444static void
8445bnx2_del_napi(struct bnx2 *bp)
8446{
8447 int i;
8448
8449 for (i = 0; i < bp->irq_nvecs; i++)
8450 netif_napi_del(&bp->bnx2_napi[i].napi);
8451}
8452
8453static void
Michael Chan35efa7c2007-12-20 19:56:37 -08008454bnx2_init_napi(struct bnx2 *bp)
8455{
Michael Chanb4b36042007-12-20 19:59:30 -08008456 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008457
Benjamin Li4327ba42010-03-23 13:13:11 +00008458 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008459 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8460 int (*poll)(struct napi_struct *, int);
8461
8462 if (i == 0)
8463 poll = bnx2_poll;
8464 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008465 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008466
8467 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008468 bnapi->bp = bp;
8469 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008470}
8471
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008472static const struct net_device_ops bnx2_netdev_ops = {
8473 .ndo_open = bnx2_open,
8474 .ndo_start_xmit = bnx2_start_xmit,
8475 .ndo_stop = bnx2_close,
Eric Dumazet5d07bf22010-07-08 04:08:43 +00008476 .ndo_get_stats64 = bnx2_get_stats64,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008477 .ndo_set_rx_mode = bnx2_set_rx_mode,
8478 .ndo_do_ioctl = bnx2_ioctl,
8479 .ndo_validate_addr = eth_validate_addr,
8480 .ndo_set_mac_address = bnx2_change_mac_addr,
8481 .ndo_change_mtu = bnx2_change_mtu,
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008482 .ndo_fix_features = bnx2_fix_features,
8483 .ndo_set_features = bnx2_set_features,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008484 .ndo_tx_timeout = bnx2_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008485#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008486 .ndo_poll_controller = poll_bnx2,
8487#endif
8488};
8489
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008490static int
Michael Chanb6016b72005-05-26 13:03:09 -07008491bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8492{
8493 static int version_printed = 0;
Francois Romieuc0357e92012-03-09 14:51:47 +01008494 struct net_device *dev;
Michael Chanb6016b72005-05-26 13:03:09 -07008495 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008496 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008497 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008498
8499 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008500 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008501
8502 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008503 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008504 if (!dev)
8505 return -ENOMEM;
8506
8507 rc = bnx2_init_board(pdev, dev);
Francois Romieuc0357e92012-03-09 14:51:47 +01008508 if (rc < 0)
8509 goto err_free;
Michael Chanb6016b72005-05-26 13:03:09 -07008510
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008511 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008512 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008513 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008514
Michael Chan972ec0d2006-01-23 16:12:43 -08008515 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008516
Michael Chan1b2f9222007-05-03 13:20:19 -07008517 pci_set_drvdata(pdev, dev);
8518
Joe Perchesd458cdf2013-10-01 19:04:40 -07008519 memcpy(dev->dev_addr, bp->mac_addr, ETH_ALEN);
Michael Chan1b2f9222007-05-03 13:20:19 -07008520
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008521 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
8522 NETIF_F_TSO | NETIF_F_TSO_ECN |
8523 NETIF_F_RXHASH | NETIF_F_RXCSUM;
8524
Michael Chan4ce45e02012-12-06 10:33:10 +00008525 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008526 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8527
8528 dev->vlan_features = dev->hw_features;
Patrick McHardyf6469682013-04-19 02:04:27 +00008529 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008530 dev->features |= dev->hw_features;
Jiri Pirko01789342011-08-16 06:29:00 +00008531 dev->priv_flags |= IFF_UNICAST_FLT;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008532
Michael Chanb6016b72005-05-26 13:03:09 -07008533 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008534 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008535 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008536 }
8537
Francois Romieuc0357e92012-03-09 14:51:47 +01008538 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
8539 "node addr %pM\n", board_info[ent->driver_data].name,
Michael Chan4ce45e02012-12-06 10:33:10 +00008540 ((BNX2_CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8541 ((BNX2_CHIP_ID(bp) & 0x0ff0) >> 4),
Francois Romieuc0357e92012-03-09 14:51:47 +01008542 bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
8543 pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008544
Michael Chanb6016b72005-05-26 13:03:09 -07008545 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008546
8547error:
Michael Chanfda4d852012-12-11 18:24:20 -08008548 pci_iounmap(pdev, bp->regview);
Michael Chan57579f72009-04-04 16:51:14 -07008549 pci_release_regions(pdev);
8550 pci_disable_device(pdev);
Francois Romieuc0357e92012-03-09 14:51:47 +01008551err_free:
Michael Chan57579f72009-04-04 16:51:14 -07008552 free_netdev(dev);
8553 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008554}
8555
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008556static void
Michael Chanb6016b72005-05-26 13:03:09 -07008557bnx2_remove_one(struct pci_dev *pdev)
8558{
8559 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008560 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008561
8562 unregister_netdev(dev);
8563
Neil Horman8333a462011-04-26 10:30:11 +00008564 del_timer_sync(&bp->timer);
Michael Chancd634012011-07-15 06:53:58 +00008565 cancel_work_sync(&bp->reset_task);
Neil Horman8333a462011-04-26 10:30:11 +00008566
Francois Romieuc0357e92012-03-09 14:51:47 +01008567 pci_iounmap(bp->pdev, bp->regview);
Michael Chanb6016b72005-05-26 13:03:09 -07008568
Michael Chan354fcd72010-01-17 07:30:44 +00008569 kfree(bp->temp_stats_blk);
8570
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008571 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008572 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008573 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8574 }
John Feeneycd709aa2010-08-22 17:45:53 +00008575
françois romieu7880b722011-09-30 00:36:52 +00008576 bnx2_release_firmware(bp);
8577
Michael Chanc239f272010-10-11 16:12:28 -07008578 free_netdev(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008579
Michael Chanb6016b72005-05-26 13:03:09 -07008580 pci_release_regions(pdev);
8581 pci_disable_device(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008582}
8583
8584static int
Michael Chan28fb4eb2013-08-06 15:50:10 -07008585bnx2_suspend(struct device *device)
Michael Chanb6016b72005-05-26 13:03:09 -07008586{
Michael Chan28fb4eb2013-08-06 15:50:10 -07008587 struct pci_dev *pdev = to_pci_dev(device);
Michael Chanb6016b72005-05-26 13:03:09 -07008588 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008589 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008590
Michael Chan28fb4eb2013-08-06 15:50:10 -07008591 if (netif_running(dev)) {
8592 cancel_work_sync(&bp->reset_task);
8593 bnx2_netif_stop(bp, true);
8594 netif_device_detach(dev);
8595 del_timer_sync(&bp->timer);
8596 bnx2_shutdown_chip(bp);
8597 __bnx2_free_irq(bp);
8598 bnx2_free_skbs(bp);
8599 }
8600 bnx2_setup_wol(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008601 return 0;
8602}
8603
8604static int
Michael Chan28fb4eb2013-08-06 15:50:10 -07008605bnx2_resume(struct device *device)
Michael Chanb6016b72005-05-26 13:03:09 -07008606{
Michael Chan28fb4eb2013-08-06 15:50:10 -07008607 struct pci_dev *pdev = to_pci_dev(device);
Michael Chanb6016b72005-05-26 13:03:09 -07008608 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008609 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008610
8611 if (!netif_running(dev))
8612 return 0;
8613
Pavel Machek829ca9a2005-09-03 15:56:56 -07008614 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008615 netif_device_attach(dev);
Michael Chan28fb4eb2013-08-06 15:50:10 -07008616 bnx2_request_irq(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07008617 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00008618 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008619 return 0;
8620}
8621
Michael Chan28fb4eb2013-08-06 15:50:10 -07008622#ifdef CONFIG_PM_SLEEP
8623static SIMPLE_DEV_PM_OPS(bnx2_pm_ops, bnx2_suspend, bnx2_resume);
8624#define BNX2_PM_OPS (&bnx2_pm_ops)
8625
8626#else
8627
8628#define BNX2_PM_OPS NULL
8629
8630#endif /* CONFIG_PM_SLEEP */
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008631/**
8632 * bnx2_io_error_detected - called when PCI error is detected
8633 * @pdev: Pointer to PCI device
8634 * @state: The current pci connection state
8635 *
8636 * This function is called after a PCI bus error affecting
8637 * this device has been detected.
8638 */
8639static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8640 pci_channel_state_t state)
8641{
8642 struct net_device *dev = pci_get_drvdata(pdev);
8643 struct bnx2 *bp = netdev_priv(dev);
8644
8645 rtnl_lock();
8646 netif_device_detach(dev);
8647
Dean Nelson2ec3de22009-07-31 09:13:18 +00008648 if (state == pci_channel_io_perm_failure) {
8649 rtnl_unlock();
8650 return PCI_ERS_RESULT_DISCONNECT;
8651 }
8652
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008653 if (netif_running(dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00008654 bnx2_netif_stop(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008655 del_timer_sync(&bp->timer);
8656 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8657 }
8658
8659 pci_disable_device(pdev);
8660 rtnl_unlock();
8661
8662 /* Request a slot slot reset. */
8663 return PCI_ERS_RESULT_NEED_RESET;
8664}
8665
8666/**
8667 * bnx2_io_slot_reset - called after the pci bus has been reset.
8668 * @pdev: Pointer to PCI device
8669 *
8670 * Restart the card from scratch, as if from a cold-boot.
8671 */
8672static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8673{
8674 struct net_device *dev = pci_get_drvdata(pdev);
8675 struct bnx2 *bp = netdev_priv(dev);
Michael Chan02481bc2013-08-06 15:50:07 -07008676 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
8677 int err = 0;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008678
8679 rtnl_lock();
8680 if (pci_enable_device(pdev)) {
8681 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008682 "Cannot re-enable PCI device after reset\n");
John Feeneycd709aa2010-08-22 17:45:53 +00008683 } else {
8684 pci_set_master(pdev);
8685 pci_restore_state(pdev);
8686 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008687
Michael Chan25bfb1d2013-08-06 15:50:11 -07008688 if (netif_running(dev))
Michael Chan02481bc2013-08-06 15:50:07 -07008689 err = bnx2_init_nic(bp, 1);
Michael Chan25bfb1d2013-08-06 15:50:11 -07008690
Michael Chan02481bc2013-08-06 15:50:07 -07008691 if (!err)
8692 result = PCI_ERS_RESULT_RECOVERED;
8693 }
8694
8695 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(dev)) {
8696 bnx2_napi_enable(bp);
8697 dev_close(dev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008698 }
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008699 rtnl_unlock();
John Feeneycd709aa2010-08-22 17:45:53 +00008700
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008701 if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
Michael Chanc239f272010-10-11 16:12:28 -07008702 return result;
8703
John Feeneycd709aa2010-08-22 17:45:53 +00008704 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8705 if (err) {
8706 dev_err(&pdev->dev,
8707 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8708 err); /* non-fatal, continue */
8709 }
8710
8711 return result;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008712}
8713
8714/**
8715 * bnx2_io_resume - called when traffic can start flowing again.
8716 * @pdev: Pointer to PCI device
8717 *
8718 * This callback is called when the error recovery driver tells us that
8719 * its OK to resume normal operation.
8720 */
8721static void bnx2_io_resume(struct pci_dev *pdev)
8722{
8723 struct net_device *dev = pci_get_drvdata(pdev);
8724 struct bnx2 *bp = netdev_priv(dev);
8725
8726 rtnl_lock();
8727 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00008728 bnx2_netif_start(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008729
8730 netif_device_attach(dev);
8731 rtnl_unlock();
8732}
8733
Michael Chan25bfb1d2013-08-06 15:50:11 -07008734static void bnx2_shutdown(struct pci_dev *pdev)
8735{
8736 struct net_device *dev = pci_get_drvdata(pdev);
8737 struct bnx2 *bp;
8738
8739 if (!dev)
8740 return;
8741
8742 bp = netdev_priv(dev);
8743 if (!bp)
8744 return;
8745
8746 rtnl_lock();
8747 if (netif_running(dev))
8748 dev_close(bp->dev);
8749
8750 if (system_state == SYSTEM_POWER_OFF)
8751 bnx2_set_power_state(bp, PCI_D3hot);
8752
8753 rtnl_unlock();
8754}
8755
Michael Chanfda4d852012-12-11 18:24:20 -08008756static const struct pci_error_handlers bnx2_err_handler = {
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008757 .error_detected = bnx2_io_error_detected,
8758 .slot_reset = bnx2_io_slot_reset,
8759 .resume = bnx2_io_resume,
8760};
8761
Michael Chanb6016b72005-05-26 13:03:09 -07008762static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008763 .name = DRV_MODULE_NAME,
8764 .id_table = bnx2_pci_tbl,
8765 .probe = bnx2_init_one,
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008766 .remove = bnx2_remove_one,
Michael Chan28fb4eb2013-08-06 15:50:10 -07008767 .driver.pm = BNX2_PM_OPS,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008768 .err_handler = &bnx2_err_handler,
Michael Chan25bfb1d2013-08-06 15:50:11 -07008769 .shutdown = bnx2_shutdown,
Michael Chanb6016b72005-05-26 13:03:09 -07008770};
8771
Peter Hüwe5a4123f2013-05-21 12:58:05 +00008772module_pci_driver(bnx2_pci_driver);