blob: 8c504f562e9dcdb5c5fd2a9b88ab591dd763782c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright 2001 MontaVista Software Inc.
3 * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
4 *
5 * Copyright (C) 2001 Ralf Baechle
Ralf Baechle70342282013-01-22 12:59:30 +01006 * Copyright (C) 2005 MIPS Technologies, Inc. All rights reserved.
7 * Author: Maciej W. Rozycki <macro@mips.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This file define the irq handler for MIPS CPU interrupts.
10 *
Ralf Baechle70342282013-01-22 12:59:30 +010011 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
15 */
16
17/*
18 * Almost all MIPS CPUs define 8 interrupt sources. They are typically
19 * level triggered (i.e., cannot be cleared from CPU; must be cleared from
20 * device). The first two are software interrupts which we don't really
21 * use or support. The last one is usually the CPU timer interrupt if
22 * counter register is present or, for CPUs with an external FPU, by
23 * convention it's the FPU exception interrupt.
24 *
25 * Don't even think about using this on SMP. You have been warned.
26 *
27 * This file exports one global function:
Atsushi Nemoto97dcb822007-01-08 02:14:29 +090028 * void mips_cpu_irq_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 */
30#include <linux/init.h>
31#include <linux/interrupt.h>
32#include <linux/kernel.h>
David Howellsca4d3e672010-10-07 14:08:54 +010033#include <linux/irq.h>
Joel Porquet41a83e02015-07-07 17:11:46 -040034#include <linux/irqchip.h>
Gabor Juhos0916b462013-01-31 12:20:43 +000035#include <linux/irqdomain.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37#include <asm/irq_cpu.h>
38#include <asm/mipsregs.h>
Ralf Baechled03d0a52005-08-17 13:44:26 +000039#include <asm/mipsmtregs.h>
Andrew Brestickerf64e55d2014-09-18 14:47:10 -070040#include <asm/setup.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Thomas Gleixnera93951c2011-03-23 21:09:02 +000042static inline void unmask_mips_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070043{
Thomas Gleixnera93951c2011-03-23 21:09:02 +000044 set_c0_status(0x100 << (d->irq - MIPS_CPU_IRQ_BASE));
Ralf Baechle569f75b2005-07-13 18:20:33 +000045 irq_enable_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -070046}
47
Thomas Gleixnera93951c2011-03-23 21:09:02 +000048static inline void mask_mips_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070049{
Thomas Gleixnera93951c2011-03-23 21:09:02 +000050 clear_c0_status(0x100 << (d->irq - MIPS_CPU_IRQ_BASE));
Ralf Baechle569f75b2005-07-13 18:20:33 +000051 irq_disable_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -070052}
53
Ralf Baechle94dee172006-07-02 14:41:42 +010054static struct irq_chip mips_cpu_irq_controller = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +090055 .name = "MIPS",
Thomas Gleixnera93951c2011-03-23 21:09:02 +000056 .irq_ack = mask_mips_irq,
57 .irq_mask = mask_mips_irq,
58 .irq_mask_ack = mask_mips_irq,
59 .irq_unmask = unmask_mips_irq,
60 .irq_eoi = unmask_mips_irq,
Felix Fietkaua3e6c1e2015-01-15 19:05:28 +010061 .irq_disable = mask_mips_irq,
62 .irq_enable = unmask_mips_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063};
64
Ralf Baechled03d0a52005-08-17 13:44:26 +000065/*
66 * Basically the same as above but taking care of all the MT stuff
67 */
68
Thomas Gleixnera93951c2011-03-23 21:09:02 +000069static unsigned int mips_mt_cpu_irq_startup(struct irq_data *d)
Ralf Baechled03d0a52005-08-17 13:44:26 +000070{
71 unsigned int vpflags = dvpe();
72
Thomas Gleixnera93951c2011-03-23 21:09:02 +000073 clear_c0_cause(0x100 << (d->irq - MIPS_CPU_IRQ_BASE));
Ralf Baechled03d0a52005-08-17 13:44:26 +000074 evpe(vpflags);
Thomas Gleixnera93951c2011-03-23 21:09:02 +000075 unmask_mips_irq(d);
Ralf Baechled03d0a52005-08-17 13:44:26 +000076 return 0;
77}
78
Ralf Baechled03d0a52005-08-17 13:44:26 +000079/*
80 * While we ack the interrupt interrupts are disabled and thus we don't need
81 * to deal with concurrency issues. Same for mips_cpu_irq_end.
82 */
Thomas Gleixnera93951c2011-03-23 21:09:02 +000083static void mips_mt_cpu_irq_ack(struct irq_data *d)
Ralf Baechled03d0a52005-08-17 13:44:26 +000084{
85 unsigned int vpflags = dvpe();
Thomas Gleixnera93951c2011-03-23 21:09:02 +000086 clear_c0_cause(0x100 << (d->irq - MIPS_CPU_IRQ_BASE));
Ralf Baechled03d0a52005-08-17 13:44:26 +000087 evpe(vpflags);
Thomas Gleixnera93951c2011-03-23 21:09:02 +000088 mask_mips_irq(d);
Ralf Baechled03d0a52005-08-17 13:44:26 +000089}
90
Ralf Baechle94dee172006-07-02 14:41:42 +010091static struct irq_chip mips_mt_cpu_irq_controller = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +090092 .name = "MIPS",
Thomas Gleixnera93951c2011-03-23 21:09:02 +000093 .irq_startup = mips_mt_cpu_irq_startup,
94 .irq_ack = mips_mt_cpu_irq_ack,
95 .irq_mask = mask_mips_irq,
96 .irq_mask_ack = mips_mt_cpu_irq_ack,
97 .irq_unmask = unmask_mips_irq,
98 .irq_eoi = unmask_mips_irq,
Felix Fietkaua3e6c1e2015-01-15 19:05:28 +010099 .irq_disable = mask_mips_irq,
100 .irq_enable = unmask_mips_irq,
Ralf Baechled03d0a52005-08-17 13:44:26 +0000101};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Andrew Bresticker85f7cda2014-09-18 14:47:09 -0700103asmlinkage void __weak plat_irq_dispatch(void)
104{
105 unsigned long pending = read_c0_cause() & read_c0_status() & ST0_IM;
106 int irq;
107
108 if (!pending) {
109 spurious_interrupt();
110 return;
111 }
112
113 pending >>= CAUSEB_IP;
114 while (pending) {
115 irq = fls(pending) - 1;
116 do_IRQ(MIPS_CPU_IRQ_BASE + irq);
117 pending &= ~BIT(irq);
118 }
119}
120
Gabor Juhos0916b462013-01-31 12:20:43 +0000121static int mips_cpu_intc_map(struct irq_domain *d, unsigned int irq,
122 irq_hw_number_t hw)
123{
124 static struct irq_chip *chip;
125
126 if (hw < 2 && cpu_has_mipsmt) {
127 /* Software interrupts are used for MT/CMT IPI */
128 chip = &mips_mt_cpu_irq_controller;
129 } else {
130 chip = &mips_cpu_irq_controller;
131 }
132
Andrew Brestickerf64e55d2014-09-18 14:47:10 -0700133 if (cpu_has_vint)
134 set_vi_handler(hw, plat_irq_dispatch);
135
Gabor Juhos0916b462013-01-31 12:20:43 +0000136 irq_set_chip_and_handler(irq, chip, handle_percpu_irq);
137
138 return 0;
139}
140
141static const struct irq_domain_ops mips_cpu_intc_irq_domain_ops = {
142 .map = mips_cpu_intc_map,
143 .xlate = irq_domain_xlate_onecell,
144};
145
Andrew Bresticker0f84c302014-09-18 14:47:07 -0700146static void __init __mips_cpu_irq_init(struct device_node *of_node)
Gabor Juhos0916b462013-01-31 12:20:43 +0000147{
148 struct irq_domain *domain;
149
150 /* Mask interrupts. */
151 clear_c0_status(ST0_IM);
152 clear_c0_cause(CAUSEF_IP);
153
154 domain = irq_domain_add_legacy(of_node, 8, MIPS_CPU_IRQ_BASE, 0,
155 &mips_cpu_intc_irq_domain_ops, NULL);
156 if (!domain)
Ralf Baechlef7777dc2013-09-18 16:05:26 +0200157 panic("Failed to add irqdomain for MIPS CPU");
Andrew Bresticker0f84c302014-09-18 14:47:07 -0700158}
Gabor Juhos0916b462013-01-31 12:20:43 +0000159
Andrew Bresticker0f84c302014-09-18 14:47:07 -0700160void __init mips_cpu_irq_init(void)
161{
162 __mips_cpu_irq_init(NULL);
163}
164
Andrew Brestickerafe8dc22014-09-18 14:47:08 -0700165int __init mips_cpu_irq_of_init(struct device_node *of_node,
166 struct device_node *parent)
Andrew Bresticker0f84c302014-09-18 14:47:07 -0700167{
168 __mips_cpu_irq_init(of_node);
Gabor Juhos0916b462013-01-31 12:20:43 +0000169 return 0;
170}
Paul Burton892b8cf2015-05-24 16:11:16 +0100171IRQCHIP_DECLARE(cpu_intc, "mti,cpu-interrupt-controller", mips_cpu_irq_of_init);