blob: 5d7681be058027534724b4efd0bb6ef2790f1de3 [file] [log] [blame]
John Linnb85a3ef2011-06-20 11:47:27 -06001/*
2 * Copyright (C) 2011 Xilinx
3 *
4 * This software is licensed under the terms of the GNU General Public
5 * License version 2, as published by the Free Software Foundation, and
6 * may be copied, distributed, and modified under those terms.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
Josh Cartwrighte06f1a92012-10-31 12:24:48 -060013/include/ "skeleton.dtsi"
John Linnb85a3ef2011-06-20 11:47:27 -060014
John Linnb85a3ef2011-06-20 11:47:27 -060015/ {
Josh Cartwrighte06f1a92012-10-31 12:24:48 -060016 compatible = "xlnx,zynq-7000";
John Linnb85a3ef2011-06-20 11:47:27 -060017
Soren Brinkmann41e4cdb2013-11-26 17:04:49 -080018 cpus {
19 #address-cells = <1>;
20 #size-cells = <0>;
21
22 cpu@0 {
23 compatible = "arm,cortex-a9";
24 device_type = "cpu";
25 reg = <0>;
26 clocks = <&clkc 3>;
27 };
28
29 cpu@1 {
30 compatible = "arm,cortex-a9";
31 device_type = "cpu";
32 reg = <1>;
33 clocks = <&clkc 3>;
34 };
35 };
36
Michal Simek268a8202013-03-20 13:37:01 +010037 pmu {
38 compatible = "arm,cortex-a9-pmu";
39 interrupts = <0 5 4>, <0 6 4>;
40 interrupt-parent = <&intc>;
41 reg = < 0xf8891000 0x1000 0xf8893000 0x1000 >;
42 };
43
John Linnb85a3ef2011-06-20 11:47:27 -060044 amba {
45 compatible = "simple-bus";
46 #address-cells = <1>;
47 #size-cells = <1>;
Josh Cartwrighte06f1a92012-10-31 12:24:48 -060048 interrupt-parent = <&intc>;
John Linnb85a3ef2011-06-20 11:47:27 -060049 ranges;
50
51 intc: interrupt-controller@f8f01000 {
Josh Cartwrightf447ed22012-10-17 19:46:49 -050052 compatible = "arm,cortex-a9-gic";
53 #interrupt-cells = <3>;
54 #address-cells = <1>;
John Linnb85a3ef2011-06-20 11:47:27 -060055 interrupt-controller;
Josh Cartwrightf447ed22012-10-17 19:46:49 -050056 reg = <0xF8F01000 0x1000>,
57 <0xF8F00100 0x100>;
John Linnb85a3ef2011-06-20 11:47:27 -060058 };
59
Josh Cartwright0fcfdbc2012-10-23 17:34:22 -050060 L2: cache-controller {
61 compatible = "arm,pl310-cache";
62 reg = <0xF8F02000 0x1000>;
Soren Brinkmann39c41df92013-07-31 16:24:59 -070063 arm,data-latency = <3 2 2>;
64 arm,tag-latency = <2 2 2>;
Josh Cartwright0fcfdbc2012-10-23 17:34:22 -050065 cache-unified;
66 cache-level = <2>;
67 };
68
John Linnb85a3ef2011-06-20 11:47:27 -060069 uart0: uart@e0000000 {
70 compatible = "xlnx,xuartps";
Soren Brinkmannec11ebc2013-06-13 09:37:16 -070071 status = "disabled";
Soren Brinkmann30e1e282013-05-13 10:46:38 -070072 clocks = <&clkc 23>, <&clkc 40>;
73 clock-names = "ref_clk", "aper_clk";
John Linnb85a3ef2011-06-20 11:47:27 -060074 reg = <0xE0000000 0x1000>;
Josh Cartwrightf447ed22012-10-17 19:46:49 -050075 interrupts = <0 27 4>;
John Linnb85a3ef2011-06-20 11:47:27 -060076 };
Josh Cartwright78d67852012-10-31 13:45:17 -060077
78 uart1: uart@e0001000 {
79 compatible = "xlnx,xuartps";
Soren Brinkmannec11ebc2013-06-13 09:37:16 -070080 status = "disabled";
Soren Brinkmann30e1e282013-05-13 10:46:38 -070081 clocks = <&clkc 24>, <&clkc 41>;
82 clock-names = "ref_clk", "aper_clk";
Josh Cartwright78d67852012-10-31 13:45:17 -060083 reg = <0xE0001000 0x1000>;
84 interrupts = <0 50 4>;
Josh Cartwright78d67852012-10-31 13:45:17 -060085 };
Josh Cartwright0f586fb2012-11-08 12:04:26 -060086
Steffen Trumtrar982264c2013-12-11 09:29:49 -080087 gem0: ethernet@e000b000 {
88 compatible = "cdns,gem";
89 reg = <0xe000b000 0x4000>;
90 status = "disabled";
91 interrupts = <0 22 4>;
92 clocks = <&clkc 30>, <&clkc 30>, <&clkc 13>;
93 clock-names = "pclk", "hclk", "tx_clk";
94 };
95
96 gem1: ethernet@e000c000 {
97 compatible = "cdns,gem";
98 reg = <0xe000c000 0x4000>;
99 status = "disabled";
100 interrupts = <0 45 4>;
101 clocks = <&clkc 31>, <&clkc 31>, <&clkc 14>;
102 clock-names = "pclk", "hclk", "tx_clk";
103 };
104
Josh Cartwright0f586fb2012-11-08 12:04:26 -0600105 slcr: slcr@f8000000 {
106 compatible = "xlnx,zynq-slcr";
107 reg = <0xF8000000 0x1000>;
108
109 clocks {
110 #address-cells = <1>;
111 #size-cells = <0>;
112
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700113 clkc: clkc {
Josh Cartwright0f586fb2012-11-08 12:04:26 -0600114 #clock-cells = <1>;
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700115 compatible = "xlnx,ps7-clkc";
116 ps-clk-frequency = <33333333>;
117 clock-output-names = "armpll", "ddrpll", "iopll", "cpu_6or4x",
118 "cpu_3or2x", "cpu_2x", "cpu_1x", "ddr2x", "ddr3x",
119 "dci", "lqspi", "smc", "pcap", "gem0", "gem1",
120 "fclk0", "fclk1", "fclk2", "fclk3", "can0", "can1",
121 "sdio0", "sdio1", "uart0", "uart1", "spi0", "spi1",
122 "dma", "usb0_aper", "usb1_aper", "gem0_aper",
123 "gem1_aper", "sdio0_aper", "sdio1_aper",
124 "spi0_aper", "spi1_aper", "can0_aper", "can1_aper",
125 "i2c0_aper", "i2c1_aper", "uart0_aper", "uart1_aper",
126 "gpio_aper", "lqspi_aper", "smc_aper", "swdt",
127 "dbg_trc", "dbg_apb";
Josh Cartwright0f586fb2012-11-08 12:04:26 -0600128 };
129 };
130 };
Josh Cartwright91dc9852012-10-31 13:56:14 -0600131
Soren Brinkmannfa94bd52013-09-18 11:48:38 -0700132 global_timer: timer@f8f00200 {
133 compatible = "arm,cortex-a9-global-timer";
134 reg = <0xf8f00200 0x20>;
135 interrupts = <1 11 0x301>;
136 interrupt-parent = <&intc>;
137 clocks = <&clkc 4>;
138 };
139
Josh Cartwright91dc9852012-10-31 13:56:14 -0600140 ttc0: ttc0@f8001000 {
Michal Simeke9329002013-03-20 10:15:28 +0100141 interrupt-parent = <&intc>;
142 interrupts = < 0 10 4 0 11 4 0 12 4 >;
143 compatible = "cdns,ttc";
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700144 clocks = <&clkc 6>;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600145 reg = <0xF8001000 0x1000>;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600146 };
147
148 ttc1: ttc1@f8002000 {
Michal Simeke9329002013-03-20 10:15:28 +0100149 interrupt-parent = <&intc>;
150 interrupts = < 0 37 4 0 38 4 0 39 4 >;
151 compatible = "cdns,ttc";
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700152 clocks = <&clkc 6>;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600153 reg = <0xF8002000 0x1000>;
Josh Cartwright91dc9852012-10-31 13:56:14 -0600154 };
Michal Simek2f34e0a2013-03-27 13:36:39 +0100155 scutimer: scutimer@f8f00600 {
156 interrupt-parent = <&intc>;
157 interrupts = < 1 13 0x301 >;
158 compatible = "arm,cortex-a9-twd-timer";
159 reg = < 0xf8f00600 0x20 >;
Soren Brinkmann30e1e282013-05-13 10:46:38 -0700160 clocks = <&clkc 4>;
Michal Simek2f34e0a2013-03-27 13:36:39 +0100161 } ;
John Linnb85a3ef2011-06-20 11:47:27 -0600162 };
163};