Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1 | /**************************************************************************** |
Ben Hutchings | f7a6d2c | 2013-08-29 23:32:48 +0100 | [diff] [blame] | 2 | * Driver for Solarflare network controllers and boards |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 3 | * Copyright 2005-2006 Fen Systems Ltd. |
Ben Hutchings | f7a6d2c | 2013-08-29 23:32:48 +0100 | [diff] [blame] | 4 | * Copyright 2006-2013 Solarflare Communications Inc. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License version 2 as published |
| 8 | * by the Free Software Foundation, incorporated herein by reference. |
| 9 | */ |
| 10 | |
Ben Hutchings | 744093c | 2009-11-29 15:12:08 +0000 | [diff] [blame] | 11 | #ifndef EFX_NIC_H |
| 12 | #define EFX_NIC_H |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 13 | |
Stuart Hodgson | 7c236c4 | 2012-09-03 11:09:36 +0100 | [diff] [blame] | 14 | #include <linux/net_tstamp.h> |
Ben Hutchings | 5c16a96 | 2009-11-23 16:05:28 +0000 | [diff] [blame] | 15 | #include <linux/i2c-algo-bit.h> |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 16 | #include "net_driver.h" |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 17 | #include "efx.h" |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 18 | #include "mcdi.h" |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 19 | |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 20 | enum { |
| 21 | EFX_REV_FALCON_A0 = 0, |
| 22 | EFX_REV_FALCON_A1 = 1, |
| 23 | EFX_REV_FALCON_B0 = 2, |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 24 | EFX_REV_SIENA_A0 = 3, |
Ben Hutchings | 8127d66 | 2013-08-29 19:19:29 +0100 | [diff] [blame] | 25 | EFX_REV_HUNT_A0 = 4, |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 26 | }; |
| 27 | |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 28 | static inline int efx_nic_rev(struct efx_nic *efx) |
Ben Hutchings | 5566861 | 2008-05-16 21:16:10 +0100 | [diff] [blame] | 29 | { |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 30 | return efx->type->revision; |
Ben Hutchings | 5566861 | 2008-05-16 21:16:10 +0100 | [diff] [blame] | 31 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 32 | |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 33 | u32 efx_farch_fpga_ver(struct efx_nic *efx); |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 34 | |
| 35 | /* NIC has two interlinked PCI functions for the same port. */ |
| 36 | static inline bool efx_nic_is_dual_func(struct efx_nic *efx) |
| 37 | { |
| 38 | return efx_nic_rev(efx) < EFX_REV_FALCON_B0; |
| 39 | } |
| 40 | |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 41 | /* Read the current event from the event queue */ |
| 42 | static inline efx_qword_t *efx_event(struct efx_channel *channel, |
| 43 | unsigned int index) |
| 44 | { |
| 45 | return ((efx_qword_t *) (channel->eventq.buf.addr)) + |
| 46 | (index & channel->eventq_mask); |
| 47 | } |
| 48 | |
| 49 | /* See if an event is present |
| 50 | * |
| 51 | * We check both the high and low dword of the event for all ones. We |
| 52 | * wrote all ones when we cleared the event, and no valid event can |
| 53 | * have all ones in either its high or low dwords. This approach is |
| 54 | * robust against reordering. |
| 55 | * |
| 56 | * Note that using a single 64-bit comparison is incorrect; even |
| 57 | * though the CPU read will be atomic, the DMA write may not be. |
| 58 | */ |
| 59 | static inline int efx_event_present(efx_qword_t *event) |
| 60 | { |
| 61 | return !(EFX_DWORD_IS_ALL_ONES(event->dword[0]) | |
| 62 | EFX_DWORD_IS_ALL_ONES(event->dword[1])); |
| 63 | } |
| 64 | |
| 65 | /* Returns a pointer to the specified transmit descriptor in the TX |
| 66 | * descriptor queue belonging to the specified channel. |
| 67 | */ |
| 68 | static inline efx_qword_t * |
| 69 | efx_tx_desc(struct efx_tx_queue *tx_queue, unsigned int index) |
| 70 | { |
| 71 | return ((efx_qword_t *) (tx_queue->txd.buf.addr)) + index; |
| 72 | } |
| 73 | |
Ben Hutchings | 306a278 | 2013-06-28 21:47:15 +0100 | [diff] [blame] | 74 | /* Report whether the NIC considers this TX queue empty, given the |
| 75 | * write_count used for the last doorbell push. May return false |
| 76 | * negative. |
| 77 | */ |
| 78 | static inline bool __efx_nic_tx_is_empty(struct efx_tx_queue *tx_queue, |
| 79 | unsigned int write_count) |
| 80 | { |
| 81 | unsigned int empty_read_count = ACCESS_ONCE(tx_queue->empty_read_count); |
| 82 | |
| 83 | if (empty_read_count == 0) |
| 84 | return false; |
| 85 | |
| 86 | return ((empty_read_count ^ write_count) & ~EFX_EMPTY_COUNT_VALID) == 0; |
| 87 | } |
| 88 | |
| 89 | static inline bool efx_nic_tx_is_empty(struct efx_tx_queue *tx_queue) |
| 90 | { |
| 91 | return __efx_nic_tx_is_empty(tx_queue, tx_queue->write_count); |
| 92 | } |
| 93 | |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 94 | /* Decide whether to push a TX descriptor to the NIC vs merely writing |
| 95 | * the doorbell. This can reduce latency when we are adding a single |
| 96 | * descriptor to an empty queue, but is otherwise pointless. Further, |
| 97 | * Falcon and Siena have hardware bugs (SF bug 33851) that may be |
| 98 | * triggered if we don't check this. |
| 99 | */ |
| 100 | static inline bool efx_nic_may_push_tx_desc(struct efx_tx_queue *tx_queue, |
| 101 | unsigned int write_count) |
| 102 | { |
Ben Hutchings | 306a278 | 2013-06-28 21:47:15 +0100 | [diff] [blame] | 103 | bool was_empty = __efx_nic_tx_is_empty(tx_queue, write_count); |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 104 | |
| 105 | tx_queue->empty_read_count = 0; |
Ben Hutchings | 306a278 | 2013-06-28 21:47:15 +0100 | [diff] [blame] | 106 | return was_empty && tx_queue->write_count - write_count == 1; |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 107 | } |
| 108 | |
| 109 | /* Returns a pointer to the specified descriptor in the RX descriptor queue */ |
| 110 | static inline efx_qword_t * |
| 111 | efx_rx_desc(struct efx_rx_queue *rx_queue, unsigned int index) |
| 112 | { |
| 113 | return ((efx_qword_t *) (rx_queue->rxd.buf.addr)) + index; |
| 114 | } |
| 115 | |
Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 116 | enum { |
| 117 | PHY_TYPE_NONE = 0, |
| 118 | PHY_TYPE_TXC43128 = 1, |
| 119 | PHY_TYPE_88E1111 = 2, |
| 120 | PHY_TYPE_SFX7101 = 3, |
| 121 | PHY_TYPE_QT2022C2 = 4, |
| 122 | PHY_TYPE_PM8358 = 6, |
| 123 | PHY_TYPE_SFT9001A = 8, |
| 124 | PHY_TYPE_QT2025C = 9, |
| 125 | PHY_TYPE_SFT9001B = 10, |
| 126 | }; |
| 127 | |
| 128 | #define FALCON_XMAC_LOOPBACKS \ |
| 129 | ((1 << LOOPBACK_XGMII) | \ |
| 130 | (1 << LOOPBACK_XGXS) | \ |
| 131 | (1 << LOOPBACK_XAUI)) |
| 132 | |
Ben Hutchings | 5b6262d | 2012-02-02 21:21:15 +0000 | [diff] [blame] | 133 | /* Alignment of PCIe DMA boundaries (4KB) */ |
| 134 | #define EFX_PAGE_SIZE 4096 |
| 135 | /* Size and alignment of buffer table entries (same) */ |
| 136 | #define EFX_BUF_SIZE EFX_PAGE_SIZE |
| 137 | |
Ben Hutchings | 5c16a96 | 2009-11-23 16:05:28 +0000 | [diff] [blame] | 138 | /** |
Ben Hutchings | 44838a4 | 2009-11-25 16:09:41 +0000 | [diff] [blame] | 139 | * struct falcon_board_type - board operations and type information |
| 140 | * @id: Board type id, as found in NVRAM |
Ben Hutchings | 3759433 | 2009-11-23 16:05:45 +0000 | [diff] [blame] | 141 | * @init: Allocate resources and initialise peripheral hardware |
| 142 | * @init_phy: Do board-specific PHY initialisation |
Ben Hutchings | 44838a4 | 2009-11-25 16:09:41 +0000 | [diff] [blame] | 143 | * @fini: Shut down hardware and free resources |
Ben Hutchings | 3759433 | 2009-11-23 16:05:45 +0000 | [diff] [blame] | 144 | * @set_id_led: Set state of identifying LED or revert to automatic function |
| 145 | * @monitor: Board-specific health check function |
Ben Hutchings | 44838a4 | 2009-11-25 16:09:41 +0000 | [diff] [blame] | 146 | */ |
| 147 | struct falcon_board_type { |
| 148 | u8 id; |
Ben Hutchings | 44838a4 | 2009-11-25 16:09:41 +0000 | [diff] [blame] | 149 | int (*init) (struct efx_nic *nic); |
| 150 | void (*init_phy) (struct efx_nic *efx); |
| 151 | void (*fini) (struct efx_nic *nic); |
| 152 | void (*set_id_led) (struct efx_nic *efx, enum efx_led_mode mode); |
| 153 | int (*monitor) (struct efx_nic *nic); |
| 154 | }; |
| 155 | |
| 156 | /** |
| 157 | * struct falcon_board - board information |
| 158 | * @type: Type of board |
| 159 | * @major: Major rev. ('A', 'B' ...) |
| 160 | * @minor: Minor rev. (0, 1, ...) |
Ben Hutchings | e775fb9 | 2009-11-23 16:06:02 +0000 | [diff] [blame] | 161 | * @i2c_adap: I2C adapter for on-board peripherals |
| 162 | * @i2c_data: Data for bit-banging algorithm |
Ben Hutchings | 3759433 | 2009-11-23 16:05:45 +0000 | [diff] [blame] | 163 | * @hwmon_client: I2C client for hardware monitor |
| 164 | * @ioexp_client: I2C client for power/port control |
| 165 | */ |
| 166 | struct falcon_board { |
Ben Hutchings | 44838a4 | 2009-11-25 16:09:41 +0000 | [diff] [blame] | 167 | const struct falcon_board_type *type; |
Ben Hutchings | 3759433 | 2009-11-23 16:05:45 +0000 | [diff] [blame] | 168 | int major; |
| 169 | int minor; |
Ben Hutchings | e775fb9 | 2009-11-23 16:06:02 +0000 | [diff] [blame] | 170 | struct i2c_adapter i2c_adap; |
| 171 | struct i2c_algo_bit_data i2c_data; |
Ben Hutchings | 3759433 | 2009-11-23 16:05:45 +0000 | [diff] [blame] | 172 | struct i2c_client *hwmon_client, *ioexp_client; |
| 173 | }; |
| 174 | |
| 175 | /** |
Ben Hutchings | 45a3fd5 | 2012-11-28 04:38:14 +0000 | [diff] [blame] | 176 | * struct falcon_spi_device - a Falcon SPI (Serial Peripheral Interface) device |
| 177 | * @device_id: Controller's id for the device |
| 178 | * @size: Size (in bytes) |
| 179 | * @addr_len: Number of address bytes in read/write commands |
| 180 | * @munge_address: Flag whether addresses should be munged. |
| 181 | * Some devices with 9-bit addresses (e.g. AT25040A EEPROM) |
| 182 | * use bit 3 of the command byte as address bit A8, rather |
| 183 | * than having a two-byte address. If this flag is set, then |
| 184 | * commands should be munged in this way. |
| 185 | * @erase_command: Erase command (or 0 if sector erase not needed). |
| 186 | * @erase_size: Erase sector size (in bytes) |
| 187 | * Erase commands affect sectors with this size and alignment. |
| 188 | * This must be a power of two. |
| 189 | * @block_size: Write block size (in bytes). |
| 190 | * Write commands are limited to blocks with this size and alignment. |
| 191 | */ |
| 192 | struct falcon_spi_device { |
| 193 | int device_id; |
| 194 | unsigned int size; |
| 195 | unsigned int addr_len; |
| 196 | unsigned int munge_address:1; |
| 197 | u8 erase_command; |
| 198 | unsigned int erase_size; |
| 199 | unsigned int block_size; |
| 200 | }; |
| 201 | |
| 202 | static inline bool falcon_spi_present(const struct falcon_spi_device *spi) |
| 203 | { |
| 204 | return spi->size != 0; |
| 205 | } |
| 206 | |
Ben Hutchings | cd0ecc9 | 2012-12-14 21:52:56 +0000 | [diff] [blame] | 207 | enum { |
| 208 | FALCON_STAT_tx_bytes, |
| 209 | FALCON_STAT_tx_packets, |
| 210 | FALCON_STAT_tx_pause, |
| 211 | FALCON_STAT_tx_control, |
| 212 | FALCON_STAT_tx_unicast, |
| 213 | FALCON_STAT_tx_multicast, |
| 214 | FALCON_STAT_tx_broadcast, |
| 215 | FALCON_STAT_tx_lt64, |
| 216 | FALCON_STAT_tx_64, |
| 217 | FALCON_STAT_tx_65_to_127, |
| 218 | FALCON_STAT_tx_128_to_255, |
| 219 | FALCON_STAT_tx_256_to_511, |
| 220 | FALCON_STAT_tx_512_to_1023, |
| 221 | FALCON_STAT_tx_1024_to_15xx, |
| 222 | FALCON_STAT_tx_15xx_to_jumbo, |
| 223 | FALCON_STAT_tx_gtjumbo, |
| 224 | FALCON_STAT_tx_non_tcpudp, |
| 225 | FALCON_STAT_tx_mac_src_error, |
| 226 | FALCON_STAT_tx_ip_src_error, |
| 227 | FALCON_STAT_rx_bytes, |
| 228 | FALCON_STAT_rx_good_bytes, |
| 229 | FALCON_STAT_rx_bad_bytes, |
| 230 | FALCON_STAT_rx_packets, |
| 231 | FALCON_STAT_rx_good, |
| 232 | FALCON_STAT_rx_bad, |
| 233 | FALCON_STAT_rx_pause, |
| 234 | FALCON_STAT_rx_control, |
| 235 | FALCON_STAT_rx_unicast, |
| 236 | FALCON_STAT_rx_multicast, |
| 237 | FALCON_STAT_rx_broadcast, |
| 238 | FALCON_STAT_rx_lt64, |
| 239 | FALCON_STAT_rx_64, |
| 240 | FALCON_STAT_rx_65_to_127, |
| 241 | FALCON_STAT_rx_128_to_255, |
| 242 | FALCON_STAT_rx_256_to_511, |
| 243 | FALCON_STAT_rx_512_to_1023, |
| 244 | FALCON_STAT_rx_1024_to_15xx, |
| 245 | FALCON_STAT_rx_15xx_to_jumbo, |
| 246 | FALCON_STAT_rx_gtjumbo, |
| 247 | FALCON_STAT_rx_bad_lt64, |
| 248 | FALCON_STAT_rx_bad_gtjumbo, |
| 249 | FALCON_STAT_rx_overflow, |
| 250 | FALCON_STAT_rx_symbol_error, |
| 251 | FALCON_STAT_rx_align_error, |
| 252 | FALCON_STAT_rx_length_error, |
| 253 | FALCON_STAT_rx_internal_error, |
| 254 | FALCON_STAT_rx_nodesc_drop_cnt, |
| 255 | FALCON_STAT_COUNT |
| 256 | }; |
| 257 | |
Ben Hutchings | 45a3fd5 | 2012-11-28 04:38:14 +0000 | [diff] [blame] | 258 | /** |
Ben Hutchings | 5c16a96 | 2009-11-23 16:05:28 +0000 | [diff] [blame] | 259 | * struct falcon_nic_data - Falcon NIC state |
Ben Hutchings | 8986352 | 2009-11-25 16:09:04 +0000 | [diff] [blame] | 260 | * @pci_dev2: Secondary function of Falcon A |
Ben Hutchings | 3759433 | 2009-11-23 16:05:45 +0000 | [diff] [blame] | 261 | * @board: Board state and functions |
Ben Hutchings | cd0ecc9 | 2012-12-14 21:52:56 +0000 | [diff] [blame] | 262 | * @stats: Hardware statistics |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 263 | * @stats_disable_count: Nest count for disabling statistics fetches |
| 264 | * @stats_pending: Is there a pending DMA of MAC statistics. |
| 265 | * @stats_timer: A timer for regularly fetching MAC statistics. |
Ben Hutchings | 4de9218 | 2010-12-02 13:47:29 +0000 | [diff] [blame] | 266 | * @spi_flash: SPI flash device |
| 267 | * @spi_eeprom: SPI EEPROM device |
| 268 | * @spi_lock: SPI bus lock |
Ben Hutchings | 4833f02 | 2010-12-02 13:47:35 +0000 | [diff] [blame] | 269 | * @mdio_lock: MDIO bus lock |
Ben Hutchings | cef68bd | 2010-12-02 13:47:51 +0000 | [diff] [blame] | 270 | * @xmac_poll_required: XMAC link state needs polling |
Ben Hutchings | 5c16a96 | 2009-11-23 16:05:28 +0000 | [diff] [blame] | 271 | */ |
| 272 | struct falcon_nic_data { |
| 273 | struct pci_dev *pci_dev2; |
Ben Hutchings | 3759433 | 2009-11-23 16:05:45 +0000 | [diff] [blame] | 274 | struct falcon_board board; |
Ben Hutchings | cd0ecc9 | 2012-12-14 21:52:56 +0000 | [diff] [blame] | 275 | u64 stats[FALCON_STAT_COUNT]; |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 276 | unsigned int stats_disable_count; |
| 277 | bool stats_pending; |
| 278 | struct timer_list stats_timer; |
Ben Hutchings | ecd0a6f | 2012-11-28 04:12:41 +0000 | [diff] [blame] | 279 | struct falcon_spi_device spi_flash; |
| 280 | struct falcon_spi_device spi_eeprom; |
Ben Hutchings | 4de9218 | 2010-12-02 13:47:29 +0000 | [diff] [blame] | 281 | struct mutex spi_lock; |
Ben Hutchings | 4833f02 | 2010-12-02 13:47:35 +0000 | [diff] [blame] | 282 | struct mutex mdio_lock; |
Ben Hutchings | cef68bd | 2010-12-02 13:47:51 +0000 | [diff] [blame] | 283 | bool xmac_poll_required; |
Ben Hutchings | 5c16a96 | 2009-11-23 16:05:28 +0000 | [diff] [blame] | 284 | }; |
| 285 | |
Ben Hutchings | 278c062 | 2009-11-23 16:05:12 +0000 | [diff] [blame] | 286 | static inline struct falcon_board *falcon_board(struct efx_nic *efx) |
| 287 | { |
Ben Hutchings | 3759433 | 2009-11-23 16:05:45 +0000 | [diff] [blame] | 288 | struct falcon_nic_data *data = efx->nic_data; |
| 289 | return &data->board; |
Ben Hutchings | 278c062 | 2009-11-23 16:05:12 +0000 | [diff] [blame] | 290 | } |
| 291 | |
Ben Hutchings | cd0ecc9 | 2012-12-14 21:52:56 +0000 | [diff] [blame] | 292 | enum { |
| 293 | SIENA_STAT_tx_bytes, |
| 294 | SIENA_STAT_tx_good_bytes, |
| 295 | SIENA_STAT_tx_bad_bytes, |
| 296 | SIENA_STAT_tx_packets, |
| 297 | SIENA_STAT_tx_bad, |
| 298 | SIENA_STAT_tx_pause, |
| 299 | SIENA_STAT_tx_control, |
| 300 | SIENA_STAT_tx_unicast, |
| 301 | SIENA_STAT_tx_multicast, |
| 302 | SIENA_STAT_tx_broadcast, |
| 303 | SIENA_STAT_tx_lt64, |
| 304 | SIENA_STAT_tx_64, |
| 305 | SIENA_STAT_tx_65_to_127, |
| 306 | SIENA_STAT_tx_128_to_255, |
| 307 | SIENA_STAT_tx_256_to_511, |
| 308 | SIENA_STAT_tx_512_to_1023, |
| 309 | SIENA_STAT_tx_1024_to_15xx, |
| 310 | SIENA_STAT_tx_15xx_to_jumbo, |
| 311 | SIENA_STAT_tx_gtjumbo, |
| 312 | SIENA_STAT_tx_collision, |
| 313 | SIENA_STAT_tx_single_collision, |
| 314 | SIENA_STAT_tx_multiple_collision, |
| 315 | SIENA_STAT_tx_excessive_collision, |
| 316 | SIENA_STAT_tx_deferred, |
| 317 | SIENA_STAT_tx_late_collision, |
| 318 | SIENA_STAT_tx_excessive_deferred, |
| 319 | SIENA_STAT_tx_non_tcpudp, |
| 320 | SIENA_STAT_tx_mac_src_error, |
| 321 | SIENA_STAT_tx_ip_src_error, |
| 322 | SIENA_STAT_rx_bytes, |
| 323 | SIENA_STAT_rx_good_bytes, |
| 324 | SIENA_STAT_rx_bad_bytes, |
| 325 | SIENA_STAT_rx_packets, |
| 326 | SIENA_STAT_rx_good, |
| 327 | SIENA_STAT_rx_bad, |
| 328 | SIENA_STAT_rx_pause, |
| 329 | SIENA_STAT_rx_control, |
| 330 | SIENA_STAT_rx_unicast, |
| 331 | SIENA_STAT_rx_multicast, |
| 332 | SIENA_STAT_rx_broadcast, |
| 333 | SIENA_STAT_rx_lt64, |
| 334 | SIENA_STAT_rx_64, |
| 335 | SIENA_STAT_rx_65_to_127, |
| 336 | SIENA_STAT_rx_128_to_255, |
| 337 | SIENA_STAT_rx_256_to_511, |
| 338 | SIENA_STAT_rx_512_to_1023, |
| 339 | SIENA_STAT_rx_1024_to_15xx, |
| 340 | SIENA_STAT_rx_15xx_to_jumbo, |
| 341 | SIENA_STAT_rx_gtjumbo, |
| 342 | SIENA_STAT_rx_bad_gtjumbo, |
| 343 | SIENA_STAT_rx_overflow, |
| 344 | SIENA_STAT_rx_false_carrier, |
| 345 | SIENA_STAT_rx_symbol_error, |
| 346 | SIENA_STAT_rx_align_error, |
| 347 | SIENA_STAT_rx_length_error, |
| 348 | SIENA_STAT_rx_internal_error, |
| 349 | SIENA_STAT_rx_nodesc_drop_cnt, |
| 350 | SIENA_STAT_COUNT |
| 351 | }; |
| 352 | |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 353 | /** |
| 354 | * struct siena_nic_data - Siena NIC state |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 355 | * @wol_filter_id: Wake-on-LAN packet filter id |
Ben Hutchings | cd0ecc9 | 2012-12-14 21:52:56 +0000 | [diff] [blame] | 356 | * @stats: Hardware statistics |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 357 | */ |
| 358 | struct siena_nic_data { |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 359 | int wol_filter_id; |
Ben Hutchings | cd0ecc9 | 2012-12-14 21:52:56 +0000 | [diff] [blame] | 360 | u64 stats[SIENA_STAT_COUNT]; |
Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 361 | }; |
| 362 | |
Ben Hutchings | 8127d66 | 2013-08-29 19:19:29 +0100 | [diff] [blame] | 363 | enum { |
| 364 | EF10_STAT_tx_bytes, |
| 365 | EF10_STAT_tx_packets, |
| 366 | EF10_STAT_tx_pause, |
| 367 | EF10_STAT_tx_control, |
| 368 | EF10_STAT_tx_unicast, |
| 369 | EF10_STAT_tx_multicast, |
| 370 | EF10_STAT_tx_broadcast, |
| 371 | EF10_STAT_tx_lt64, |
| 372 | EF10_STAT_tx_64, |
| 373 | EF10_STAT_tx_65_to_127, |
| 374 | EF10_STAT_tx_128_to_255, |
| 375 | EF10_STAT_tx_256_to_511, |
| 376 | EF10_STAT_tx_512_to_1023, |
| 377 | EF10_STAT_tx_1024_to_15xx, |
| 378 | EF10_STAT_tx_15xx_to_jumbo, |
| 379 | EF10_STAT_rx_bytes, |
| 380 | EF10_STAT_rx_bytes_minus_good_bytes, |
| 381 | EF10_STAT_rx_good_bytes, |
| 382 | EF10_STAT_rx_bad_bytes, |
| 383 | EF10_STAT_rx_packets, |
| 384 | EF10_STAT_rx_good, |
| 385 | EF10_STAT_rx_bad, |
| 386 | EF10_STAT_rx_pause, |
| 387 | EF10_STAT_rx_control, |
| 388 | EF10_STAT_rx_unicast, |
| 389 | EF10_STAT_rx_multicast, |
| 390 | EF10_STAT_rx_broadcast, |
| 391 | EF10_STAT_rx_lt64, |
| 392 | EF10_STAT_rx_64, |
| 393 | EF10_STAT_rx_65_to_127, |
| 394 | EF10_STAT_rx_128_to_255, |
| 395 | EF10_STAT_rx_256_to_511, |
| 396 | EF10_STAT_rx_512_to_1023, |
| 397 | EF10_STAT_rx_1024_to_15xx, |
| 398 | EF10_STAT_rx_15xx_to_jumbo, |
| 399 | EF10_STAT_rx_gtjumbo, |
| 400 | EF10_STAT_rx_bad_gtjumbo, |
| 401 | EF10_STAT_rx_overflow, |
| 402 | EF10_STAT_rx_align_error, |
| 403 | EF10_STAT_rx_length_error, |
| 404 | EF10_STAT_rx_nodesc_drops, |
Edward Cree | 568d7a0 | 2013-09-25 17:32:09 +0100 | [diff] [blame] | 405 | EF10_STAT_rx_pm_trunc_bb_overflow, |
| 406 | EF10_STAT_rx_pm_discard_bb_overflow, |
| 407 | EF10_STAT_rx_pm_trunc_vfifo_full, |
| 408 | EF10_STAT_rx_pm_discard_vfifo_full, |
| 409 | EF10_STAT_rx_pm_trunc_qbb, |
| 410 | EF10_STAT_rx_pm_discard_qbb, |
| 411 | EF10_STAT_rx_pm_discard_mapping, |
| 412 | EF10_STAT_rx_dp_q_disabled_packets, |
| 413 | EF10_STAT_rx_dp_di_dropped_packets, |
| 414 | EF10_STAT_rx_dp_streaming_packets, |
| 415 | EF10_STAT_rx_dp_emerg_fetch, |
| 416 | EF10_STAT_rx_dp_emerg_wait, |
Ben Hutchings | 8127d66 | 2013-08-29 19:19:29 +0100 | [diff] [blame] | 417 | EF10_STAT_COUNT |
| 418 | }; |
| 419 | |
Ben Hutchings | 183233b | 2013-06-28 21:47:12 +0100 | [diff] [blame] | 420 | /* Maximum number of TX PIO buffers we may allocate to a function. |
| 421 | * This matches the total number of buffers on each SFC9100-family |
| 422 | * controller. |
| 423 | */ |
| 424 | #define EF10_TX_PIOBUF_COUNT 16 |
| 425 | |
Ben Hutchings | 8127d66 | 2013-08-29 19:19:29 +0100 | [diff] [blame] | 426 | /** |
| 427 | * struct efx_ef10_nic_data - EF10 architecture NIC state |
| 428 | * @mcdi_buf: DMA buffer for MCDI |
| 429 | * @warm_boot_count: Last seen MC warm boot count |
| 430 | * @vi_base: Absolute index of first VI in this function |
| 431 | * @n_allocated_vis: Number of VIs allocated to this function |
| 432 | * @must_realloc_vis: Flag: VIs have yet to be reallocated after MC reboot |
| 433 | * @must_restore_filters: Flag: filters have yet to be restored after MC reboot |
Ben Hutchings | 183233b | 2013-06-28 21:47:12 +0100 | [diff] [blame] | 434 | * @n_piobufs: Number of PIO buffers allocated to this function |
| 435 | * @wc_membase: Base address of write-combining mapping of the memory BAR |
| 436 | * @pio_write_base: Base address for writing PIO buffers |
| 437 | * @pio_write_vi_base: Relative VI number for @pio_write_base |
| 438 | * @piobuf_handle: Handle of each PIO buffer allocated |
| 439 | * @must_restore_piobufs: Flag: PIO buffers have yet to be restored after MC |
| 440 | * reboot |
Ben Hutchings | 8127d66 | 2013-08-29 19:19:29 +0100 | [diff] [blame] | 441 | * @rx_rss_context: Firmware handle for our RSS context |
| 442 | * @stats: Hardware statistics |
| 443 | * @workaround_35388: Flag: firmware supports workaround for bug 35388 |
Ben Hutchings | a915ccc | 2013-09-05 22:51:55 +0100 | [diff] [blame] | 444 | * @must_check_datapath_caps: Flag: @datapath_caps needs to be revalidated |
| 445 | * after MC reboot |
Ben Hutchings | 8127d66 | 2013-08-29 19:19:29 +0100 | [diff] [blame] | 446 | * @datapath_caps: Capabilities of datapath firmware (FLAGS1 field of |
| 447 | * %MC_CMD_GET_CAPABILITIES response) |
| 448 | */ |
| 449 | struct efx_ef10_nic_data { |
| 450 | struct efx_buffer mcdi_buf; |
| 451 | u16 warm_boot_count; |
| 452 | unsigned int vi_base; |
| 453 | unsigned int n_allocated_vis; |
| 454 | bool must_realloc_vis; |
| 455 | bool must_restore_filters; |
Ben Hutchings | 183233b | 2013-06-28 21:47:12 +0100 | [diff] [blame] | 456 | unsigned int n_piobufs; |
| 457 | void __iomem *wc_membase, *pio_write_base; |
| 458 | unsigned int pio_write_vi_base; |
| 459 | unsigned int piobuf_handle[EF10_TX_PIOBUF_COUNT]; |
| 460 | bool must_restore_piobufs; |
Ben Hutchings | 8127d66 | 2013-08-29 19:19:29 +0100 | [diff] [blame] | 461 | u32 rx_rss_context; |
| 462 | u64 stats[EF10_STAT_COUNT]; |
| 463 | bool workaround_35388; |
Ben Hutchings | a915ccc | 2013-09-05 22:51:55 +0100 | [diff] [blame] | 464 | bool must_check_datapath_caps; |
Ben Hutchings | 8127d66 | 2013-08-29 19:19:29 +0100 | [diff] [blame] | 465 | u32 datapath_caps; |
| 466 | }; |
| 467 | |
Ben Hutchings | cd2d5b5 | 2012-02-14 00:48:07 +0000 | [diff] [blame] | 468 | /* |
| 469 | * On the SFC9000 family each port is associated with 1 PCI physical |
| 470 | * function (PF) handled by sfc and a configurable number of virtual |
| 471 | * functions (VFs) that may be handled by some other driver, often in |
| 472 | * a VM guest. The queue pointer registers are mapped in both PF and |
| 473 | * VF BARs such that an 8K region provides access to a single RX, TX |
| 474 | * and event queue (collectively a Virtual Interface, VI or VNIC). |
| 475 | * |
| 476 | * The PF has access to all 1024 VIs while VFs are mapped to VIs |
| 477 | * according to VI_BASE and VI_SCALE: VF i has access to VIs numbered |
| 478 | * in range [VI_BASE + i << VI_SCALE, VI_BASE + i + 1 << VI_SCALE). |
| 479 | * The number of VIs and the VI_SCALE value are configurable but must |
| 480 | * be established at boot time by firmware. |
| 481 | */ |
| 482 | |
| 483 | /* Maximum VI_SCALE parameter supported by Siena */ |
| 484 | #define EFX_VI_SCALE_MAX 6 |
| 485 | /* Base VI to use for SR-IOV. Must be aligned to (1 << EFX_VI_SCALE_MAX), |
| 486 | * so this is the smallest allowed value. */ |
| 487 | #define EFX_VI_BASE 128U |
| 488 | /* Maximum number of VFs allowed */ |
| 489 | #define EFX_VF_COUNT_MAX 127 |
| 490 | /* Limit EVQs on VFs to be only 8k to reduce buffer table reservation */ |
| 491 | #define EFX_MAX_VF_EVQ_SIZE 8192UL |
| 492 | /* The number of buffer table entries reserved for each VI on a VF */ |
| 493 | #define EFX_VF_BUFTBL_PER_VI \ |
| 494 | ((EFX_MAX_VF_EVQ_SIZE + 2 * EFX_MAX_DMAQ_SIZE) * \ |
| 495 | sizeof(efx_qword_t) / EFX_BUF_SIZE) |
| 496 | |
| 497 | #ifdef CONFIG_SFC_SRIOV |
| 498 | |
| 499 | static inline bool efx_sriov_wanted(struct efx_nic *efx) |
| 500 | { |
| 501 | return efx->vf_count != 0; |
| 502 | } |
| 503 | static inline bool efx_sriov_enabled(struct efx_nic *efx) |
| 504 | { |
| 505 | return efx->vf_init_count != 0; |
| 506 | } |
| 507 | static inline unsigned int efx_vf_size(struct efx_nic *efx) |
| 508 | { |
| 509 | return 1 << efx->vi_scale; |
| 510 | } |
| 511 | |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 512 | int efx_init_sriov(void); |
| 513 | void efx_sriov_probe(struct efx_nic *efx); |
| 514 | int efx_sriov_init(struct efx_nic *efx); |
| 515 | void efx_sriov_mac_address_changed(struct efx_nic *efx); |
| 516 | void efx_sriov_tx_flush_done(struct efx_nic *efx, efx_qword_t *event); |
| 517 | void efx_sriov_rx_flush_done(struct efx_nic *efx, efx_qword_t *event); |
| 518 | void efx_sriov_event(struct efx_channel *channel, efx_qword_t *event); |
| 519 | void efx_sriov_desc_fetch_err(struct efx_nic *efx, unsigned dmaq); |
| 520 | void efx_sriov_flr(struct efx_nic *efx, unsigned flr); |
| 521 | void efx_sriov_reset(struct efx_nic *efx); |
| 522 | void efx_sriov_fini(struct efx_nic *efx); |
| 523 | void efx_fini_sriov(void); |
Ben Hutchings | cd2d5b5 | 2012-02-14 00:48:07 +0000 | [diff] [blame] | 524 | |
| 525 | #else |
| 526 | |
| 527 | static inline bool efx_sriov_wanted(struct efx_nic *efx) { return false; } |
| 528 | static inline bool efx_sriov_enabled(struct efx_nic *efx) { return false; } |
| 529 | static inline unsigned int efx_vf_size(struct efx_nic *efx) { return 0; } |
| 530 | |
| 531 | static inline int efx_init_sriov(void) { return 0; } |
| 532 | static inline void efx_sriov_probe(struct efx_nic *efx) {} |
| 533 | static inline int efx_sriov_init(struct efx_nic *efx) { return -EOPNOTSUPP; } |
| 534 | static inline void efx_sriov_mac_address_changed(struct efx_nic *efx) {} |
| 535 | static inline void efx_sriov_tx_flush_done(struct efx_nic *efx, |
| 536 | efx_qword_t *event) {} |
| 537 | static inline void efx_sriov_rx_flush_done(struct efx_nic *efx, |
| 538 | efx_qword_t *event) {} |
| 539 | static inline void efx_sriov_event(struct efx_channel *channel, |
| 540 | efx_qword_t *event) {} |
| 541 | static inline void efx_sriov_desc_fetch_err(struct efx_nic *efx, unsigned dmaq) {} |
| 542 | static inline void efx_sriov_flr(struct efx_nic *efx, unsigned flr) {} |
| 543 | static inline void efx_sriov_reset(struct efx_nic *efx) {} |
| 544 | static inline void efx_sriov_fini(struct efx_nic *efx) {} |
| 545 | static inline void efx_fini_sriov(void) {} |
| 546 | |
| 547 | #endif |
| 548 | |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 549 | int efx_sriov_set_vf_mac(struct net_device *dev, int vf, u8 *mac); |
| 550 | int efx_sriov_set_vf_vlan(struct net_device *dev, int vf, u16 vlan, u8 qos); |
| 551 | int efx_sriov_get_vf_config(struct net_device *dev, int vf, |
| 552 | struct ifla_vf_info *ivf); |
| 553 | int efx_sriov_set_vf_spoofchk(struct net_device *net_dev, int vf, |
| 554 | bool spoofchk); |
Ben Hutchings | cd2d5b5 | 2012-02-14 00:48:07 +0000 | [diff] [blame] | 555 | |
Stuart Hodgson | 7c236c4 | 2012-09-03 11:09:36 +0100 | [diff] [blame] | 556 | struct ethtool_ts_info; |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 557 | void efx_ptp_probe(struct efx_nic *efx); |
Ben Hutchings | 433dc9b | 2013-11-14 01:26:21 +0000 | [diff] [blame^] | 558 | int efx_ptp_set_ts_config(struct efx_nic *efx, struct ifreq *ifr); |
| 559 | int efx_ptp_get_ts_config(struct efx_nic *efx, struct ifreq *ifr); |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 560 | void efx_ptp_get_ts_info(struct efx_nic *efx, struct ethtool_ts_info *ts_info); |
| 561 | bool efx_ptp_is_ptp_tx(struct efx_nic *efx, struct sk_buff *skb); |
| 562 | int efx_ptp_tx(struct efx_nic *efx, struct sk_buff *skb); |
| 563 | void efx_ptp_event(struct efx_nic *efx, efx_qword_t *ev); |
Stuart Hodgson | 7c236c4 | 2012-09-03 11:09:36 +0100 | [diff] [blame] | 564 | |
stephen hemminger | 6c8c251 | 2011-04-14 05:50:12 +0000 | [diff] [blame] | 565 | extern const struct efx_nic_type falcon_a1_nic_type; |
| 566 | extern const struct efx_nic_type falcon_b0_nic_type; |
| 567 | extern const struct efx_nic_type siena_a0_nic_type; |
Ben Hutchings | 8127d66 | 2013-08-29 19:19:29 +0100 | [diff] [blame] | 568 | extern const struct efx_nic_type efx_hunt_a0_nic_type; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 569 | |
| 570 | /************************************************************************** |
| 571 | * |
| 572 | * Externs |
| 573 | * |
| 574 | ************************************************************************** |
| 575 | */ |
| 576 | |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 577 | int falcon_probe_board(struct efx_nic *efx, u16 revision_info); |
Ben Hutchings | 5087b54 | 2009-10-23 08:29:51 +0000 | [diff] [blame] | 578 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 579 | /* TX data path */ |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 580 | static inline int efx_nic_probe_tx(struct efx_tx_queue *tx_queue) |
| 581 | { |
| 582 | return tx_queue->efx->type->tx_probe(tx_queue); |
| 583 | } |
| 584 | static inline void efx_nic_init_tx(struct efx_tx_queue *tx_queue) |
| 585 | { |
| 586 | tx_queue->efx->type->tx_init(tx_queue); |
| 587 | } |
| 588 | static inline void efx_nic_remove_tx(struct efx_tx_queue *tx_queue) |
| 589 | { |
| 590 | tx_queue->efx->type->tx_remove(tx_queue); |
| 591 | } |
| 592 | static inline void efx_nic_push_buffers(struct efx_tx_queue *tx_queue) |
| 593 | { |
| 594 | tx_queue->efx->type->tx_write(tx_queue); |
| 595 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 596 | |
| 597 | /* RX data path */ |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 598 | static inline int efx_nic_probe_rx(struct efx_rx_queue *rx_queue) |
| 599 | { |
| 600 | return rx_queue->efx->type->rx_probe(rx_queue); |
| 601 | } |
| 602 | static inline void efx_nic_init_rx(struct efx_rx_queue *rx_queue) |
| 603 | { |
| 604 | rx_queue->efx->type->rx_init(rx_queue); |
| 605 | } |
| 606 | static inline void efx_nic_remove_rx(struct efx_rx_queue *rx_queue) |
| 607 | { |
| 608 | rx_queue->efx->type->rx_remove(rx_queue); |
| 609 | } |
| 610 | static inline void efx_nic_notify_rx_desc(struct efx_rx_queue *rx_queue) |
| 611 | { |
| 612 | rx_queue->efx->type->rx_write(rx_queue); |
| 613 | } |
| 614 | static inline void efx_nic_generate_fill_event(struct efx_rx_queue *rx_queue) |
| 615 | { |
| 616 | rx_queue->efx->type->rx_defer_refill(rx_queue); |
| 617 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 618 | |
| 619 | /* Event data path */ |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 620 | static inline int efx_nic_probe_eventq(struct efx_channel *channel) |
| 621 | { |
| 622 | return channel->efx->type->ev_probe(channel); |
| 623 | } |
Jon Cooper | 261e4d9 | 2013-04-15 18:51:54 +0100 | [diff] [blame] | 624 | static inline int efx_nic_init_eventq(struct efx_channel *channel) |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 625 | { |
Jon Cooper | 261e4d9 | 2013-04-15 18:51:54 +0100 | [diff] [blame] | 626 | return channel->efx->type->ev_init(channel); |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 627 | } |
| 628 | static inline void efx_nic_fini_eventq(struct efx_channel *channel) |
| 629 | { |
| 630 | channel->efx->type->ev_fini(channel); |
| 631 | } |
| 632 | static inline void efx_nic_remove_eventq(struct efx_channel *channel) |
| 633 | { |
| 634 | channel->efx->type->ev_remove(channel); |
| 635 | } |
| 636 | static inline int |
| 637 | efx_nic_process_eventq(struct efx_channel *channel, int quota) |
| 638 | { |
| 639 | return channel->efx->type->ev_process(channel, quota); |
| 640 | } |
| 641 | static inline void efx_nic_eventq_read_ack(struct efx_channel *channel) |
| 642 | { |
| 643 | channel->efx->type->ev_read_ack(channel); |
| 644 | } |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 645 | void efx_nic_event_test_start(struct efx_channel *channel); |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 646 | |
| 647 | /* Falcon/Siena queue operations */ |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 648 | int efx_farch_tx_probe(struct efx_tx_queue *tx_queue); |
| 649 | void efx_farch_tx_init(struct efx_tx_queue *tx_queue); |
| 650 | void efx_farch_tx_fini(struct efx_tx_queue *tx_queue); |
| 651 | void efx_farch_tx_remove(struct efx_tx_queue *tx_queue); |
| 652 | void efx_farch_tx_write(struct efx_tx_queue *tx_queue); |
| 653 | int efx_farch_rx_probe(struct efx_rx_queue *rx_queue); |
| 654 | void efx_farch_rx_init(struct efx_rx_queue *rx_queue); |
| 655 | void efx_farch_rx_fini(struct efx_rx_queue *rx_queue); |
| 656 | void efx_farch_rx_remove(struct efx_rx_queue *rx_queue); |
| 657 | void efx_farch_rx_write(struct efx_rx_queue *rx_queue); |
| 658 | void efx_farch_rx_defer_refill(struct efx_rx_queue *rx_queue); |
| 659 | int efx_farch_ev_probe(struct efx_channel *channel); |
| 660 | int efx_farch_ev_init(struct efx_channel *channel); |
| 661 | void efx_farch_ev_fini(struct efx_channel *channel); |
| 662 | void efx_farch_ev_remove(struct efx_channel *channel); |
| 663 | int efx_farch_ev_process(struct efx_channel *channel, int quota); |
| 664 | void efx_farch_ev_read_ack(struct efx_channel *channel); |
| 665 | void efx_farch_ev_test_generate(struct efx_channel *channel); |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 666 | |
Ben Hutchings | add7247 | 2012-11-08 01:46:53 +0000 | [diff] [blame] | 667 | /* Falcon/Siena filter operations */ |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 668 | int efx_farch_filter_table_probe(struct efx_nic *efx); |
| 669 | void efx_farch_filter_table_restore(struct efx_nic *efx); |
| 670 | void efx_farch_filter_table_remove(struct efx_nic *efx); |
| 671 | void efx_farch_filter_update_rx_scatter(struct efx_nic *efx); |
| 672 | s32 efx_farch_filter_insert(struct efx_nic *efx, struct efx_filter_spec *spec, |
| 673 | bool replace); |
| 674 | int efx_farch_filter_remove_safe(struct efx_nic *efx, |
| 675 | enum efx_filter_priority priority, |
| 676 | u32 filter_id); |
| 677 | int efx_farch_filter_get_safe(struct efx_nic *efx, |
| 678 | enum efx_filter_priority priority, u32 filter_id, |
| 679 | struct efx_filter_spec *); |
| 680 | void efx_farch_filter_clear_rx(struct efx_nic *efx, |
| 681 | enum efx_filter_priority priority); |
| 682 | u32 efx_farch_filter_count_rx_used(struct efx_nic *efx, |
| 683 | enum efx_filter_priority priority); |
| 684 | u32 efx_farch_filter_get_rx_id_limit(struct efx_nic *efx); |
| 685 | s32 efx_farch_filter_get_rx_ids(struct efx_nic *efx, |
| 686 | enum efx_filter_priority priority, u32 *buf, |
| 687 | u32 size); |
Ben Hutchings | add7247 | 2012-11-08 01:46:53 +0000 | [diff] [blame] | 688 | #ifdef CONFIG_RFS_ACCEL |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 689 | s32 efx_farch_filter_rfs_insert(struct efx_nic *efx, |
| 690 | struct efx_filter_spec *spec); |
| 691 | bool efx_farch_filter_rfs_expire_one(struct efx_nic *efx, u32 flow_id, |
| 692 | unsigned int index); |
Ben Hutchings | add7247 | 2012-11-08 01:46:53 +0000 | [diff] [blame] | 693 | #endif |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 694 | void efx_farch_filter_sync_rx_mode(struct efx_nic *efx); |
Ben Hutchings | add7247 | 2012-11-08 01:46:53 +0000 | [diff] [blame] | 695 | |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 696 | bool efx_nic_event_present(struct efx_channel *channel); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 697 | |
Ben Hutchings | b7f514a | 2012-07-04 22:25:07 +0100 | [diff] [blame] | 698 | /* Some statistics are computed as A - B where A and B each increase |
| 699 | * linearly with some hardware counter(s) and the counters are read |
| 700 | * asynchronously. If the counters contributing to B are always read |
| 701 | * after those contributing to A, the computed value may be lower than |
| 702 | * the true value by some variable amount, and may decrease between |
| 703 | * subsequent computations. |
| 704 | * |
| 705 | * We should never allow statistics to decrease or to exceed the true |
| 706 | * value. Since the computed value will never be greater than the |
| 707 | * true value, we can achieve this by only storing the computed value |
| 708 | * when it increases. |
| 709 | */ |
| 710 | static inline void efx_update_diff_stat(u64 *stat, u64 diff) |
| 711 | { |
| 712 | if ((s64)(diff - *stat) > 0) |
| 713 | *stat = diff; |
| 714 | } |
| 715 | |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 716 | /* Interrupts */ |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 717 | int efx_nic_init_interrupt(struct efx_nic *efx); |
| 718 | void efx_nic_irq_test_start(struct efx_nic *efx); |
| 719 | void efx_nic_fini_interrupt(struct efx_nic *efx); |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 720 | |
| 721 | /* Falcon/Siena interrupts */ |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 722 | void efx_farch_irq_enable_master(struct efx_nic *efx); |
| 723 | void efx_farch_irq_test_generate(struct efx_nic *efx); |
| 724 | void efx_farch_irq_disable_master(struct efx_nic *efx); |
| 725 | irqreturn_t efx_farch_msi_interrupt(int irq, void *dev_id); |
| 726 | irqreturn_t efx_farch_legacy_interrupt(int irq, void *dev_id); |
| 727 | irqreturn_t efx_farch_fatal_interrupt(struct efx_nic *efx); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 728 | |
Ben Hutchings | eee6f6a | 2012-02-28 23:37:35 +0000 | [diff] [blame] | 729 | static inline int efx_nic_event_test_irq_cpu(struct efx_channel *channel) |
| 730 | { |
Ben Hutchings | dd40781 | 2012-02-28 23:40:21 +0000 | [diff] [blame] | 731 | return ACCESS_ONCE(channel->event_test_cpu); |
Ben Hutchings | eee6f6a | 2012-02-28 23:37:35 +0000 | [diff] [blame] | 732 | } |
| 733 | static inline int efx_nic_irq_test_irq_cpu(struct efx_nic *efx) |
| 734 | { |
| 735 | return ACCESS_ONCE(efx->last_irq_cpu); |
| 736 | } |
| 737 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 738 | /* Global Resources */ |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 739 | int efx_nic_flush_queues(struct efx_nic *efx); |
| 740 | void siena_prepare_flush(struct efx_nic *efx); |
| 741 | int efx_farch_fini_dmaq(struct efx_nic *efx); |
| 742 | void siena_finish_flush(struct efx_nic *efx); |
| 743 | void falcon_start_nic_stats(struct efx_nic *efx); |
| 744 | void falcon_stop_nic_stats(struct efx_nic *efx); |
| 745 | int falcon_reset_xaui(struct efx_nic *efx); |
| 746 | void efx_farch_dimension_resources(struct efx_nic *efx, unsigned sram_lim_qw); |
| 747 | void efx_farch_init_common(struct efx_nic *efx); |
| 748 | void efx_ef10_handle_drain_event(struct efx_nic *efx); |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 749 | static inline void efx_nic_push_rx_indir_table(struct efx_nic *efx) |
| 750 | { |
| 751 | efx->type->rx_push_indir_table(efx); |
| 752 | } |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 753 | void efx_farch_rx_push_indir_table(struct efx_nic *efx); |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 754 | |
| 755 | int efx_nic_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer, |
Ben Hutchings | 0d19a54 | 2012-09-18 21:59:52 +0100 | [diff] [blame] | 756 | unsigned int len, gfp_t gfp_flags); |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 757 | void efx_nic_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 758 | |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 759 | /* Tests */ |
Ben Hutchings | 86094f7 | 2013-08-21 19:51:04 +0100 | [diff] [blame] | 760 | struct efx_farch_register_test { |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 761 | unsigned address; |
| 762 | efx_oword_t mask; |
| 763 | }; |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 764 | int efx_farch_test_registers(struct efx_nic *efx, |
| 765 | const struct efx_farch_register_test *regs, |
| 766 | size_t n_regs); |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 767 | |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 768 | size_t efx_nic_get_regs_len(struct efx_nic *efx); |
| 769 | void efx_nic_get_regs(struct efx_nic *efx, void *buf); |
Ben Hutchings | 5b98c1b | 2010-06-21 03:06:53 +0000 | [diff] [blame] | 770 | |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 771 | size_t efx_nic_describe_stats(const struct efx_hw_stat_desc *desc, size_t count, |
| 772 | const unsigned long *mask, u8 *names); |
| 773 | void efx_nic_update_stats(const struct efx_hw_stat_desc *desc, size_t count, |
| 774 | const unsigned long *mask, u64 *stats, |
| 775 | const void *dma_buf, bool accumulate); |
Ben Hutchings | cd0ecc9 | 2012-12-14 21:52:56 +0000 | [diff] [blame] | 776 | |
Ben Hutchings | ab0115f | 2012-09-13 01:11:31 +0100 | [diff] [blame] | 777 | #define EFX_MAX_FLUSH_TIME 5000 |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 778 | |
Joe Perches | 00aef98 | 2013-09-23 11:37:59 -0700 | [diff] [blame] | 779 | void efx_farch_generate_event(struct efx_nic *efx, unsigned int evq, |
| 780 | efx_qword_t *event); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 781 | |
Ben Hutchings | 744093c | 2009-11-29 15:12:08 +0000 | [diff] [blame] | 782 | #endif /* EFX_NIC_H */ |