blob: 3701dae1ee02b09fe7f84246d886401f57ee9a14 [file] [log] [blame]
Li Yang7a234d02006-10-02 20:10:10 -05001/*
2 * MPC8360E EMDS Device Tree Source
3 *
4 * Copyright 2006 Freescale Semiconductor Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
12
13/*
14/memreserve/ 00000000 1000000;
15*/
16
Paul Gortmakercda13dd2008-01-28 16:09:36 -050017/dts-v1/;
18
Li Yang7a234d02006-10-02 20:10:10 -050019/ {
Kumar Galad71a1dc2007-02-16 09:57:22 -060020 model = "MPC8360MDS";
21 compatible = "MPC8360EMDS", "MPC836xMDS", "MPC83xxMDS";
Li Yang7a234d02006-10-02 20:10:10 -050022 #address-cells = <1>;
23 #size-cells = <1>;
Li Yang7a234d02006-10-02 20:10:10 -050024
Kumar Galaea082fa2007-12-12 01:46:12 -060025 aliases {
26 ethernet0 = &enet0;
27 ethernet1 = &enet1;
28 serial0 = &serial0;
29 serial1 = &serial1;
30 pci0 = &pci0;
31 };
32
Li Yang7a234d02006-10-02 20:10:10 -050033 cpus {
Li Yang7a234d02006-10-02 20:10:10 -050034 #address-cells = <1>;
35 #size-cells = <0>;
Li Yang7a234d02006-10-02 20:10:10 -050036
37 PowerPC,8360@0 {
38 device_type = "cpu";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050039 reg = <0x0>;
40 d-cache-line-size = <32>; // 32 bytes
41 i-cache-line-size = <32>; // 32 bytes
42 d-cache-size = <32768>; // L1, 32K
43 i-cache-size = <32768>; // L1, 32K
44 timebase-frequency = <66000000>;
45 bus-frequency = <264000000>;
46 clock-frequency = <528000000>;
Li Yang7a234d02006-10-02 20:10:10 -050047 };
48 };
49
50 memory {
51 device_type = "memory";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050052 reg = <0x00000000 0x10000000>;
Li Yang7a234d02006-10-02 20:10:10 -050053 };
54
55 bcsr@f8000000 {
56 device_type = "board-control";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050057 reg = <0xf8000000 0x8000>;
Li Yang7a234d02006-10-02 20:10:10 -050058 };
59
60 soc8360@e0000000 {
61 #address-cells = <1>;
62 #size-cells = <1>;
Li Yang7a234d02006-10-02 20:10:10 -050063 device_type = "soc";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050064 ranges = <0x0 0xe0000000 0x00100000>;
65 reg = <0xe0000000 0x00000200>;
66 bus-frequency = <264000000>;
Li Yang7a234d02006-10-02 20:10:10 -050067
68 wdt@200 {
69 device_type = "watchdog";
70 compatible = "mpc83xx_wdt";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050071 reg = <0x200 0x100>;
Li Yang7a234d02006-10-02 20:10:10 -050072 };
73
74 i2c@3000 {
Kim Phillips27f498072007-11-08 13:37:06 -060075 #address-cells = <1>;
76 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -060077 cell-index = <0>;
Li Yang7a234d02006-10-02 20:10:10 -050078 compatible = "fsl-i2c";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050079 reg = <0x3000 0x100>;
80 interrupts = <14 0x8>;
81 interrupt-parent = <&ipic>;
Li Yang7a234d02006-10-02 20:10:10 -050082 dfsrr;
Kim Phillips27f498072007-11-08 13:37:06 -060083
84 rtc@68 {
85 compatible = "dallas,ds1374";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050086 reg = <0x68>;
Kim Phillips27f498072007-11-08 13:37:06 -060087 };
Li Yang7a234d02006-10-02 20:10:10 -050088 };
89
90 i2c@3100 {
Kim Phillips27f498072007-11-08 13:37:06 -060091 #address-cells = <1>;
92 #size-cells = <0>;
Kumar Galaec9686c2007-12-11 23:17:24 -060093 cell-index = <1>;
Li Yang7a234d02006-10-02 20:10:10 -050094 compatible = "fsl-i2c";
Paul Gortmakercda13dd2008-01-28 16:09:36 -050095 reg = <0x3100 0x100>;
96 interrupts = <15 0x8>;
97 interrupt-parent = <&ipic>;
Li Yang7a234d02006-10-02 20:10:10 -050098 dfsrr;
99 };
100
Kumar Galaea082fa2007-12-12 01:46:12 -0600101 serial0: serial@4500 {
102 cell-index = <0>;
Li Yang7a234d02006-10-02 20:10:10 -0500103 device_type = "serial";
104 compatible = "ns16550";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500105 reg = <0x4500 0x100>;
106 clock-frequency = <264000000>;
107 interrupts = <9 0x8>;
108 interrupt-parent = <&ipic>;
Li Yang7a234d02006-10-02 20:10:10 -0500109 };
110
Kumar Galaea082fa2007-12-12 01:46:12 -0600111 serial1: serial@4600 {
112 cell-index = <1>;
Li Yang7a234d02006-10-02 20:10:10 -0500113 device_type = "serial";
114 compatible = "ns16550";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500115 reg = <0x4600 0x100>;
116 clock-frequency = <264000000>;
117 interrupts = <10 0x8>;
118 interrupt-parent = <&ipic>;
Li Yang7a234d02006-10-02 20:10:10 -0500119 };
120
Kumar Galadee80552008-06-27 13:45:19 -0500121 dma@82a8 {
122 #address-cells = <1>;
123 #size-cells = <1>;
124 compatible = "fsl,mpc8360-dma", "fsl,elo-dma";
125 reg = <0x82a8 4>;
126 ranges = <0 0x8100 0x1a8>;
127 interrupt-parent = <&ipic>;
128 interrupts = <71 8>;
129 cell-index = <0>;
130 dma-channel@0 {
131 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
132 reg = <0 0x80>;
133 interrupt-parent = <&ipic>;
134 interrupts = <71 8>;
135 };
136 dma-channel@80 {
137 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
138 reg = <0x80 0x80>;
139 interrupt-parent = <&ipic>;
140 interrupts = <71 8>;
141 };
142 dma-channel@100 {
143 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
144 reg = <0x100 0x80>;
145 interrupt-parent = <&ipic>;
146 interrupts = <71 8>;
147 };
148 dma-channel@180 {
149 compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
150 reg = <0x180 0x28>;
151 interrupt-parent = <&ipic>;
152 interrupts = <71 8>;
153 };
154 };
155
Li Yang7a234d02006-10-02 20:10:10 -0500156 crypto@30000 {
Kim Phillips3fd44732008-07-08 19:13:33 -0500157 compatible = "fsl,sec2.0";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500158 reg = <0x30000 0x10000>;
159 interrupts = <11 0x8>;
160 interrupt-parent = <&ipic>;
Kim Phillips3fd44732008-07-08 19:13:33 -0500161 fsl,num-channels = <4>;
162 fsl,channel-fifo-len = <24>;
163 fsl,exec-units-mask = <0x7e>;
164 fsl,descriptor-types-mask = <0x01010ebf>;
Li Yang7a234d02006-10-02 20:10:10 -0500165 };
166
Kumar Galad71a1dc2007-02-16 09:57:22 -0600167 ipic: pic@700 {
Li Yang7a234d02006-10-02 20:10:10 -0500168 interrupt-controller;
169 #address-cells = <0>;
170 #interrupt-cells = <2>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500171 reg = <0x700 0x100>;
Li Yang7a234d02006-10-02 20:10:10 -0500172 device_type = "ipic";
173 };
174
175 par_io@1400 {
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500176 reg = <0x1400 0x100>;
Li Yang7a234d02006-10-02 20:10:10 -0500177 device_type = "par_io";
178 num-ports = <7>;
179
Kumar Galad71a1dc2007-02-16 09:57:22 -0600180 pio1: ucc_pin@01 {
Li Yang7a234d02006-10-02 20:10:10 -0500181 pio-map = <
182 /* port pin dir open_drain assignment has_irq */
183 0 3 1 0 1 0 /* TxD0 */
184 0 4 1 0 1 0 /* TxD1 */
185 0 5 1 0 1 0 /* TxD2 */
186 0 6 1 0 1 0 /* TxD3 */
187 1 6 1 0 3 0 /* TxD4 */
188 1 7 1 0 1 0 /* TxD5 */
189 1 9 1 0 2 0 /* TxD6 */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500190 1 10 1 0 2 0 /* TxD7 */
Li Yang7a234d02006-10-02 20:10:10 -0500191 0 9 2 0 1 0 /* RxD0 */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500192 0 10 2 0 1 0 /* RxD1 */
193 0 11 2 0 1 0 /* RxD2 */
194 0 12 2 0 1 0 /* RxD3 */
195 0 13 2 0 1 0 /* RxD4 */
Li Yang7a234d02006-10-02 20:10:10 -0500196 1 1 2 0 2 0 /* RxD5 */
197 1 0 2 0 2 0 /* RxD6 */
198 1 4 2 0 2 0 /* RxD7 */
199 0 7 1 0 1 0 /* TX_EN */
200 0 8 1 0 1 0 /* TX_ER */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500201 0 15 2 0 1 0 /* RX_DV */
202 0 16 2 0 1 0 /* RX_ER */
Li Yang7a234d02006-10-02 20:10:10 -0500203 0 0 2 0 1 0 /* RX_CLK */
204 2 9 1 0 3 0 /* GTX_CLK - CLK10 */
205 2 8 2 0 1 0>; /* GTX125 - CLK9 */
206 };
Kumar Galad71a1dc2007-02-16 09:57:22 -0600207 pio2: ucc_pin@02 {
Li Yang7a234d02006-10-02 20:10:10 -0500208 pio-map = <
209 /* port pin dir open_drain assignment has_irq */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500210 0 17 1 0 1 0 /* TxD0 */
211 0 18 1 0 1 0 /* TxD1 */
212 0 19 1 0 1 0 /* TxD2 */
213 0 20 1 0 1 0 /* TxD3 */
Li Yang7a234d02006-10-02 20:10:10 -0500214 1 2 1 0 1 0 /* TxD4 */
215 1 3 1 0 2 0 /* TxD5 */
216 1 5 1 0 3 0 /* TxD6 */
217 1 8 1 0 3 0 /* TxD7 */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500218 0 23 2 0 1 0 /* RxD0 */
219 0 24 2 0 1 0 /* RxD1 */
220 0 25 2 0 1 0 /* RxD2 */
221 0 26 2 0 1 0 /* RxD3 */
222 0 27 2 0 1 0 /* RxD4 */
223 1 12 2 0 2 0 /* RxD5 */
224 1 13 2 0 3 0 /* RxD6 */
225 1 11 2 0 2 0 /* RxD7 */
226 0 21 1 0 1 0 /* TX_EN */
227 0 22 1 0 1 0 /* TX_ER */
228 0 29 2 0 1 0 /* RX_DV */
229 0 30 2 0 1 0 /* RX_ER */
230 0 31 2 0 1 0 /* RX_CLK */
Li Yang7a234d02006-10-02 20:10:10 -0500231 2 2 1 0 2 0 /* GTX_CLK - CLK10 */
232 2 3 2 0 1 0 /* GTX125 - CLK4 */
233 0 1 3 0 2 0 /* MDIO */
234 0 2 1 0 1 0>; /* MDC */
235 };
236
237 };
238 };
239
240 qe@e0100000 {
241 #address-cells = <1>;
242 #size-cells = <1>;
243 device_type = "qe";
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300244 compatible = "fsl,qe";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500245 ranges = <0x0 0xe0100000 0x00100000>;
246 reg = <0xe0100000 0x480>;
Li Yang7a234d02006-10-02 20:10:10 -0500247 brg-frequency = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500248 bus-frequency = <396000000>;
Li Yang7a234d02006-10-02 20:10:10 -0500249
250 muram@10000 {
Paul Gortmaker390167e2008-01-28 02:27:51 -0500251 #address-cells = <1>;
252 #size-cells = <1>;
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300253 compatible = "fsl,qe-muram", "fsl,cpm-muram";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500254 ranges = <0x0 0x00010000 0x0000c000>;
Li Yang7a234d02006-10-02 20:10:10 -0500255
Paul Gortmaker390167e2008-01-28 02:27:51 -0500256 data-only@0 {
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300257 compatible = "fsl,qe-muram-data",
258 "fsl,cpm-muram-data";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500259 reg = <0x0 0xc000>;
Li Yang7a234d02006-10-02 20:10:10 -0500260 };
261 };
262
263 spi@4c0 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +0300264 cell-index = <0>;
265 compatible = "fsl,spi";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500266 reg = <0x4c0 0x40>;
Li Yang7a234d02006-10-02 20:10:10 -0500267 interrupts = <2>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500268 interrupt-parent = <&qeic>;
Li Yang7a234d02006-10-02 20:10:10 -0500269 mode = "cpu";
270 };
271
272 spi@500 {
Anton Vorontsovf3a2b292008-01-24 18:40:07 +0300273 cell-index = <1>;
274 compatible = "fsl,spi";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500275 reg = <0x500 0x40>;
Li Yang7a234d02006-10-02 20:10:10 -0500276 interrupts = <1>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500277 interrupt-parent = <&qeic>;
Li Yang7a234d02006-10-02 20:10:10 -0500278 mode = "cpu";
279 };
280
281 usb@6c0 {
Li Yang7a234d02006-10-02 20:10:10 -0500282 compatible = "qe_udc";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500283 reg = <0x6c0 0x40 0x8b00 0x100>;
284 interrupts = <11>;
285 interrupt-parent = <&qeic>;
Li Yang7a234d02006-10-02 20:10:10 -0500286 mode = "slave";
287 };
288
Kumar Galae77b28e2007-12-12 00:28:35 -0600289 enet0: ucc@2000 {
Li Yang7a234d02006-10-02 20:10:10 -0500290 device_type = "network";
291 compatible = "ucc_geth";
Kumar Galae77b28e2007-12-12 00:28:35 -0600292 cell-index = <1>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500293 reg = <0x2000 0x200>;
294 interrupts = <32>;
295 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500296 local-mac-address = [ 00 00 00 00 00 00 ];
Timur Tabi9fb1e352007-12-03 15:17:59 -0600297 rx-clock-name = "none";
298 tx-clock-name = "clk9";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500299 phy-handle = <&phy0>;
Kim Phillips0fd8c472007-04-24 07:26:14 +1000300 phy-connection-type = "rgmii-id";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500301 pio-handle = <&pio1>;
Li Yang7a234d02006-10-02 20:10:10 -0500302 };
303
Kumar Galae77b28e2007-12-12 00:28:35 -0600304 enet1: ucc@3000 {
Li Yang7a234d02006-10-02 20:10:10 -0500305 device_type = "network";
306 compatible = "ucc_geth";
Kumar Galae77b28e2007-12-12 00:28:35 -0600307 cell-index = <2>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500308 reg = <0x3000 0x200>;
309 interrupts = <33>;
310 interrupt-parent = <&qeic>;
Timur Tabieae98262007-06-22 14:33:15 -0500311 local-mac-address = [ 00 00 00 00 00 00 ];
Timur Tabi9fb1e352007-12-03 15:17:59 -0600312 rx-clock-name = "none";
313 tx-clock-name = "clk4";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500314 phy-handle = <&phy1>;
Kim Phillips0fd8c472007-04-24 07:26:14 +1000315 phy-connection-type = "rgmii-id";
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500316 pio-handle = <&pio2>;
Li Yang7a234d02006-10-02 20:10:10 -0500317 };
318
319 mdio@2120 {
320 #address-cells = <1>;
321 #size-cells = <0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500322 reg = <0x2120 0x18>;
Anton Vorontsovd0a2f822008-01-24 18:40:01 +0300323 compatible = "fsl,ucc-mdio";
Li Yang7a234d02006-10-02 20:10:10 -0500324
Kumar Galad71a1dc2007-02-16 09:57:22 -0600325 phy0: ethernet-phy@00 {
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500326 interrupt-parent = <&ipic>;
327 interrupts = <17 0x8>;
328 reg = <0x0>;
Li Yang7a234d02006-10-02 20:10:10 -0500329 device_type = "ethernet-phy";
Li Yang7a234d02006-10-02 20:10:10 -0500330 };
Kumar Galad71a1dc2007-02-16 09:57:22 -0600331 phy1: ethernet-phy@01 {
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500332 interrupt-parent = <&ipic>;
333 interrupts = <18 0x8>;
334 reg = <0x1>;
Li Yang7a234d02006-10-02 20:10:10 -0500335 device_type = "ethernet-phy";
Li Yang7a234d02006-10-02 20:10:10 -0500336 };
337 };
338
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300339 qeic: interrupt-controller@80 {
Li Yang7a234d02006-10-02 20:10:10 -0500340 interrupt-controller;
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300341 compatible = "fsl,qe-ic";
Li Yang7a234d02006-10-02 20:10:10 -0500342 #address-cells = <0>;
343 #interrupt-cells = <1>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500344 reg = <0x80 0x80>;
Li Yang7a234d02006-10-02 20:10:10 -0500345 big-endian;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500346 interrupts = <32 0x8 33 0x8>; // high:32 low:33
347 interrupt-parent = <&ipic>;
Li Yang7a234d02006-10-02 20:10:10 -0500348 };
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500349 };
Li Yang7a234d02006-10-02 20:10:10 -0500350
Kumar Galaea082fa2007-12-12 01:46:12 -0600351 pci0: pci@e0008500 {
352 cell-index = <1>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500353 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500354 interrupt-map = <
355
356 /* IDSEL 0x11 AD17 */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500357 0x8800 0x0 0x0 0x1 &ipic 20 0x8
358 0x8800 0x0 0x0 0x2 &ipic 21 0x8
359 0x8800 0x0 0x0 0x3 &ipic 22 0x8
360 0x8800 0x0 0x0 0x4 &ipic 23 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500361
362 /* IDSEL 0x12 AD18 */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500363 0x9000 0x0 0x0 0x1 &ipic 22 0x8
364 0x9000 0x0 0x0 0x2 &ipic 23 0x8
365 0x9000 0x0 0x0 0x3 &ipic 20 0x8
366 0x9000 0x0 0x0 0x4 &ipic 21 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500367
368 /* IDSEL 0x13 AD19 */
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500369 0x9800 0x0 0x0 0x1 &ipic 23 0x8
370 0x9800 0x0 0x0 0x2 &ipic 20 0x8
371 0x9800 0x0 0x0 0x3 &ipic 21 0x8
372 0x9800 0x0 0x0 0x4 &ipic 22 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500373
374 /* IDSEL 0x15 AD21*/
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500375 0xa800 0x0 0x0 0x1 &ipic 20 0x8
376 0xa800 0x0 0x0 0x2 &ipic 21 0x8
377 0xa800 0x0 0x0 0x3 &ipic 22 0x8
378 0xa800 0x0 0x0 0x4 &ipic 23 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500379
380 /* IDSEL 0x16 AD22*/
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500381 0xb000 0x0 0x0 0x1 &ipic 23 0x8
382 0xb000 0x0 0x0 0x2 &ipic 20 0x8
383 0xb000 0x0 0x0 0x3 &ipic 21 0x8
384 0xb000 0x0 0x0 0x4 &ipic 22 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500385
386 /* IDSEL 0x17 AD23*/
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500387 0xb800 0x0 0x0 0x1 &ipic 22 0x8
388 0xb800 0x0 0x0 0x2 &ipic 23 0x8
389 0xb800 0x0 0x0 0x3 &ipic 20 0x8
390 0xb800 0x0 0x0 0x4 &ipic 21 0x8
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500391
392 /* IDSEL 0x18 AD24*/
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500393 0xc000 0x0 0x0 0x1 &ipic 21 0x8
394 0xc000 0x0 0x0 0x2 &ipic 22 0x8
395 0xc000 0x0 0x0 0x3 &ipic 23 0x8
396 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
397 interrupt-parent = <&ipic>;
398 interrupts = <66 0x8>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500399 bus-range = <0 0>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500400 ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
401 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
402 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
403 clock-frequency = <66666666>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500404 #interrupt-cells = <1>;
405 #size-cells = <2>;
406 #address-cells = <3>;
Paul Gortmakercda13dd2008-01-28 16:09:36 -0500407 reg = <0xe0008500 0x100>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500408 compatible = "fsl,mpc8349-pci";
409 device_type = "pci";
Li Yang7a234d02006-10-02 20:10:10 -0500410 };
411};