Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) ST-Ericsson SA 2010 |
| 3 | * |
| 4 | * License Terms: GNU General Public License v2 |
| 5 | * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com> |
| 6 | */ |
| 7 | #ifndef MFD_AB8500_H |
| 8 | #define MFD_AB8500_H |
| 9 | |
Paul Gortmaker | 313162d | 2012-01-30 11:46:54 -0500 | [diff] [blame] | 10 | #include <linux/mutex.h> |
| 11 | |
| 12 | struct device; |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 13 | |
| 14 | /* |
Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 15 | * AB IC versions |
| 16 | * |
| 17 | * AB8500_VERSION_AB8500 should be 0xFF but will never be read as need a |
| 18 | * non-supported multi-byte I2C access via PRCMU. Set to 0x00 to ease the |
| 19 | * print of version string. |
| 20 | */ |
| 21 | enum ab8500_version { |
| 22 | AB8500_VERSION_AB8500 = 0x0, |
| 23 | AB8500_VERSION_AB8505 = 0x1, |
| 24 | AB8500_VERSION_AB9540 = 0x2, |
| 25 | AB8500_VERSION_AB8540 = 0x3, |
| 26 | AB8500_VERSION_UNDEFINED, |
| 27 | }; |
| 28 | |
| 29 | /* AB8500 CIDs*/ |
| 30 | #define AB8500_CUTEARLY 0x00 |
| 31 | #define AB8500_CUT1P0 0x10 |
| 32 | #define AB8500_CUT1P1 0x11 |
| 33 | #define AB8500_CUT2P0 0x20 |
| 34 | #define AB8500_CUT3P0 0x30 |
| 35 | #define AB8500_CUT3P3 0x33 |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 36 | |
| 37 | /* |
Mattias Wallin | 47c1697 | 2010-09-10 17:47:56 +0200 | [diff] [blame] | 38 | * AB8500 bank addresses |
| 39 | */ |
| 40 | #define AB8500_SYS_CTRL1_BLOCK 0x1 |
| 41 | #define AB8500_SYS_CTRL2_BLOCK 0x2 |
| 42 | #define AB8500_REGU_CTRL1 0x3 |
| 43 | #define AB8500_REGU_CTRL2 0x4 |
| 44 | #define AB8500_USB 0x5 |
| 45 | #define AB8500_TVOUT 0x6 |
| 46 | #define AB8500_DBI 0x7 |
| 47 | #define AB8500_ECI_AV_ACC 0x8 |
| 48 | #define AB8500_RESERVED 0x9 |
| 49 | #define AB8500_GPADC 0xA |
| 50 | #define AB8500_CHARGER 0xB |
| 51 | #define AB8500_GAS_GAUGE 0xC |
| 52 | #define AB8500_AUDIO 0xD |
| 53 | #define AB8500_INTERRUPT 0xE |
| 54 | #define AB8500_RTC 0xF |
| 55 | #define AB8500_MISC 0x10 |
Linus Walleij | 0a1b089 | 2011-06-09 23:57:57 +0200 | [diff] [blame] | 56 | #define AB8500_DEVELOPMENT 0x11 |
Mattias Wallin | 47c1697 | 2010-09-10 17:47:56 +0200 | [diff] [blame] | 57 | #define AB8500_DEBUG 0x12 |
| 58 | #define AB8500_PROD_TEST 0x13 |
| 59 | #define AB8500_OTP_EMUL 0x15 |
| 60 | |
| 61 | /* |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 62 | * Interrupts |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 63 | * Values used to index into array ab8500_irq_regoffset[] defined in |
| 64 | * drivers/mdf/ab8500-core.c |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 65 | */ |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 66 | /* Definitions for AB8500 and AB9540 */ |
| 67 | /* ab8500_irq_regoffset[0] -> IT[Source|Latch|Mask]1 */ |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 68 | #define AB8500_INT_MAIN_EXT_CH_NOT_OK 0 /* not 8505/9540 */ |
| 69 | #define AB8500_INT_UN_PLUG_TV_DET 1 /* not 8505/9540 */ |
| 70 | #define AB8500_INT_PLUG_TV_DET 2 /* not 8505/9540 */ |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 71 | #define AB8500_INT_TEMP_WARM 3 |
| 72 | #define AB8500_INT_PON_KEY2DB_F 4 |
| 73 | #define AB8500_INT_PON_KEY2DB_R 5 |
| 74 | #define AB8500_INT_PON_KEY1DB_F 6 |
| 75 | #define AB8500_INT_PON_KEY1DB_R 7 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 76 | /* ab8500_irq_regoffset[1] -> IT[Source|Latch|Mask]2 */ |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 77 | #define AB8500_INT_BATT_OVV 8 |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 78 | #define AB8500_INT_MAIN_CH_UNPLUG_DET 10 /* not 8505 */ |
| 79 | #define AB8500_INT_MAIN_CH_PLUG_DET 11 /* not 8505 */ |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 80 | #define AB8500_INT_VBUS_DET_F 14 |
| 81 | #define AB8500_INT_VBUS_DET_R 15 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 82 | /* ab8500_irq_regoffset[2] -> IT[Source|Latch|Mask]3 */ |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 83 | #define AB8500_INT_VBUS_CH_DROP_END 16 |
| 84 | #define AB8500_INT_RTC_60S 17 |
| 85 | #define AB8500_INT_RTC_ALARM 18 |
| 86 | #define AB8500_INT_BAT_CTRL_INDB 20 |
| 87 | #define AB8500_INT_CH_WD_EXP 21 |
| 88 | #define AB8500_INT_VBUS_OVV 22 |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 89 | #define AB8500_INT_MAIN_CH_DROP_END 23 /* not 8505/9540 */ |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 90 | /* ab8500_irq_regoffset[3] -> IT[Source|Latch|Mask]4 */ |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 91 | #define AB8500_INT_CCN_CONV_ACC 24 |
| 92 | #define AB8500_INT_INT_AUD 25 |
| 93 | #define AB8500_INT_CCEOC 26 |
| 94 | #define AB8500_INT_CC_INT_CALIB 27 |
| 95 | #define AB8500_INT_LOW_BAT_F 28 |
| 96 | #define AB8500_INT_LOW_BAT_R 29 |
| 97 | #define AB8500_INT_BUP_CHG_NOT_OK 30 |
| 98 | #define AB8500_INT_BUP_CHG_OK 31 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 99 | /* ab8500_irq_regoffset[4] -> IT[Source|Latch|Mask]5 */ |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 100 | #define AB8500_INT_GP_HW_ADC_CONV_END 32 /* not 8505 */ |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 101 | #define AB8500_INT_ACC_DETECT_1DB_F 33 |
| 102 | #define AB8500_INT_ACC_DETECT_1DB_R 34 |
| 103 | #define AB8500_INT_ACC_DETECT_22DB_F 35 |
| 104 | #define AB8500_INT_ACC_DETECT_22DB_R 36 |
| 105 | #define AB8500_INT_ACC_DETECT_21DB_F 37 |
| 106 | #define AB8500_INT_ACC_DETECT_21DB_R 38 |
| 107 | #define AB8500_INT_GP_SW_ADC_CONV_END 39 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 108 | /* ab8500_irq_regoffset[5] -> IT[Source|Latch|Mask]7 */ |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 109 | #define AB8500_INT_GPIO6R 40 /* not 8505/9540 */ |
| 110 | #define AB8500_INT_GPIO7R 41 /* not 8505/9540 */ |
| 111 | #define AB8500_INT_GPIO8R 42 /* not 8505/9540 */ |
| 112 | #define AB8500_INT_GPIO9R 43 /* not 8505/9540 */ |
Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 113 | #define AB8500_INT_GPIO10R 44 |
| 114 | #define AB8500_INT_GPIO11R 45 |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 115 | #define AB8500_INT_GPIO12R 46 /* not 8505 */ |
Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 116 | #define AB8500_INT_GPIO13R 47 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 117 | /* ab8500_irq_regoffset[6] -> IT[Source|Latch|Mask]8 */ |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 118 | #define AB8500_INT_GPIO24R 48 /* not 8505 */ |
| 119 | #define AB8500_INT_GPIO25R 49 /* not 8505 */ |
| 120 | #define AB8500_INT_GPIO36R 50 /* not 8505/9540 */ |
| 121 | #define AB8500_INT_GPIO37R 51 /* not 8505/9540 */ |
| 122 | #define AB8500_INT_GPIO38R 52 /* not 8505/9540 */ |
| 123 | #define AB8500_INT_GPIO39R 53 /* not 8505/9540 */ |
Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 124 | #define AB8500_INT_GPIO40R 54 |
| 125 | #define AB8500_INT_GPIO41R 55 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 126 | /* ab8500_irq_regoffset[7] -> IT[Source|Latch|Mask]9 */ |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 127 | #define AB8500_INT_GPIO6F 56 /* not 8505/9540 */ |
| 128 | #define AB8500_INT_GPIO7F 57 /* not 8505/9540 */ |
| 129 | #define AB8500_INT_GPIO8F 58 /* not 8505/9540 */ |
| 130 | #define AB8500_INT_GPIO9F 59 /* not 8505/9540 */ |
Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 131 | #define AB8500_INT_GPIO10F 60 |
| 132 | #define AB8500_INT_GPIO11F 61 |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 133 | #define AB8500_INT_GPIO12F 62 /* not 8505 */ |
Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 134 | #define AB8500_INT_GPIO13F 63 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 135 | /* ab8500_irq_regoffset[8] -> IT[Source|Latch|Mask]10 */ |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 136 | #define AB8500_INT_GPIO24F 64 /* not 8505 */ |
| 137 | #define AB8500_INT_GPIO25F 65 /* not 8505 */ |
| 138 | #define AB8500_INT_GPIO36F 66 /* not 8505/9540 */ |
| 139 | #define AB8500_INT_GPIO37F 67 /* not 8505/9540 */ |
| 140 | #define AB8500_INT_GPIO38F 68 /* not 8505/9540 */ |
| 141 | #define AB8500_INT_GPIO39F 69 /* not 8505/9540 */ |
Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 142 | #define AB8500_INT_GPIO40F 70 |
| 143 | #define AB8500_INT_GPIO41F 71 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 144 | /* ab8500_irq_regoffset[9] -> IT[Source|Latch|Mask]12 */ |
Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 145 | #define AB8500_INT_ADP_SOURCE_ERROR 72 |
| 146 | #define AB8500_INT_ADP_SINK_ERROR 73 |
| 147 | #define AB8500_INT_ADP_PROBE_PLUG 74 |
| 148 | #define AB8500_INT_ADP_PROBE_UNPLUG 75 |
| 149 | #define AB8500_INT_ADP_SENSE_OFF 76 |
| 150 | #define AB8500_INT_USB_PHY_POWER_ERR 78 |
| 151 | #define AB8500_INT_USB_LINK_STATUS 79 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 152 | /* ab8500_irq_regoffset[10] -> IT[Source|Latch|Mask]19 */ |
Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 153 | #define AB8500_INT_BTEMP_LOW 80 |
| 154 | #define AB8500_INT_BTEMP_LOW_MEDIUM 81 |
| 155 | #define AB8500_INT_BTEMP_MEDIUM_HIGH 82 |
| 156 | #define AB8500_INT_BTEMP_HIGH 83 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 157 | /* ab8500_irq_regoffset[11] -> IT[Source|Latch|Mask]20 */ |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 158 | #define AB8500_INT_SRP_DETECT 88 |
| 159 | #define AB8500_INT_USB_CHARGER_NOT_OKR 89 |
Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 160 | #define AB8500_INT_ID_WAKEUP_R 90 |
| 161 | #define AB8500_INT_ID_DET_R1R 92 |
| 162 | #define AB8500_INT_ID_DET_R2R 93 |
| 163 | #define AB8500_INT_ID_DET_R3R 94 |
| 164 | #define AB8500_INT_ID_DET_R4R 95 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 165 | /* ab8500_irq_regoffset[12] -> IT[Source|Latch|Mask]21 */ |
Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 166 | #define AB8500_INT_ID_WAKEUP_F 96 |
| 167 | #define AB8500_INT_ID_DET_R1F 98 |
| 168 | #define AB8500_INT_ID_DET_R2F 99 |
| 169 | #define AB8500_INT_ID_DET_R3F 100 |
| 170 | #define AB8500_INT_ID_DET_R4F 101 |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 171 | #define AB8500_INT_CHAUTORESTARTAFTSEC 102 |
| 172 | #define AB8500_INT_CHSTOPBYSEC 103 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 173 | /* ab8500_irq_regoffset[13] -> IT[Source|Latch|Mask]22 */ |
Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 174 | #define AB8500_INT_USB_CH_TH_PROT_F 104 |
| 175 | #define AB8500_INT_USB_CH_TH_PROT_R 105 |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 176 | #define AB8500_INT_MAIN_CH_TH_PROT_F 106 /* not 8505/9540 */ |
| 177 | #define AB8500_INT_MAIN_CH_TH_PROT_R 107 /* not 8505/9540 */ |
| 178 | #define AB8500_INT_CHCURLIMNOHSCHIRP 109 |
| 179 | #define AB8500_INT_CHCURLIMHSCHIRP 110 |
| 180 | #define AB8500_INT_XTAL32K_KO 111 |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 181 | |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 182 | /* Definitions for AB9540 */ |
| 183 | /* ab8500_irq_regoffset[14] -> IT[Source|Latch|Mask]13 */ |
| 184 | #define AB9540_INT_GPIO50R 113 |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 185 | #define AB9540_INT_GPIO51R 114 /* not 8505 */ |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 186 | #define AB9540_INT_GPIO52R 115 |
| 187 | #define AB9540_INT_GPIO53R 116 |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 188 | #define AB9540_INT_GPIO54R 117 /* not 8505 */ |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 189 | #define AB9540_INT_IEXT_CH_RF_BFN_R 118 |
| 190 | #define AB9540_INT_IEXT_CH_RF_BFN_F 119 |
| 191 | /* ab8500_irq_regoffset[15] -> IT[Source|Latch|Mask]14 */ |
| 192 | #define AB9540_INT_GPIO50F 121 |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 193 | #define AB9540_INT_GPIO51F 122 /* not 8505 */ |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 194 | #define AB9540_INT_GPIO52F 123 |
| 195 | #define AB9540_INT_GPIO53F 124 |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 196 | #define AB9540_INT_GPIO54F 125 /* not 8505 */ |
Virupax Sadashivpetimath | 44f72e5 | 2012-04-17 09:30:14 +0200 | [diff] [blame^] | 197 | /* ab8500_irq_regoffset[16] -> IT[Source|Latch|Mask]25 */ |
| 198 | #define AB8505_INT_KEYSTUCK 128 |
| 199 | #define AB8505_INT_IKR 129 |
| 200 | #define AB8505_INT_IKP 130 |
| 201 | #define AB8505_INT_KP 131 |
| 202 | #define AB8505_INT_KEYDEGLITCH 132 |
| 203 | #define AB8505_INT_MODPWRSTATUSF 134 |
| 204 | #define AB8505_INT_MODPWRSTATUSR 135 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 205 | |
| 206 | /* |
| 207 | * AB8500_AB9540_NR_IRQS is used when configuring the IRQ numbers for the |
| 208 | * entire platform. This is a "compile time" constant so this must be set to |
| 209 | * the largest possible value that may be encountered with different AB SOCs. |
| 210 | * Of the currently supported AB devices, AB8500 and AB9540, it is the AB9540 |
| 211 | * which is larger. |
| 212 | */ |
Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 213 | #define AB8500_NR_IRQS 112 |
Virupax Sadashivpetimath | 44f72e5 | 2012-04-17 09:30:14 +0200 | [diff] [blame^] | 214 | #define AB8505_NR_IRQS 136 |
| 215 | #define AB9540_NR_IRQS 136 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 216 | /* This is set to the roof of any AB8500 chip variant IRQ counts */ |
| 217 | #define AB8500_MAX_NR_IRQS AB9540_NR_IRQS |
| 218 | |
Mattias Wallin | 92d50a4 | 2010-12-07 11:20:47 +0100 | [diff] [blame] | 219 | #define AB8500_NUM_IRQ_REGS 14 |
Linus Walleij | d625552 | 2012-02-20 21:42:24 +0100 | [diff] [blame] | 220 | #define AB9540_NUM_IRQ_REGS 17 |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 221 | |
| 222 | /** |
| 223 | * struct ab8500 - ab8500 internal structure |
| 224 | * @dev: parent device |
| 225 | * @lock: read/write operations lock |
| 226 | * @irq_lock: genirq bus lock |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 227 | * @irq: irq line |
Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 228 | * @version: chip version id (e.g. ab8500 or ab9540) |
Mattias Wallin | adceed6 | 2011-03-02 11:51:11 +0100 | [diff] [blame] | 229 | * @chip_id: chip revision id |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 230 | * @write: register write |
Mattias Nilsson | bc628fd | 2012-03-08 14:02:20 +0100 | [diff] [blame] | 231 | * @write_masked: masked register write |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 232 | * @read: register read |
| 233 | * @rx_buf: rx buf for SPI |
| 234 | * @tx_buf: tx buf for SPI |
| 235 | * @mask: cache of IRQ regs for bus lock |
| 236 | * @oldmask: cache of previous IRQ regs for bus lock |
Linus Walleij | 2ced445 | 2012-02-20 21:42:17 +0100 | [diff] [blame] | 237 | * @mask_size: Actual number of valid entries in mask[], oldmask[] and |
| 238 | * irq_reg_offset |
| 239 | * @irq_reg_offset: Array of offsets into IRQ registers |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 240 | */ |
| 241 | struct ab8500 { |
| 242 | struct device *dev; |
| 243 | struct mutex lock; |
| 244 | struct mutex irq_lock; |
Mattias Wallin | adceed6 | 2011-03-02 11:51:11 +0100 | [diff] [blame] | 245 | |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 246 | int irq_base; |
| 247 | int irq; |
Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 248 | enum ab8500_version version; |
Mattias Wallin | 47c1697 | 2010-09-10 17:47:56 +0200 | [diff] [blame] | 249 | u8 chip_id; |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 250 | |
Mattias Nilsson | bc628fd | 2012-03-08 14:02:20 +0100 | [diff] [blame] | 251 | int (*write)(struct ab8500 *ab8500, u16 addr, u8 data); |
| 252 | int (*write_masked)(struct ab8500 *ab8500, u16 addr, u8 mask, u8 data); |
| 253 | int (*read)(struct ab8500 *ab8500, u16 addr); |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 254 | |
| 255 | unsigned long tx_buf[4]; |
| 256 | unsigned long rx_buf[4]; |
| 257 | |
Linus Walleij | 2ced445 | 2012-02-20 21:42:17 +0100 | [diff] [blame] | 258 | u8 *mask; |
| 259 | u8 *oldmask; |
| 260 | int mask_size; |
| 261 | const int *irq_reg_offset; |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 262 | }; |
| 263 | |
Bengt Jonsson | 79568b94 | 2011-03-11 11:54:46 +0100 | [diff] [blame] | 264 | struct regulator_reg_init; |
Sundar R Iyer | 549931f | 2010-07-13 11:51:28 +0530 | [diff] [blame] | 265 | struct regulator_init_data; |
Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 266 | struct ab8500_gpio_platform_data; |
Sundar R Iyer | 549931f | 2010-07-13 11:51:28 +0530 | [diff] [blame] | 267 | |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 268 | /** |
| 269 | * struct ab8500_platform_data - AB8500 platform data |
| 270 | * @irq_base: start of AB8500 IRQs, AB8500_NR_IRQS will be used |
| 271 | * @init: board-specific initialization after detection of ab8500 |
Bengt Jonsson | 79568b94 | 2011-03-11 11:54:46 +0100 | [diff] [blame] | 272 | * @num_regulator_reg_init: number of regulator init registers |
| 273 | * @regulator_reg_init: regulator init registers |
| 274 | * @num_regulator: number of regulators |
Sundar R Iyer | 549931f | 2010-07-13 11:51:28 +0530 | [diff] [blame] | 275 | * @regulator: machine-specific constraints for regulators |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 276 | */ |
| 277 | struct ab8500_platform_data { |
| 278 | int irq_base; |
| 279 | void (*init) (struct ab8500 *); |
Bengt Jonsson | 79568b94 | 2011-03-11 11:54:46 +0100 | [diff] [blame] | 280 | int num_regulator_reg_init; |
| 281 | struct ab8500_regulator_reg_init *regulator_reg_init; |
Bengt Jonsson | cb189b0 | 2010-12-10 11:08:40 +0100 | [diff] [blame] | 282 | int num_regulator; |
| 283 | struct regulator_init_data *regulator; |
Bibek Basu | 0cb3fcd | 2011-02-09 11:02:35 +0530 | [diff] [blame] | 284 | struct ab8500_gpio_platform_data *gpio; |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 285 | }; |
| 286 | |
Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 287 | extern int __devinit ab8500_init(struct ab8500 *ab8500, |
| 288 | enum ab8500_version version); |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 289 | extern int __devexit ab8500_exit(struct ab8500 *ab8500); |
| 290 | |
Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 291 | static inline int is_ab8500(struct ab8500 *ab) |
| 292 | { |
| 293 | return ab->version == AB8500_VERSION_AB8500; |
| 294 | } |
| 295 | |
| 296 | static inline int is_ab8505(struct ab8500 *ab) |
| 297 | { |
| 298 | return ab->version == AB8500_VERSION_AB8505; |
| 299 | } |
| 300 | |
| 301 | static inline int is_ab9540(struct ab8500 *ab) |
| 302 | { |
| 303 | return ab->version == AB8500_VERSION_AB9540; |
| 304 | } |
| 305 | |
| 306 | static inline int is_ab8540(struct ab8500 *ab) |
| 307 | { |
| 308 | return ab->version == AB8500_VERSION_AB8540; |
| 309 | } |
| 310 | |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 311 | /* exclude also ab8505, ab9540... */ |
| 312 | static inline int is_ab8500_1p0_or_earlier(struct ab8500 *ab) |
| 313 | { |
| 314 | return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P0)); |
| 315 | } |
| 316 | |
| 317 | /* exclude also ab8505, ab9540... */ |
Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 318 | static inline int is_ab8500_1p1_or_earlier(struct ab8500 *ab) |
| 319 | { |
| 320 | return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P1)); |
| 321 | } |
| 322 | |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 323 | /* exclude also ab8505, ab9540... */ |
Linus Walleij | 0f620837 | 2012-02-20 21:42:10 +0100 | [diff] [blame] | 324 | static inline int is_ab8500_2p0_or_earlier(struct ab8500 *ab) |
| 325 | { |
| 326 | return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT2P0)); |
| 327 | } |
| 328 | |
Bengt Jonsson | a982362 | 2012-03-08 14:01:57 +0100 | [diff] [blame] | 329 | /* exclude also ab8505, ab9540... */ |
| 330 | static inline int is_ab8500_2p0(struct ab8500 *ab) |
| 331 | { |
| 332 | return (is_ab8500(ab) && (ab->chip_id == AB8500_CUT2P0)); |
| 333 | } |
| 334 | |
Rabin Vincent | 6257926 | 2010-05-19 11:39:02 +0200 | [diff] [blame] | 335 | #endif /* MFD_AB8500_H */ |