blob: b8a0bf5766f2efb64380ae3dedddca3b4782da03 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Ralf Baechle70342282013-01-22 12:59:30 +01002 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License as published by the
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Free Software Foundation; either version 2 of the License, or (at your
5 * option) any later version.
6 *
Ralf Baechlec539ef72012-01-11 15:37:16 +01007 * Copyright (C) 2003, 04, 11 Ralf Baechle (ralf@linux-mips.org)
8 * Copyright (C) 2011 Wind River Systems,
9 * written by Ralf Baechle (ralf@linux-mips.org)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
Ralf Baechlec539ef72012-01-11 15:37:16 +010011#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/mm.h>
14#include <linux/bootmem.h>
Paul Gortmakercae39d12011-07-28 18:46:31 -040015#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/init.h>
17#include <linux/types.h>
18#include <linux/pci.h>
John Crispina48cf372012-05-04 10:50:13 +020019#include <linux/of_address.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Ralf Baechlec539ef72012-01-11 15:37:16 +010021#include <asm/cpu-info.h>
22
Linus Torvalds1da177e2005-04-16 15:20:36 -070023/*
Bjorn Helgaas29090602012-02-23 20:18:57 -070024 * If PCI_PROBE_ONLY in pci_flags is set, we don't change any PCI resource
25 * assignments.
Linus Torvalds1da177e2005-04-16 15:20:36 -070026 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Linus Torvalds1da177e2005-04-16 15:20:36 -070028/*
29 * The PCI controller list.
30 */
31
Dmitri Vorobievd58eaab2008-06-18 10:18:20 +030032static struct pci_controller *hose_head, **hose_tail = &hose_head;
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Ralf Baechle982f6ff2009-09-17 02:25:07 +020034unsigned long PCIBIOS_MIN_IO;
35unsigned long PCIBIOS_MIN_MEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Aurelien Jarno540799e2008-10-14 11:45:09 +020037static int pci_initialized;
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039/*
40 * We need to avoid collisions with `mirrored' VGA ports
41 * and other strange ISA hardware, so we always want the
42 * addresses to be allocated in the 0x000-0x0ff region
43 * modulo 0x400.
44 *
45 * Why? Because some silly external IO cards only decode
46 * the low 10 bits of the IO address. The 0x00-0xff region
47 * is reserved for motherboard devices that decode all 16
48 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
49 * but we want to try to avoid allocating at 0x2900-0x2bff
50 * which might have be mirrored at 0x0100-0x03ff..
51 */
Dominik Brodowskib26b2d42010-01-01 17:40:49 +010052resource_size_t
Dominik Brodowski3b7a17f2010-01-01 17:40:50 +010053pcibios_align_resource(void *data, const struct resource *res,
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070054 resource_size_t size, resource_size_t align)
Linus Torvalds1da177e2005-04-16 15:20:36 -070055{
56 struct pci_dev *dev = data;
57 struct pci_controller *hose = dev->sysdata;
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -070058 resource_size_t start = res->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60 if (res->flags & IORESOURCE_IO) {
61 /* Make sure we start at our min on all hoses */
62 if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
63 start = PCIBIOS_MIN_IO + hose->io_resource->start;
64
65 /*
66 * Put everything into 0x00-0xff region modulo 0x400
67 */
68 if (start & 0x300)
69 start = (start + 0x3ff) & ~0x3ff;
70 } else if (res->flags & IORESOURCE_MEM) {
71 /* Make sure we start at our min on all hoses */
72 if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
73 start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
74 }
75
Dominik Brodowskib26b2d42010-01-01 17:40:49 +010076 return start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077}
78
Greg Kroah-Hartman28eb0e42012-12-21 14:04:39 -080079static void pcibios_scanbus(struct pci_controller *hose)
Aurelien Jarno540799e2008-10-14 11:45:09 +020080{
81 static int next_busno;
82 static int need_domain_info;
Bjorn Helgaas7c090e52011-10-28 16:26:57 -060083 LIST_HEAD(resources);
Aurelien Jarno540799e2008-10-14 11:45:09 +020084 struct pci_bus *bus;
85
86 if (!hose->iommu)
87 PCI_DMA_BUS_IS_PHYS = 1;
88
Bjorn Helgaas29090602012-02-23 20:18:57 -070089 if (hose->get_busno && pci_has_flag(PCI_PROBE_ONLY))
Aurelien Jarno540799e2008-10-14 11:45:09 +020090 next_busno = (*hose->get_busno)();
91
Bjorn Helgaas96a6b9a2012-02-23 20:19:02 -070092 pci_add_resource_offset(&resources,
93 hose->mem_resource, hose->mem_offset);
Joshua Kinarda2e50f52015-01-19 04:19:20 -050094 pci_add_resource_offset(&resources,
95 hose->io_resource, hose->io_offset);
96 pci_add_resource_offset(&resources,
97 hose->busn_resource, hose->busn_offset);
Bjorn Helgaas7c090e52011-10-28 16:26:57 -060098 bus = pci_scan_root_bus(NULL, next_busno, hose->pci_ops, hose,
99 &resources);
Aurelien Jarno540799e2008-10-14 11:45:09 +0200100 hose->bus = bus;
101
102 need_domain_info = need_domain_info || hose->index;
103 hose->need_domain_info = need_domain_info;
Aurelien Jarno540799e2008-10-14 11:45:09 +0200104
Bjorn Helgaas9e808eb2015-03-12 15:07:04 -0500105 if (!bus) {
106 pci_free_resource_list(&resources);
107 return;
Aurelien Jarno540799e2008-10-14 11:45:09 +0200108 }
Bjorn Helgaas9e808eb2015-03-12 15:07:04 -0500109
110 next_busno = bus->busn_res.end + 1;
111 /* Don't allow 8-bit bus number overflow inside the hose -
112 reserve some space for bridges. */
113 if (next_busno > 224) {
114 next_busno = 0;
115 need_domain_info = 1;
116 }
117
118 if (!pci_has_flag(PCI_PROBE_ONLY)) {
119 pci_bus_size_bridges(bus);
120 pci_bus_assign_resources(bus);
121 }
122 pci_bus_add_devices(bus);
Aurelien Jarno540799e2008-10-14 11:45:09 +0200123}
124
John Crispina48cf372012-05-04 10:50:13 +0200125#ifdef CONFIG_OF
Greg Kroah-Hartman28eb0e42012-12-21 14:04:39 -0800126void pci_load_of_ranges(struct pci_controller *hose, struct device_node *node)
John Crispina48cf372012-05-04 10:50:13 +0200127{
Andrew Murraycffe00c2013-07-25 17:14:25 +0100128 struct of_pci_range range;
129 struct of_pci_range_parser parser;
John Crispina48cf372012-05-04 10:50:13 +0200130
131 pr_info("PCI host bridge %s ranges:\n", node->full_name);
John Crispina48cf372012-05-04 10:50:13 +0200132 hose->of_node = node;
133
Andrew Murraycffe00c2013-07-25 17:14:25 +0100134 if (of_pci_range_parser_init(&parser, node))
135 return;
John Crispina48cf372012-05-04 10:50:13 +0200136
Andrew Murraycffe00c2013-07-25 17:14:25 +0100137 for_each_of_pci_range(&parser, &range) {
138 struct resource *res = NULL;
139
140 switch (range.flags & IORESOURCE_TYPE_BITS) {
141 case IORESOURCE_IO:
John Crispina48cf372012-05-04 10:50:13 +0200142 pr_info(" IO 0x%016llx..0x%016llx\n",
Andrew Murraycffe00c2013-07-25 17:14:25 +0100143 range.cpu_addr,
144 range.cpu_addr + range.size - 1);
John Crispina48cf372012-05-04 10:50:13 +0200145 hose->io_map_base =
Andrew Murraycffe00c2013-07-25 17:14:25 +0100146 (unsigned long)ioremap(range.cpu_addr,
147 range.size);
John Crispina48cf372012-05-04 10:50:13 +0200148 res = hose->io_resource;
John Crispina48cf372012-05-04 10:50:13 +0200149 break;
Andrew Murraycffe00c2013-07-25 17:14:25 +0100150 case IORESOURCE_MEM:
John Crispina48cf372012-05-04 10:50:13 +0200151 pr_info(" MEM 0x%016llx..0x%016llx\n",
Andrew Murraycffe00c2013-07-25 17:14:25 +0100152 range.cpu_addr,
153 range.cpu_addr + range.size - 1);
John Crispina48cf372012-05-04 10:50:13 +0200154 res = hose->mem_resource;
John Crispina48cf372012-05-04 10:50:13 +0200155 break;
156 }
Andrew Murraycffe00c2013-07-25 17:14:25 +0100157 if (res != NULL)
158 of_pci_range_to_resource(&range, node, res);
John Crispina48cf372012-05-04 10:50:13 +0200159 }
160}
Gabor Juhos9a97cd42013-04-04 20:01:23 +0200161
162struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
163{
164 struct pci_controller *hose = bus->sysdata;
165
166 return of_node_get(hose->of_node);
167}
John Crispina48cf372012-05-04 10:50:13 +0200168#endif
169
Aurelien Jarno540799e2008-10-14 11:45:09 +0200170static DEFINE_MUTEX(pci_scan_mutex);
171
Greg Kroah-Hartman28eb0e42012-12-21 14:04:39 -0800172void register_pci_controller(struct pci_controller *hose)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173{
Gabor Juhos22283172013-02-02 13:18:54 +0000174 struct resource *parent;
175
176 parent = hose->mem_resource->parent;
177 if (!parent)
178 parent = &iomem_resource;
179
180 if (request_resource(parent, hose->mem_resource) < 0)
Thomas Bogendoerfer639702b2007-04-08 13:28:44 +0200181 goto out;
Gabor Juhos22283172013-02-02 13:18:54 +0000182
183 parent = hose->io_resource->parent;
184 if (!parent)
185 parent = &ioport_resource;
186
187 if (request_resource(parent, hose->io_resource) < 0) {
Thomas Bogendoerfer639702b2007-04-08 13:28:44 +0200188 release_resource(hose->mem_resource);
189 goto out;
190 }
191
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 *hose_tail = hose;
193 hose_tail = &hose->next;
Ralf Baechle140c1722006-12-07 15:35:43 +0100194
195 /*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300196 * Do not panic here but later - this might happen before console init.
Ralf Baechle140c1722006-12-07 15:35:43 +0100197 */
198 if (!hose->io_map_base) {
199 printk(KERN_WARNING
200 "registering PCI controller with io_map_base unset\n");
201 }
Aurelien Jarno540799e2008-10-14 11:45:09 +0200202
203 /*
204 * Scan the bus if it is register after the PCI subsystem
205 * initialization.
206 */
207 if (pci_initialized) {
208 mutex_lock(&pci_scan_mutex);
209 pcibios_scanbus(hose);
210 mutex_unlock(&pci_scan_mutex);
211 }
212
Thomas Bogendoerfer639702b2007-04-08 13:28:44 +0200213 return;
214
215out:
216 printk(KERN_WARNING
217 "Skipping PCI bus scan due to resource conflict\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218}
219
Ralf Baechlec539ef72012-01-11 15:37:16 +0100220static void __init pcibios_set_cache_line_size(void)
221{
222 struct cpuinfo_mips *c = &current_cpu_data;
223 unsigned int lsize;
224
225 /*
226 * Set PCI cacheline size to that of the highest level in the
227 * cache hierarchy.
228 */
229 lsize = c->dcache.linesz;
230 lsize = c->scache.linesz ? : lsize;
231 lsize = c->tcache.linesz ? : lsize;
232
233 BUG_ON(!lsize);
234
235 pci_dfl_cache_line_size = lsize >> 2;
236
237 pr_debug("PCI: pci_cache_line_size set to %d bytes\n", lsize);
238}
239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240static int __init pcibios_init(void)
241{
242 struct pci_controller *hose;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Ralf Baechlec539ef72012-01-11 15:37:16 +0100244 pcibios_set_cache_line_size();
245
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 /* Scan all of the recorded PCI controllers. */
Aurelien Jarno540799e2008-10-14 11:45:09 +0200247 for (hose = hose_head; hose; hose = hose->next)
248 pcibios_scanbus(hose);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249
Bjorn Helgaas67eed582008-12-16 21:37:10 -0700250 pci_fixup_irqs(pci_common_swizzle, pcibios_map_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
Aurelien Jarno540799e2008-10-14 11:45:09 +0200252 pci_initialized = 1;
253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 return 0;
255}
256
257subsys_initcall(pcibios_init);
258
259static int pcibios_enable_resources(struct pci_dev *dev, int mask)
260{
261 u16 cmd, old_cmd;
262 int idx;
263 struct resource *r;
264
265 pci_read_config_word(dev, PCI_COMMAND, &cmd);
266 old_cmd = cmd;
Ralf Baechlee5de3b42005-07-12 09:18:53 +0000267 for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 /* Only set up the requested stuff */
269 if (!(mask & (1<<idx)))
270 continue;
271
272 r = &dev->resource[idx];
Ralf Baechle986c9482008-02-19 15:59:33 +0000273 if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
274 continue;
275 if ((idx == PCI_ROM_RESOURCE) &&
276 (!(r->flags & IORESOURCE_ROM_ENABLE)))
277 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 if (!r->start && r->end) {
Ralf Baechle40d7c1a2008-02-19 16:01:20 +0000279 printk(KERN_ERR "PCI: Device %s not available "
280 "because of resource collisions\n",
281 pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 return -EINVAL;
283 }
284 if (r->flags & IORESOURCE_IO)
285 cmd |= PCI_COMMAND_IO;
286 if (r->flags & IORESOURCE_MEM)
287 cmd |= PCI_COMMAND_MEMORY;
288 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 if (cmd != old_cmd) {
Ralf Baechle40d7c1a2008-02-19 16:01:20 +0000290 printk("PCI: Enabling device %s (%04x -> %04x)\n",
291 pci_name(dev), old_cmd, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 pci_write_config_word(dev, PCI_COMMAND, cmd);
293 }
294 return 0;
295}
296
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297unsigned int pcibios_assign_all_busses(void)
298{
Bjorn Helgaas14be5382012-02-23 20:18:57 -0700299 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300}
301
302int pcibios_enable_device(struct pci_dev *dev, int mask)
303{
304 int err;
305
306 if ((err = pcibios_enable_resources(dev, mask)) < 0)
307 return err;
308
309 return pcibios_plat_dev_init(dev);
310}
311
Greg Kroah-Hartman28eb0e42012-12-21 14:04:39 -0800312void pcibios_fixup_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313{
Bjorn Helgaas237865f2015-09-15 13:18:04 -0500314 struct pci_dev *dev = bus->self;
315
316 if (pci_has_flag(PCI_PROBE_ONLY) && dev &&
317 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
318 pci_read_bridge_bases(bus);
319 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320}
321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322EXPORT_SYMBOL(PCIBIOS_MIN_IO);
323EXPORT_SYMBOL(PCIBIOS_MIN_MEM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
Ralf Baechle98873f52008-12-09 17:58:46 +0000325int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
326 enum pci_mmap_state mmap_state, int write_combine)
327{
328 unsigned long prot;
329
330 /*
331 * I/O space can be accessed via normal processor loads and stores on
332 * this platform but for now we elect not to do this and portable
333 * drivers should not do this anyway.
334 */
335 if (mmap_state == pci_mmap_io)
336 return -EINVAL;
337
338 /*
339 * Ignore write-combine; for now only return uncached mappings.
340 */
341 prot = pgprot_val(vma->vm_page_prot);
342 prot = (prot & ~_CACHE_MASK) | _CACHE_UNCACHED;
343 vma->vm_page_prot = __pgprot(prot);
344
345 return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
346 vma->vm_end - vma->vm_start, vma->vm_page_prot);
347}
348
Myron Stowe938ca512012-06-25 21:31:37 -0600349char * (*pcibios_plat_setup)(char *str) __initdata;
Atsushi Nemoto47a5c972008-07-24 00:25:14 +0900350
Myron Stowe938ca512012-06-25 21:31:37 -0600351char *__init pcibios_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352{
Atsushi Nemoto47a5c972008-07-24 00:25:14 +0900353 if (pcibios_plat_setup)
354 return pcibios_plat_setup(str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 return str;
356}