blob: b22b58b33400477866a54f76980abb7087e6b125 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010032#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020033#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010035#include <linux/notifier.h>
36#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <linux/irq.h>
38#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020039#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080040#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010041#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020042#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020043#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020047#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020048#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010050#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020051#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020052
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020055#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020056
Christoph Hellwiga8695722017-05-21 13:26:45 +020057#define AMD_IOMMU_MAPPING_ERROR 0
58
Joerg Roedelb6c02712008-06-26 21:27:53 +020059#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
60
Joerg Roedel815b33f2011-04-06 17:26:49 +020061#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020062
Joerg Roedel307d5852016-07-05 11:54:04 +020063/* IO virtual address start page frame number */
64#define IOVA_START_PFN (1)
65#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
66#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
67
Joerg Roedel81cd07b2016-07-07 18:01:10 +020068/* Reserved IOVA ranges */
69#define MSI_RANGE_START (0xfee00000)
70#define MSI_RANGE_END (0xfeefffff)
71#define HT_RANGE_START (0xfd00000000ULL)
72#define HT_RANGE_END (0xffffffffffULL)
73
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020074/*
75 * This bitmap is used to advertise the page sizes our hardware support
76 * to the IOMMU core, which will then use this information to split
77 * physically contiguous memory regions it is mapping into page sizes
78 * that we support.
79 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010082#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020083
Joerg Roedelb6c02712008-06-26 21:27:53 +020084static DEFINE_RWLOCK(amd_iommu_devtable_lock);
85
Joerg Roedel8fa5f802011-06-09 12:24:45 +020086/* List of all available dev_data structures */
87static LIST_HEAD(dev_data_list);
88static DEFINE_SPINLOCK(dev_data_list_lock);
89
Joerg Roedel6efed632012-06-14 15:52:58 +020090LIST_HEAD(ioapic_map);
91LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040092LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020093
Joerg Roedel0feae532009-08-26 15:26:30 +020094/*
95 * Domain for untranslated devices - only allocated
96 * if iommu=pt passed on kernel cmd line.
97 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010098const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010099
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100100static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +0100101int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100102
Bart Van Assche52997092017-01-20 13:04:01 -0800103static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200104
Joerg Roedel431b2a22008-07-11 17:14:22 +0200105/*
Joerg Roedel50917e22014-08-05 16:38:38 +0200106 * This struct contains device specific data for the IOMMU
107 */
108struct iommu_dev_data {
109 struct list_head list; /* For domain->dev_list */
110 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +0200111 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +0200112 u16 devid; /* PCI Device ID */
Joerg Roedele3156042016-04-08 15:12:24 +0200113 u16 alias; /* Alias Device ID */
Joerg Roedel50917e22014-08-05 16:38:38 +0200114 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +0200115 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +0200116 struct {
117 bool enabled;
118 int qdep;
119 } ats; /* ATS state */
120 bool pri_tlp; /* PASID TLB required for
121 PPR completions */
122 u32 errata; /* Bitmap for errata to apply */
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -0500123 bool use_vapic; /* Enable device to use vapic mode */
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200124
125 struct ratelimit_state rs; /* Ratelimit IOPF messages */
Joerg Roedel50917e22014-08-05 16:38:38 +0200126};
127
128/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200129 * general struct to manage commands send to an IOMMU
130 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200131struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200132 u32 data[4];
133};
134
Joerg Roedel05152a02012-06-15 16:53:51 +0200135struct kmem_cache *amd_iommu_irq_cache;
136
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200137static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200138static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100139static void detach_device(struct device *dev);
Chris Wrightc1eee672009-05-21 00:56:58 -0700140
Joerg Roedeld4241a22017-06-02 14:55:56 +0200141#define FLUSH_QUEUE_SIZE 256
142
143struct flush_queue_entry {
144 unsigned long iova_pfn;
145 unsigned long pages;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +0200146 u64 counter; /* Flush counter when this entry was added to the queue */
Joerg Roedeld4241a22017-06-02 14:55:56 +0200147};
148
149struct flush_queue {
150 struct flush_queue_entry *entries;
151 unsigned head, tail;
Joerg Roedele241f8e2017-06-02 15:44:57 +0200152 spinlock_t lock;
Joerg Roedeld4241a22017-06-02 14:55:56 +0200153};
154
Joerg Roedel007b74b2015-12-21 12:53:54 +0100155/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100156 * Data container for a dma_ops specific protection domain
157 */
158struct dma_ops_domain {
159 /* generic protection domain information */
160 struct protection_domain domain;
161
Joerg Roedel307d5852016-07-05 11:54:04 +0200162 /* IOVA RB-Tree */
163 struct iova_domain iovad;
Joerg Roedeld4241a22017-06-02 14:55:56 +0200164
165 struct flush_queue __percpu *flush_queue;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +0200166
167 /*
168 * We need two counter here to be race-free wrt. IOTLB flushing and
169 * adding entries to the flush queue.
170 *
171 * The flush_start_cnt is incremented _before_ the IOTLB flush starts.
172 * New entries added to the flush ring-buffer get their 'counter' value
173 * from here. This way we can make sure that entries added to the queue
174 * (or other per-cpu queues of the same domain) while the TLB is about
175 * to be flushed are not considered to be flushed already.
176 */
177 atomic64_t flush_start_cnt;
178
179 /*
180 * The flush_finish_cnt is incremented when an IOTLB flush is complete.
181 * This value is always smaller than flush_start_cnt. The queue_add
182 * function frees all IOVAs that have a counter value smaller than
183 * flush_finish_cnt. This makes sure that we only free IOVAs that are
184 * flushed out of the IOTLB of the domain.
185 */
186 atomic64_t flush_finish_cnt;
Joerg Roedelfca6af62017-06-02 18:13:37 +0200187
188 /*
189 * Timer to make sure we don't keep IOVAs around unflushed
190 * for too long
191 */
192 struct timer_list flush_timer;
193 atomic_t flush_timer_on;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100194};
195
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200196static struct iova_domain reserved_iova_ranges;
197static struct lock_class_key reserved_rbtree_key;
198
Joerg Roedel15898bb2009-11-24 15:39:42 +0100199/****************************************************************************
200 *
201 * Helper functions
202 *
203 ****************************************************************************/
204
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400205static inline int match_hid_uid(struct device *dev,
206 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100207{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400208 const char *hid, *uid;
209
210 hid = acpi_device_hid(ACPI_COMPANION(dev));
211 uid = acpi_device_uid(ACPI_COMPANION(dev));
212
213 if (!hid || !(*hid))
214 return -ENODEV;
215
216 if (!uid || !(*uid))
217 return strcmp(hid, entry->hid);
218
219 if (!(*entry->uid))
220 return strcmp(hid, entry->hid);
221
222 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100223}
224
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400225static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200226{
227 struct pci_dev *pdev = to_pci_dev(dev);
228
229 return PCI_DEVID(pdev->bus->number, pdev->devfn);
230}
231
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400232static inline int get_acpihid_device_id(struct device *dev,
233 struct acpihid_map_entry **entry)
234{
235 struct acpihid_map_entry *p;
236
237 list_for_each_entry(p, &acpihid_map, list) {
238 if (!match_hid_uid(dev, p)) {
239 if (entry)
240 *entry = p;
241 return p->devid;
242 }
243 }
244 return -EINVAL;
245}
246
247static inline int get_device_id(struct device *dev)
248{
249 int devid;
250
251 if (dev_is_pci(dev))
252 devid = get_pci_device_id(dev);
253 else
254 devid = get_acpihid_device_id(dev, NULL);
255
256 return devid;
257}
258
Joerg Roedel15898bb2009-11-24 15:39:42 +0100259static struct protection_domain *to_pdomain(struct iommu_domain *dom)
260{
261 return container_of(dom, struct protection_domain, domain);
262}
263
Joerg Roedelb3311b02016-07-08 13:31:31 +0200264static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
265{
266 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
267 return container_of(domain, struct dma_ops_domain, domain);
268}
269
Joerg Roedelf62dda62011-06-09 12:55:35 +0200270static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200271{
272 struct iommu_dev_data *dev_data;
273 unsigned long flags;
274
275 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
276 if (!dev_data)
277 return NULL;
278
Joerg Roedelf62dda62011-06-09 12:55:35 +0200279 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200280
281 spin_lock_irqsave(&dev_data_list_lock, flags);
282 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
283 spin_unlock_irqrestore(&dev_data_list_lock, flags);
284
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200285 ratelimit_default_init(&dev_data->rs);
286
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200287 return dev_data;
288}
289
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200290static struct iommu_dev_data *search_dev_data(u16 devid)
291{
292 struct iommu_dev_data *dev_data;
293 unsigned long flags;
294
295 spin_lock_irqsave(&dev_data_list_lock, flags);
296 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
297 if (dev_data->devid == devid)
298 goto out_unlock;
299 }
300
301 dev_data = NULL;
302
303out_unlock:
304 spin_unlock_irqrestore(&dev_data_list_lock, flags);
305
306 return dev_data;
307}
308
Joerg Roedele3156042016-04-08 15:12:24 +0200309static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
310{
311 *(u16 *)data = alias;
312 return 0;
313}
314
315static u16 get_alias(struct device *dev)
316{
317 struct pci_dev *pdev = to_pci_dev(dev);
318 u16 devid, ivrs_alias, pci_alias;
319
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200320 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200321 devid = get_device_id(dev);
322 ivrs_alias = amd_iommu_alias_table[devid];
323 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
324
325 if (ivrs_alias == pci_alias)
326 return ivrs_alias;
327
328 /*
329 * DMA alias showdown
330 *
331 * The IVRS is fairly reliable in telling us about aliases, but it
332 * can't know about every screwy device. If we don't have an IVRS
333 * reported alias, use the PCI reported alias. In that case we may
334 * still need to initialize the rlookup and dev_table entries if the
335 * alias is to a non-existent device.
336 */
337 if (ivrs_alias == devid) {
338 if (!amd_iommu_rlookup_table[pci_alias]) {
339 amd_iommu_rlookup_table[pci_alias] =
340 amd_iommu_rlookup_table[devid];
341 memcpy(amd_iommu_dev_table[pci_alias].data,
342 amd_iommu_dev_table[devid].data,
343 sizeof(amd_iommu_dev_table[pci_alias].data));
344 }
345
346 return pci_alias;
347 }
348
349 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
350 "for device %s[%04x:%04x], kernel reported alias "
351 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
352 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
353 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
354 PCI_FUNC(pci_alias));
355
356 /*
357 * If we don't have a PCI DMA alias and the IVRS alias is on the same
358 * bus, then the IVRS table may know about a quirk that we don't.
359 */
360 if (pci_alias == devid &&
361 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700362 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200363 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
364 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
365 dev_name(dev));
366 }
367
368 return ivrs_alias;
369}
370
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200371static struct iommu_dev_data *find_dev_data(u16 devid)
372{
373 struct iommu_dev_data *dev_data;
374
375 dev_data = search_dev_data(devid);
376
377 if (dev_data == NULL)
378 dev_data = alloc_dev_data(devid);
379
380 return dev_data;
381}
382
Joerg Roedel657cbb62009-11-23 15:26:46 +0100383static struct iommu_dev_data *get_dev_data(struct device *dev)
384{
385 return dev->archdata.iommu;
386}
387
Wan Zongshunb097d112016-04-01 09:06:04 -0400388/*
389* Find or create an IOMMU group for a acpihid device.
390*/
391static struct iommu_group *acpihid_device_group(struct device *dev)
392{
393 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300394 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400395
396 devid = get_acpihid_device_id(dev, &entry);
397 if (devid < 0)
398 return ERR_PTR(devid);
399
400 list_for_each_entry(p, &acpihid_map, list) {
401 if ((devid == p->devid) && p->group)
402 entry->group = p->group;
403 }
404
405 if (!entry->group)
406 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000407 else
408 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400409
410 return entry->group;
411}
412
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100413static bool pci_iommuv2_capable(struct pci_dev *pdev)
414{
415 static const int caps[] = {
416 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100417 PCI_EXT_CAP_ID_PRI,
418 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100419 };
420 int i, pos;
421
422 for (i = 0; i < 3; ++i) {
423 pos = pci_find_ext_capability(pdev, caps[i]);
424 if (pos == 0)
425 return false;
426 }
427
428 return true;
429}
430
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100431static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
432{
433 struct iommu_dev_data *dev_data;
434
435 dev_data = get_dev_data(&pdev->dev);
436
437 return dev_data->errata & (1 << erratum) ? true : false;
438}
439
Joerg Roedel71c70982009-11-24 16:43:06 +0100440/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100441 * This function checks if the driver got a valid device from the caller to
442 * avoid dereferencing invalid pointers.
443 */
444static bool check_device(struct device *dev)
445{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400446 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100447
448 if (!dev || !dev->dma_mask)
449 return false;
450
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100451 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200452 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400453 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100454
455 /* Out of our scope? */
456 if (devid > amd_iommu_last_bdf)
457 return false;
458
459 if (amd_iommu_rlookup_table[devid] == NULL)
460 return false;
461
462 return true;
463}
464
Alex Williamson25b11ce2014-09-19 10:03:13 -0600465static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600466{
Alex Williamson2851db22012-10-08 22:49:41 -0600467 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600468
Alex Williamson65d53522014-07-03 09:51:30 -0600469 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200470 if (IS_ERR(group))
471 return;
472
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200473 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600474}
475
476static int iommu_init_device(struct device *dev)
477{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600478 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100479 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400480 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600481
482 if (dev->archdata.iommu)
483 return 0;
484
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400485 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200486 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400487 return devid;
488
Joerg Roedel39ab9552017-02-01 16:56:46 +0100489 iommu = amd_iommu_rlookup_table[devid];
490
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400491 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600492 if (!dev_data)
493 return -ENOMEM;
494
Joerg Roedele3156042016-04-08 15:12:24 +0200495 dev_data->alias = get_alias(dev);
496
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400497 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100498 struct amd_iommu *iommu;
499
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400500 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100501 dev_data->iommu_v2 = iommu->is_iommu_v2;
502 }
503
Joerg Roedel657cbb62009-11-23 15:26:46 +0100504 dev->archdata.iommu = dev_data;
505
Joerg Roedele3d10af2017-02-01 17:23:22 +0100506 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600507
Joerg Roedel657cbb62009-11-23 15:26:46 +0100508 return 0;
509}
510
Joerg Roedel26018872011-06-06 16:50:14 +0200511static void iommu_ignore_device(struct device *dev)
512{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400513 u16 alias;
514 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200515
516 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200517 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400518 return;
519
Joerg Roedele3156042016-04-08 15:12:24 +0200520 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200521
522 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
523 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
524
525 amd_iommu_rlookup_table[devid] = NULL;
526 amd_iommu_rlookup_table[alias] = NULL;
527}
528
Joerg Roedel657cbb62009-11-23 15:26:46 +0100529static void iommu_uninit_device(struct device *dev)
530{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400531 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100532 struct amd_iommu *iommu;
533 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600534
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400535 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200536 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400537 return;
538
Joerg Roedel39ab9552017-02-01 16:56:46 +0100539 iommu = amd_iommu_rlookup_table[devid];
540
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400541 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600542 if (!dev_data)
543 return;
544
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100545 if (dev_data->domain)
546 detach_device(dev);
547
Joerg Roedele3d10af2017-02-01 17:23:22 +0100548 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600549
Alex Williamson9dcd6132012-05-30 14:19:07 -0600550 iommu_group_remove_device(dev);
551
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200552 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800553 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200554
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200555 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600556 * We keep dev_data around for unplugged devices and reuse it when the
557 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200558 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100559}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100560
Joerg Roedel431b2a22008-07-11 17:14:22 +0200561/****************************************************************************
562 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200563 * Interrupt handling functions
564 *
565 ****************************************************************************/
566
Joerg Roedele3e59872009-09-03 14:02:10 +0200567static void dump_dte_entry(u16 devid)
568{
569 int i;
570
Joerg Roedelee6c2862011-11-09 12:06:03 +0100571 for (i = 0; i < 4; ++i)
572 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200573 amd_iommu_dev_table[devid].data[i]);
574}
575
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200576static void dump_command(unsigned long phys_addr)
577{
578 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
579 int i;
580
581 for (i = 0; i < 4; ++i)
582 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
583}
584
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200585static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
586 u64 address, int flags)
587{
588 struct iommu_dev_data *dev_data = NULL;
589 struct pci_dev *pdev;
590
591 pdev = pci_get_bus_and_slot(PCI_BUS_NUM(devid), devid & 0xff);
592 if (pdev)
593 dev_data = get_dev_data(&pdev->dev);
594
595 if (dev_data && __ratelimit(&dev_data->rs)) {
596 dev_err(&pdev->dev, "AMD-Vi: Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%016llx flags=0x%04x]\n",
597 domain_id, address, flags);
598 } else if (printk_ratelimit()) {
599 pr_err("AMD-Vi: Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
600 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
601 domain_id, address, flags);
602 }
603
604 if (pdev)
605 pci_dev_put(pdev);
606}
607
Joerg Roedela345b232009-09-03 15:01:43 +0200608static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200609{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200610 int type, devid, domid, flags;
611 volatile u32 *event = __evt;
612 int count = 0;
613 u64 address;
614
615retry:
616 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
617 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
618 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
619 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
620 address = (u64)(((u64)event[3]) << 32) | event[2];
621
622 if (type == 0) {
623 /* Did we hit the erratum? */
624 if (++count == LOOP_TIMEOUT) {
625 pr_err("AMD-Vi: No event written to event log\n");
626 return;
627 }
628 udelay(1);
629 goto retry;
630 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200631
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200632 if (type == EVENT_TYPE_IO_FAULT) {
633 amd_iommu_report_page_fault(devid, domid, address, flags);
634 return;
635 } else {
636 printk(KERN_ERR "AMD-Vi: Event logged [");
637 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200638
639 switch (type) {
640 case EVENT_TYPE_ILL_DEV:
641 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
642 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700643 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200644 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200645 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200646 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200647 case EVENT_TYPE_DEV_TAB_ERR:
648 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
649 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700650 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200651 address, flags);
652 break;
653 case EVENT_TYPE_PAGE_TAB_ERR:
654 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
655 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700656 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200657 domid, address, flags);
658 break;
659 case EVENT_TYPE_ILL_CMD:
660 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200661 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200662 break;
663 case EVENT_TYPE_CMD_HARD_ERR:
664 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
665 "flags=0x%04x]\n", address, flags);
666 break;
667 case EVENT_TYPE_IOTLB_INV_TO:
668 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
669 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700670 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200671 address);
672 break;
673 case EVENT_TYPE_INV_DEV_REQ:
674 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
675 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700676 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200677 address, flags);
678 break;
679 default:
680 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
681 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200682
683 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200684}
685
686static void iommu_poll_events(struct amd_iommu *iommu)
687{
688 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200689
690 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
691 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
692
693 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200694 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200695 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200696 }
697
698 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200699}
700
Joerg Roedeleee53532012-06-01 15:20:23 +0200701static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100702{
703 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100704
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100705 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
706 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
707 return;
708 }
709
710 fault.address = raw[1];
711 fault.pasid = PPR_PASID(raw[0]);
712 fault.device_id = PPR_DEVID(raw[0]);
713 fault.tag = PPR_TAG(raw[0]);
714 fault.flags = PPR_FLAGS(raw[0]);
715
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100716 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
717}
718
719static void iommu_poll_ppr_log(struct amd_iommu *iommu)
720{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100721 u32 head, tail;
722
723 if (iommu->ppr_log == NULL)
724 return;
725
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100726 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
727 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
728
729 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200730 volatile u64 *raw;
731 u64 entry[2];
732 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100733
Joerg Roedeleee53532012-06-01 15:20:23 +0200734 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100735
Joerg Roedeleee53532012-06-01 15:20:23 +0200736 /*
737 * Hardware bug: Interrupt may arrive before the entry is
738 * written to memory. If this happens we need to wait for the
739 * entry to arrive.
740 */
741 for (i = 0; i < LOOP_TIMEOUT; ++i) {
742 if (PPR_REQ_TYPE(raw[0]) != 0)
743 break;
744 udelay(1);
745 }
746
747 /* Avoid memcpy function-call overhead */
748 entry[0] = raw[0];
749 entry[1] = raw[1];
750
751 /*
752 * To detect the hardware bug we need to clear the entry
753 * back to zero.
754 */
755 raw[0] = raw[1] = 0UL;
756
757 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100758 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
759 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200760
Joerg Roedeleee53532012-06-01 15:20:23 +0200761 /* Handle PPR entry */
762 iommu_handle_ppr_entry(iommu, entry);
763
Joerg Roedeleee53532012-06-01 15:20:23 +0200764 /* Refresh ring-buffer information */
765 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100766 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
767 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100768}
769
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500770#ifdef CONFIG_IRQ_REMAP
771static int (*iommu_ga_log_notifier)(u32);
772
773int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
774{
775 iommu_ga_log_notifier = notifier;
776
777 return 0;
778}
779EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
780
781static void iommu_poll_ga_log(struct amd_iommu *iommu)
782{
783 u32 head, tail, cnt = 0;
784
785 if (iommu->ga_log == NULL)
786 return;
787
788 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
789 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
790
791 while (head != tail) {
792 volatile u64 *raw;
793 u64 log_entry;
794
795 raw = (u64 *)(iommu->ga_log + head);
796 cnt++;
797
798 /* Avoid memcpy function-call overhead */
799 log_entry = *raw;
800
801 /* Update head pointer of hardware ring-buffer */
802 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
803 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
804
805 /* Handle GA entry */
806 switch (GA_REQ_TYPE(log_entry)) {
807 case GA_GUEST_NR:
808 if (!iommu_ga_log_notifier)
809 break;
810
811 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
812 __func__, GA_DEVID(log_entry),
813 GA_TAG(log_entry));
814
815 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
816 pr_err("AMD-Vi: GA log notifier failed.\n");
817 break;
818 default:
819 break;
820 }
821 }
822}
823#endif /* CONFIG_IRQ_REMAP */
824
825#define AMD_IOMMU_INT_MASK \
826 (MMIO_STATUS_EVT_INT_MASK | \
827 MMIO_STATUS_PPR_INT_MASK | \
828 MMIO_STATUS_GALOG_INT_MASK)
829
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200830irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200831{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500832 struct amd_iommu *iommu = (struct amd_iommu *) data;
833 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200834
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500835 while (status & AMD_IOMMU_INT_MASK) {
836 /* Enable EVT and PPR and GA interrupts again */
837 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500838 iommu->mmio_base + MMIO_STATUS_OFFSET);
839
840 if (status & MMIO_STATUS_EVT_INT_MASK) {
841 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
842 iommu_poll_events(iommu);
843 }
844
845 if (status & MMIO_STATUS_PPR_INT_MASK) {
846 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
847 iommu_poll_ppr_log(iommu);
848 }
849
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500850#ifdef CONFIG_IRQ_REMAP
851 if (status & MMIO_STATUS_GALOG_INT_MASK) {
852 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
853 iommu_poll_ga_log(iommu);
854 }
855#endif
856
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500857 /*
858 * Hardware bug: ERBT1312
859 * When re-enabling interrupt (by writing 1
860 * to clear the bit), the hardware might also try to set
861 * the interrupt bit in the event status register.
862 * In this scenario, the bit will be set, and disable
863 * subsequent interrupts.
864 *
865 * Workaround: The IOMMU driver should read back the
866 * status register and check if the interrupt bits are cleared.
867 * If not, driver will need to go through the interrupt handler
868 * again and re-clear the bits
869 */
870 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100871 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200872 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200873}
874
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200875irqreturn_t amd_iommu_int_handler(int irq, void *data)
876{
877 return IRQ_WAKE_THREAD;
878}
879
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200880/****************************************************************************
881 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200882 * IOMMU command queuing functions
883 *
884 ****************************************************************************/
885
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200886static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200887{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200888 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200889
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200890 while (*sem == 0 && i < LOOP_TIMEOUT) {
891 udelay(1);
892 i += 1;
893 }
894
895 if (i == LOOP_TIMEOUT) {
896 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
897 return -EIO;
898 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200899
900 return 0;
901}
902
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200903static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500904 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200905{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200906 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200907
Tom Lendackyd334a562017-06-05 14:52:12 -0500908 target = iommu->cmd_buf + iommu->cmd_buf_tail;
909
910 iommu->cmd_buf_tail += sizeof(*cmd);
911 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200912
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200913 /* Copy command to buffer */
914 memcpy(target, cmd, sizeof(*cmd));
915
916 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500917 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200918}
919
Joerg Roedel815b33f2011-04-06 17:26:49 +0200920static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200921{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200922 WARN_ON(address & 0x7ULL);
923
Joerg Roedelded46732011-04-06 10:53:48 +0200924 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200925 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
926 cmd->data[1] = upper_32_bits(__pa(address));
927 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200928 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
929}
930
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200931static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
932{
933 memset(cmd, 0, sizeof(*cmd));
934 cmd->data[0] = devid;
935 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
936}
937
Joerg Roedel11b64022011-04-06 11:49:28 +0200938static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
939 size_t size, u16 domid, int pde)
940{
941 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100942 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200943
944 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100945 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200946
947 if (pages > 1) {
948 /*
949 * If we have to flush more than one page, flush all
950 * TLB entries for this domain
951 */
952 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100953 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200954 }
955
956 address &= PAGE_MASK;
957
958 memset(cmd, 0, sizeof(*cmd));
959 cmd->data[1] |= domid;
960 cmd->data[2] = lower_32_bits(address);
961 cmd->data[3] = upper_32_bits(address);
962 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
963 if (s) /* size bit - we flush more than one 4kb page */
964 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200965 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200966 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
967}
968
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200969static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
970 u64 address, size_t size)
971{
972 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100973 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200974
975 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100976 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200977
978 if (pages > 1) {
979 /*
980 * If we have to flush more than one page, flush all
981 * TLB entries for this domain
982 */
983 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100984 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200985 }
986
987 address &= PAGE_MASK;
988
989 memset(cmd, 0, sizeof(*cmd));
990 cmd->data[0] = devid;
991 cmd->data[0] |= (qdep & 0xff) << 24;
992 cmd->data[1] = devid;
993 cmd->data[2] = lower_32_bits(address);
994 cmd->data[3] = upper_32_bits(address);
995 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
996 if (s)
997 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
998}
999
Joerg Roedel22e266c2011-11-21 15:59:08 +01001000static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
1001 u64 address, bool size)
1002{
1003 memset(cmd, 0, sizeof(*cmd));
1004
1005 address &= ~(0xfffULL);
1006
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001007 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +01001008 cmd->data[1] = domid;
1009 cmd->data[2] = lower_32_bits(address);
1010 cmd->data[3] = upper_32_bits(address);
1011 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
1012 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
1013 if (size)
1014 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1015 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
1016}
1017
1018static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
1019 int qdep, u64 address, bool size)
1020{
1021 memset(cmd, 0, sizeof(*cmd));
1022
1023 address &= ~(0xfffULL);
1024
1025 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -06001026 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +01001027 cmd->data[0] |= (qdep & 0xff) << 24;
1028 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -06001029 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +01001030 cmd->data[2] = lower_32_bits(address);
1031 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
1032 cmd->data[3] = upper_32_bits(address);
1033 if (size)
1034 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1035 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
1036}
1037
Joerg Roedelc99afa22011-11-21 18:19:25 +01001038static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
1039 int status, int tag, bool gn)
1040{
1041 memset(cmd, 0, sizeof(*cmd));
1042
1043 cmd->data[0] = devid;
1044 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001045 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +01001046 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
1047 }
1048 cmd->data[3] = tag & 0x1ff;
1049 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
1050
1051 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1052}
1053
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001054static void build_inv_all(struct iommu_cmd *cmd)
1055{
1056 memset(cmd, 0, sizeof(*cmd));
1057 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001058}
1059
Joerg Roedel7ef27982012-06-21 16:46:04 +02001060static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1061{
1062 memset(cmd, 0, sizeof(*cmd));
1063 cmd->data[0] = devid;
1064 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1065}
1066
Joerg Roedel431b2a22008-07-11 17:14:22 +02001067/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001068 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001069 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001070 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001071static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1072 struct iommu_cmd *cmd,
1073 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001074{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001075 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001076 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001077
Tom Lendackyd334a562017-06-05 14:52:12 -05001078 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001079again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001080 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001081
Huang Rui432abf62016-12-12 07:28:26 -05001082 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001083 /* Skip udelay() the first time around */
1084 if (count++) {
1085 if (count == LOOP_TIMEOUT) {
1086 pr_err("AMD-Vi: Command buffer timeout\n");
1087 return -EIO;
1088 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001089
Tom Lendacky23e967e2017-06-05 14:52:26 -05001090 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001091 }
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001092
Tom Lendacky23e967e2017-06-05 14:52:26 -05001093 /* Update head and recheck remaining space */
1094 iommu->cmd_buf_head = readl(iommu->mmio_base +
1095 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001096
1097 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001098 }
1099
Tom Lendackyd334a562017-06-05 14:52:12 -05001100 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001101
Tom Lendacky23e967e2017-06-05 14:52:26 -05001102 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001103 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001104
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001105 return 0;
1106}
1107
1108static int iommu_queue_command_sync(struct amd_iommu *iommu,
1109 struct iommu_cmd *cmd,
1110 bool sync)
1111{
1112 unsigned long flags;
1113 int ret;
1114
1115 spin_lock_irqsave(&iommu->lock, flags);
1116 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001117 spin_unlock_irqrestore(&iommu->lock, flags);
1118
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001119 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001120}
1121
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001122static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1123{
1124 return iommu_queue_command_sync(iommu, cmd, true);
1125}
1126
Joerg Roedel8d201962008-12-02 20:34:41 +01001127/*
1128 * This function queues a completion wait command into the command
1129 * buffer of an IOMMU
1130 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001131static int iommu_completion_wait(struct amd_iommu *iommu)
1132{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001133 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001134 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001135 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001136
1137 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001138 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001139
Joerg Roedel8d201962008-12-02 20:34:41 +01001140
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001141 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1142
1143 spin_lock_irqsave(&iommu->lock, flags);
1144
1145 iommu->cmd_sem = 0;
1146
1147 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001148 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001149 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001150
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001151 ret = wait_on_sem(&iommu->cmd_sem);
1152
1153out_unlock:
1154 spin_unlock_irqrestore(&iommu->lock, flags);
1155
1156 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001157}
1158
Joerg Roedeld8c13082011-04-06 18:51:26 +02001159static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001160{
1161 struct iommu_cmd cmd;
1162
Joerg Roedeld8c13082011-04-06 18:51:26 +02001163 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001164
Joerg Roedeld8c13082011-04-06 18:51:26 +02001165 return iommu_queue_command(iommu, &cmd);
1166}
1167
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001168static void iommu_flush_dte_all(struct amd_iommu *iommu)
1169{
1170 u32 devid;
1171
1172 for (devid = 0; devid <= 0xffff; ++devid)
1173 iommu_flush_dte(iommu, devid);
1174
1175 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001176}
1177
1178/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001179 * This function uses heavy locking and may disable irqs for some time. But
1180 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001181 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001182static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001183{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001184 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001185
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001186 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1187 struct iommu_cmd cmd;
1188 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1189 dom_id, 1);
1190 iommu_queue_command(iommu, &cmd);
1191 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001192
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001193 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001194}
1195
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001196static void iommu_flush_all(struct amd_iommu *iommu)
1197{
1198 struct iommu_cmd cmd;
1199
1200 build_inv_all(&cmd);
1201
1202 iommu_queue_command(iommu, &cmd);
1203 iommu_completion_wait(iommu);
1204}
1205
Joerg Roedel7ef27982012-06-21 16:46:04 +02001206static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1207{
1208 struct iommu_cmd cmd;
1209
1210 build_inv_irt(&cmd, devid);
1211
1212 iommu_queue_command(iommu, &cmd);
1213}
1214
1215static void iommu_flush_irt_all(struct amd_iommu *iommu)
1216{
1217 u32 devid;
1218
1219 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1220 iommu_flush_irt(iommu, devid);
1221
1222 iommu_completion_wait(iommu);
1223}
1224
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001225void iommu_flush_all_caches(struct amd_iommu *iommu)
1226{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001227 if (iommu_feature(iommu, FEATURE_IA)) {
1228 iommu_flush_all(iommu);
1229 } else {
1230 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001231 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001232 iommu_flush_tlb_all(iommu);
1233 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001234}
1235
Joerg Roedel431b2a22008-07-11 17:14:22 +02001236/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001237 * Command send function for flushing on-device TLB
1238 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001239static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1240 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001241{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001242 struct amd_iommu *iommu;
1243 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001244 int qdep;
1245
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001246 qdep = dev_data->ats.qdep;
1247 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001248
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001249 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001250
1251 return iommu_queue_command(iommu, &cmd);
1252}
1253
1254/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001255 * Command send function for invalidating a device table entry
1256 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001257static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001258{
1259 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001260 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001261 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001262
Joerg Roedel6c542042011-06-09 17:07:31 +02001263 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001264 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001265
Joerg Roedelf62dda62011-06-09 12:55:35 +02001266 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001267 if (!ret && alias != dev_data->devid)
1268 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001269 if (ret)
1270 return ret;
1271
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001272 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001273 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001274
1275 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001276}
1277
Joerg Roedel431b2a22008-07-11 17:14:22 +02001278/*
1279 * TLB invalidation function which is called from the mapping functions.
1280 * It invalidates a single PTE if the range to flush is within a single
1281 * page. Otherwise it flushes the whole TLB of the IOMMU.
1282 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001283static void __domain_flush_pages(struct protection_domain *domain,
1284 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001285{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001286 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001287 struct iommu_cmd cmd;
1288 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001289
Joerg Roedel11b64022011-04-06 11:49:28 +02001290 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001291
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001292 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001293 if (!domain->dev_iommu[i])
1294 continue;
1295
1296 /*
1297 * Devices of this domain are behind this IOMMU
1298 * We need a TLB flush
1299 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001300 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001301 }
1302
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001303 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001304
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001305 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001306 continue;
1307
Joerg Roedel6c542042011-06-09 17:07:31 +02001308 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001309 }
1310
Joerg Roedel11b64022011-04-06 11:49:28 +02001311 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001312}
1313
Joerg Roedel17b124b2011-04-06 18:01:35 +02001314static void domain_flush_pages(struct protection_domain *domain,
1315 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001316{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001317 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001318}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001319
Joerg Roedel1c655772008-09-04 18:40:05 +02001320/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001321static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001322{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001323 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001324}
1325
Chris Wright42a49f92009-06-15 15:42:00 +02001326/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001327static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001328{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001329 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1330}
1331
1332static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001333{
1334 int i;
1335
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001336 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001337 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001338 continue;
1339
1340 /*
1341 * Devices of this domain are behind this IOMMU
1342 * We need to wait for completion of all commands.
1343 */
1344 iommu_completion_wait(amd_iommus[i]);
1345 }
1346}
1347
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001348
Joerg Roedel43f49602008-12-02 21:01:12 +01001349/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001350 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001351 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001352static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001353{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001354 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001355
1356 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001357 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001358}
1359
Joerg Roedel431b2a22008-07-11 17:14:22 +02001360/****************************************************************************
1361 *
1362 * The functions below are used the create the page table mappings for
1363 * unity mapped regions.
1364 *
1365 ****************************************************************************/
1366
1367/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001368 * This function is used to add another level to an IO page table. Adding
1369 * another level increases the size of the address space by 9 bits to a size up
1370 * to 64 bits.
1371 */
1372static bool increase_address_space(struct protection_domain *domain,
1373 gfp_t gfp)
1374{
1375 u64 *pte;
1376
1377 if (domain->mode == PAGE_MODE_6_LEVEL)
1378 /* address space already 64 bit large */
1379 return false;
1380
1381 pte = (void *)get_zeroed_page(gfp);
1382 if (!pte)
1383 return false;
1384
1385 *pte = PM_LEVEL_PDE(domain->mode,
1386 virt_to_phys(domain->pt_root));
1387 domain->pt_root = pte;
1388 domain->mode += 1;
1389 domain->updated = true;
1390
1391 return true;
1392}
1393
1394static u64 *alloc_pte(struct protection_domain *domain,
1395 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001396 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001397 u64 **pte_page,
1398 gfp_t gfp)
1399{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001400 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001401 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001402
1403 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001404
1405 while (address > PM_LEVEL_SIZE(domain->mode))
1406 increase_address_space(domain, gfp);
1407
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001408 level = domain->mode - 1;
1409 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1410 address = PAGE_SIZE_ALIGN(address, page_size);
1411 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001412
1413 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001414 u64 __pte, __npte;
1415
1416 __pte = *pte;
1417
1418 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001419 page = (u64 *)get_zeroed_page(gfp);
1420 if (!page)
1421 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001422
1423 __npte = PM_LEVEL_PDE(level, virt_to_phys(page));
1424
Baoquan He134414f2016-09-15 16:50:50 +08001425 /* pte could have been changed somewhere. */
1426 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001427 free_page((unsigned long)page);
1428 continue;
1429 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001430 }
1431
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001432 /* No level skipping support yet */
1433 if (PM_PTE_LEVEL(*pte) != level)
1434 return NULL;
1435
Joerg Roedel308973d2009-11-24 17:43:32 +01001436 level -= 1;
1437
1438 pte = IOMMU_PTE_PAGE(*pte);
1439
1440 if (pte_page && level == end_lvl)
1441 *pte_page = pte;
1442
1443 pte = &pte[PM_LEVEL_INDEX(level, address)];
1444 }
1445
1446 return pte;
1447}
1448
1449/*
1450 * This function checks if there is a PTE for a given dma address. If
1451 * there is one, it returns the pointer to it.
1452 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001453static u64 *fetch_pte(struct protection_domain *domain,
1454 unsigned long address,
1455 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001456{
1457 int level;
1458 u64 *pte;
1459
Joerg Roedel24cd7722010-01-19 17:27:39 +01001460 if (address > PM_LEVEL_SIZE(domain->mode))
1461 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001462
Joerg Roedel3039ca12015-04-01 14:58:48 +02001463 level = domain->mode - 1;
1464 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1465 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001466
1467 while (level > 0) {
1468
1469 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001470 if (!IOMMU_PTE_PRESENT(*pte))
1471 return NULL;
1472
Joerg Roedel24cd7722010-01-19 17:27:39 +01001473 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001474 if (PM_PTE_LEVEL(*pte) == 7 ||
1475 PM_PTE_LEVEL(*pte) == 0)
1476 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001477
1478 /* No level skipping support yet */
1479 if (PM_PTE_LEVEL(*pte) != level)
1480 return NULL;
1481
Joerg Roedel308973d2009-11-24 17:43:32 +01001482 level -= 1;
1483
Joerg Roedel24cd7722010-01-19 17:27:39 +01001484 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001485 pte = IOMMU_PTE_PAGE(*pte);
1486 pte = &pte[PM_LEVEL_INDEX(level, address)];
1487 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1488 }
1489
1490 if (PM_PTE_LEVEL(*pte) == 0x07) {
1491 unsigned long pte_mask;
1492
1493 /*
1494 * If we have a series of large PTEs, make
1495 * sure to return a pointer to the first one.
1496 */
1497 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1498 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1499 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001500 }
1501
1502 return pte;
1503}
1504
1505/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001506 * Generic mapping functions. It maps a physical address into a DMA
1507 * address space. It allocates the page table pages if necessary.
1508 * In the future it can be extended to a generic mapping function
1509 * supporting all features of AMD IOMMU page tables like level skipping
1510 * and full 64 bit address spaces.
1511 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001512static int iommu_map_page(struct protection_domain *dom,
1513 unsigned long bus_addr,
1514 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001515 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001516 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001517 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001518{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001519 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001520 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001521
Joerg Roedeld4b03662015-04-01 14:58:52 +02001522 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1523 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1524
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001525 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001526 return -EINVAL;
1527
Joerg Roedeld4b03662015-04-01 14:58:52 +02001528 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001529 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001530
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001531 if (!pte)
1532 return -ENOMEM;
1533
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001534 for (i = 0; i < count; ++i)
1535 if (IOMMU_PTE_PRESENT(pte[i]))
1536 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001537
Joerg Roedeld4b03662015-04-01 14:58:52 +02001538 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001539 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
Baoquan He07a80a62017-08-09 16:33:36 +08001540 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001541 } else
Baoquan He07a80a62017-08-09 16:33:36 +08001542 __pte = phys_addr | IOMMU_PTE_PR | IOMMU_PTE_FC;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001543
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001544 if (prot & IOMMU_PROT_IR)
1545 __pte |= IOMMU_PTE_IR;
1546 if (prot & IOMMU_PROT_IW)
1547 __pte |= IOMMU_PTE_IW;
1548
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001549 for (i = 0; i < count; ++i)
1550 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001551
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001552 update_domain(dom);
1553
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001554 return 0;
1555}
1556
Joerg Roedel24cd7722010-01-19 17:27:39 +01001557static unsigned long iommu_unmap_page(struct protection_domain *dom,
1558 unsigned long bus_addr,
1559 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001560{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001561 unsigned long long unmapped;
1562 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001563 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001564
Joerg Roedel24cd7722010-01-19 17:27:39 +01001565 BUG_ON(!is_power_of_2(page_size));
1566
1567 unmapped = 0;
1568
1569 while (unmapped < page_size) {
1570
Joerg Roedel71b390e2015-04-01 14:58:49 +02001571 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001572
Joerg Roedel71b390e2015-04-01 14:58:49 +02001573 if (pte) {
1574 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001575
Joerg Roedel71b390e2015-04-01 14:58:49 +02001576 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001577 for (i = 0; i < count; i++)
1578 pte[i] = 0ULL;
1579 }
1580
1581 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1582 unmapped += unmap_size;
1583 }
1584
Alex Williamson60d0ca32013-06-21 14:33:19 -06001585 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001586
1587 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001588}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001589
Joerg Roedel431b2a22008-07-11 17:14:22 +02001590/****************************************************************************
1591 *
1592 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001593 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001594 *
1595 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001596
Joerg Roedel9cabe892009-05-18 16:38:55 +02001597
Joerg Roedel256e4622016-07-05 14:23:01 +02001598static unsigned long dma_ops_alloc_iova(struct device *dev,
1599 struct dma_ops_domain *dma_dom,
1600 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001601{
Joerg Roedel256e4622016-07-05 14:23:01 +02001602 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001603
Joerg Roedel256e4622016-07-05 14:23:01 +02001604 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001605
Joerg Roedel256e4622016-07-05 14:23:01 +02001606 if (dma_mask > DMA_BIT_MASK(32))
1607 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1608 IOVA_PFN(DMA_BIT_MASK(32)));
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001609
Joerg Roedel256e4622016-07-05 14:23:01 +02001610 if (!pfn)
1611 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001612
Joerg Roedel256e4622016-07-05 14:23:01 +02001613 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001614}
1615
Joerg Roedel256e4622016-07-05 14:23:01 +02001616static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1617 unsigned long address,
1618 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001619{
Joerg Roedel256e4622016-07-05 14:23:01 +02001620 pages = __roundup_pow_of_two(pages);
1621 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001622
Joerg Roedel256e4622016-07-05 14:23:01 +02001623 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001624}
1625
Joerg Roedel431b2a22008-07-11 17:14:22 +02001626/****************************************************************************
1627 *
1628 * The next functions belong to the domain allocation. A domain is
1629 * allocated for every IOMMU as the default domain. If device isolation
1630 * is enabled, every device get its own domain. The most important thing
1631 * about domains is the page table mapping the DMA address space they
1632 * contain.
1633 *
1634 ****************************************************************************/
1635
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001636/*
1637 * This function adds a protection domain to the global protection domain list
1638 */
1639static void add_domain_to_list(struct protection_domain *domain)
1640{
1641 unsigned long flags;
1642
1643 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1644 list_add(&domain->list, &amd_iommu_pd_list);
1645 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1646}
1647
1648/*
1649 * This function removes a protection domain to the global
1650 * protection domain list
1651 */
1652static void del_domain_from_list(struct protection_domain *domain)
1653{
1654 unsigned long flags;
1655
1656 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1657 list_del(&domain->list);
1658 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1659}
1660
Joerg Roedelec487d12008-06-26 21:27:58 +02001661static u16 domain_id_alloc(void)
1662{
1663 unsigned long flags;
1664 int id;
1665
1666 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1667 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1668 BUG_ON(id == 0);
1669 if (id > 0 && id < MAX_DOMAIN_ID)
1670 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1671 else
1672 id = 0;
1673 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1674
1675 return id;
1676}
1677
Joerg Roedela2acfb72008-12-02 18:28:53 +01001678static void domain_id_free(int id)
1679{
1680 unsigned long flags;
1681
1682 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1683 if (id > 0 && id < MAX_DOMAIN_ID)
1684 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1685 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1686}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001687
Joerg Roedel5c34c402013-06-20 20:22:58 +02001688#define DEFINE_FREE_PT_FN(LVL, FN) \
1689static void free_pt_##LVL (unsigned long __pt) \
1690{ \
1691 unsigned long p; \
1692 u64 *pt; \
1693 int i; \
1694 \
1695 pt = (u64 *)__pt; \
1696 \
1697 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001698 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001699 if (!IOMMU_PTE_PRESENT(pt[i])) \
1700 continue; \
1701 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001702 /* Large PTE? */ \
1703 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1704 PM_PTE_LEVEL(pt[i]) == 7) \
1705 continue; \
1706 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001707 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1708 FN(p); \
1709 } \
1710 free_page((unsigned long)pt); \
1711}
1712
1713DEFINE_FREE_PT_FN(l2, free_page)
1714DEFINE_FREE_PT_FN(l3, free_pt_l2)
1715DEFINE_FREE_PT_FN(l4, free_pt_l3)
1716DEFINE_FREE_PT_FN(l5, free_pt_l4)
1717DEFINE_FREE_PT_FN(l6, free_pt_l5)
1718
Joerg Roedel86db2e52008-12-02 18:20:21 +01001719static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001720{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001721 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001722
Joerg Roedel5c34c402013-06-20 20:22:58 +02001723 switch (domain->mode) {
1724 case PAGE_MODE_NONE:
1725 break;
1726 case PAGE_MODE_1_LEVEL:
1727 free_page(root);
1728 break;
1729 case PAGE_MODE_2_LEVEL:
1730 free_pt_l2(root);
1731 break;
1732 case PAGE_MODE_3_LEVEL:
1733 free_pt_l3(root);
1734 break;
1735 case PAGE_MODE_4_LEVEL:
1736 free_pt_l4(root);
1737 break;
1738 case PAGE_MODE_5_LEVEL:
1739 free_pt_l5(root);
1740 break;
1741 case PAGE_MODE_6_LEVEL:
1742 free_pt_l6(root);
1743 break;
1744 default:
1745 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001746 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001747}
1748
Joerg Roedelb16137b2011-11-21 16:50:23 +01001749static void free_gcr3_tbl_level1(u64 *tbl)
1750{
1751 u64 *ptr;
1752 int i;
1753
1754 for (i = 0; i < 512; ++i) {
1755 if (!(tbl[i] & GCR3_VALID))
1756 continue;
1757
1758 ptr = __va(tbl[i] & PAGE_MASK);
1759
1760 free_page((unsigned long)ptr);
1761 }
1762}
1763
1764static void free_gcr3_tbl_level2(u64 *tbl)
1765{
1766 u64 *ptr;
1767 int i;
1768
1769 for (i = 0; i < 512; ++i) {
1770 if (!(tbl[i] & GCR3_VALID))
1771 continue;
1772
1773 ptr = __va(tbl[i] & PAGE_MASK);
1774
1775 free_gcr3_tbl_level1(ptr);
1776 }
1777}
1778
Joerg Roedel52815b72011-11-17 17:24:28 +01001779static void free_gcr3_table(struct protection_domain *domain)
1780{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001781 if (domain->glx == 2)
1782 free_gcr3_tbl_level2(domain->gcr3_tbl);
1783 else if (domain->glx == 1)
1784 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001785 else
1786 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001787
Joerg Roedel52815b72011-11-17 17:24:28 +01001788 free_page((unsigned long)domain->gcr3_tbl);
1789}
1790
Joerg Roedeld4241a22017-06-02 14:55:56 +02001791static void dma_ops_domain_free_flush_queue(struct dma_ops_domain *dom)
1792{
1793 int cpu;
1794
1795 for_each_possible_cpu(cpu) {
1796 struct flush_queue *queue;
1797
1798 queue = per_cpu_ptr(dom->flush_queue, cpu);
1799 kfree(queue->entries);
1800 }
1801
1802 free_percpu(dom->flush_queue);
1803
1804 dom->flush_queue = NULL;
1805}
1806
1807static int dma_ops_domain_alloc_flush_queue(struct dma_ops_domain *dom)
1808{
1809 int cpu;
1810
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001811 atomic64_set(&dom->flush_start_cnt, 0);
1812 atomic64_set(&dom->flush_finish_cnt, 0);
1813
Joerg Roedeld4241a22017-06-02 14:55:56 +02001814 dom->flush_queue = alloc_percpu(struct flush_queue);
1815 if (!dom->flush_queue)
1816 return -ENOMEM;
1817
1818 /* First make sure everything is cleared */
1819 for_each_possible_cpu(cpu) {
1820 struct flush_queue *queue;
1821
1822 queue = per_cpu_ptr(dom->flush_queue, cpu);
1823 queue->head = 0;
1824 queue->tail = 0;
1825 queue->entries = NULL;
1826 }
1827
1828 /* Now start doing the allocation */
1829 for_each_possible_cpu(cpu) {
1830 struct flush_queue *queue;
1831
1832 queue = per_cpu_ptr(dom->flush_queue, cpu);
1833 queue->entries = kzalloc(FLUSH_QUEUE_SIZE * sizeof(*queue->entries),
1834 GFP_KERNEL);
1835 if (!queue->entries) {
1836 dma_ops_domain_free_flush_queue(dom);
1837 return -ENOMEM;
1838 }
Joerg Roedele241f8e2017-06-02 15:44:57 +02001839
1840 spin_lock_init(&queue->lock);
Joerg Roedeld4241a22017-06-02 14:55:56 +02001841 }
1842
1843 return 0;
1844}
1845
Joerg Roedelfca6af62017-06-02 18:13:37 +02001846static void dma_ops_domain_flush_tlb(struct dma_ops_domain *dom)
1847{
1848 atomic64_inc(&dom->flush_start_cnt);
1849 domain_flush_tlb(&dom->domain);
1850 domain_flush_complete(&dom->domain);
1851 atomic64_inc(&dom->flush_finish_cnt);
1852}
1853
Joerg Roedelfd621902017-06-02 15:37:26 +02001854static inline bool queue_ring_full(struct flush_queue *queue)
1855{
Joerg Roedele241f8e2017-06-02 15:44:57 +02001856 assert_spin_locked(&queue->lock);
1857
Joerg Roedelfd621902017-06-02 15:37:26 +02001858 return (((queue->tail + 1) % FLUSH_QUEUE_SIZE) == queue->head);
1859}
1860
1861#define queue_ring_for_each(i, q) \
1862 for (i = (q)->head; i != (q)->tail; i = (i + 1) % FLUSH_QUEUE_SIZE)
1863
Joerg Roedelfd621902017-06-02 15:37:26 +02001864static inline unsigned queue_ring_add(struct flush_queue *queue)
1865{
1866 unsigned idx = queue->tail;
1867
Joerg Roedele241f8e2017-06-02 15:44:57 +02001868 assert_spin_locked(&queue->lock);
Joerg Roedelfd621902017-06-02 15:37:26 +02001869 queue->tail = (idx + 1) % FLUSH_QUEUE_SIZE;
1870
1871 return idx;
1872}
1873
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001874static inline void queue_ring_remove_head(struct flush_queue *queue)
1875{
1876 assert_spin_locked(&queue->lock);
1877 queue->head = (queue->head + 1) % FLUSH_QUEUE_SIZE;
1878}
1879
Joerg Roedelfca6af62017-06-02 18:13:37 +02001880static void queue_ring_free_flushed(struct dma_ops_domain *dom,
1881 struct flush_queue *queue)
Joerg Roedelfd621902017-06-02 15:37:26 +02001882{
Joerg Roedelfca6af62017-06-02 18:13:37 +02001883 u64 counter = atomic64_read(&dom->flush_finish_cnt);
Joerg Roedelfd621902017-06-02 15:37:26 +02001884 int idx;
1885
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001886 queue_ring_for_each(idx, queue) {
1887 /*
1888 * This assumes that counter values in the ring-buffer are
1889 * monotonously rising.
1890 */
1891 if (queue->entries[idx].counter >= counter)
1892 break;
1893
1894 free_iova_fast(&dom->iovad,
1895 queue->entries[idx].iova_pfn,
1896 queue->entries[idx].pages);
1897
1898 queue_ring_remove_head(queue);
1899 }
Joerg Roedelfca6af62017-06-02 18:13:37 +02001900}
1901
1902static void queue_add(struct dma_ops_domain *dom,
1903 unsigned long address, unsigned long pages)
1904{
1905 struct flush_queue *queue;
1906 unsigned long flags;
1907 int idx;
1908
1909 pages = __roundup_pow_of_two(pages);
1910 address >>= PAGE_SHIFT;
1911
1912 queue = get_cpu_ptr(dom->flush_queue);
1913 spin_lock_irqsave(&queue->lock, flags);
1914
Joerg Roedelac3b7082017-06-07 14:38:15 +02001915 /*
Joerg Roedel9ce3a722017-06-22 12:16:33 +02001916 * First remove the enries from the ring-buffer that are already
1917 * flushed to make the below queue_ring_full() check less likely
1918 */
1919 queue_ring_free_flushed(dom, queue);
1920
1921 /*
Joerg Roedelac3b7082017-06-07 14:38:15 +02001922 * When ring-queue is full, flush the entries from the IOTLB so
1923 * that we can free all entries with queue_ring_free_flushed()
1924 * below.
1925 */
Joerg Roedel9ce3a722017-06-22 12:16:33 +02001926 if (queue_ring_full(queue)) {
Joerg Roedelfca6af62017-06-02 18:13:37 +02001927 dma_ops_domain_flush_tlb(dom);
Joerg Roedel9ce3a722017-06-22 12:16:33 +02001928 queue_ring_free_flushed(dom, queue);
1929 }
Joerg Roedelfd621902017-06-02 15:37:26 +02001930
1931 idx = queue_ring_add(queue);
1932
1933 queue->entries[idx].iova_pfn = address;
1934 queue->entries[idx].pages = pages;
Joerg Roedela6e3f6f2017-06-02 16:01:53 +02001935 queue->entries[idx].counter = atomic64_read(&dom->flush_start_cnt);
Joerg Roedelfd621902017-06-02 15:37:26 +02001936
Joerg Roedele241f8e2017-06-02 15:44:57 +02001937 spin_unlock_irqrestore(&queue->lock, flags);
Joerg Roedelfca6af62017-06-02 18:13:37 +02001938
1939 if (atomic_cmpxchg(&dom->flush_timer_on, 0, 1) == 0)
1940 mod_timer(&dom->flush_timer, jiffies + msecs_to_jiffies(10));
1941
Joerg Roedelfd621902017-06-02 15:37:26 +02001942 put_cpu_ptr(dom->flush_queue);
1943}
1944
Joerg Roedelfca6af62017-06-02 18:13:37 +02001945static void queue_flush_timeout(unsigned long data)
1946{
1947 struct dma_ops_domain *dom = (struct dma_ops_domain *)data;
1948 int cpu;
1949
1950 atomic_set(&dom->flush_timer_on, 0);
1951
1952 dma_ops_domain_flush_tlb(dom);
1953
1954 for_each_possible_cpu(cpu) {
1955 struct flush_queue *queue;
1956 unsigned long flags;
1957
1958 queue = per_cpu_ptr(dom->flush_queue, cpu);
1959 spin_lock_irqsave(&queue->lock, flags);
1960 queue_ring_free_flushed(dom, queue);
1961 spin_unlock_irqrestore(&queue->lock, flags);
1962 }
1963}
1964
Joerg Roedel431b2a22008-07-11 17:14:22 +02001965/*
1966 * Free a domain, only used if something went wrong in the
1967 * allocation path and we need to free an already allocated page table
1968 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001969static void dma_ops_domain_free(struct dma_ops_domain *dom)
1970{
1971 if (!dom)
1972 return;
1973
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001974 del_domain_from_list(&dom->domain);
1975
Joerg Roedelfca6af62017-06-02 18:13:37 +02001976 if (timer_pending(&dom->flush_timer))
1977 del_timer(&dom->flush_timer);
1978
Joerg Roedeld4241a22017-06-02 14:55:56 +02001979 dma_ops_domain_free_flush_queue(dom);
1980
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001981 put_iova_domain(&dom->iovad);
1982
Joerg Roedel86db2e52008-12-02 18:20:21 +01001983 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001984
Baoquan Hec3db9012016-09-15 16:50:52 +08001985 if (dom->domain.id)
1986 domain_id_free(dom->domain.id);
1987
Joerg Roedelec487d12008-06-26 21:27:58 +02001988 kfree(dom);
1989}
1990
Joerg Roedel431b2a22008-07-11 17:14:22 +02001991/*
1992 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001993 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001994 * structures required for the dma_ops interface
1995 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001996static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001997{
1998 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001999
2000 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
2001 if (!dma_dom)
2002 return NULL;
2003
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002004 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02002005 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002006
Joerg Roedelffec2192016-07-26 15:31:23 +02002007 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02002008 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01002009 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02002010 if (!dma_dom->domain.pt_root)
2011 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02002012
Joerg Roedel307d5852016-07-05 11:54:04 +02002013 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
2014 IOVA_START_PFN, DMA_32BIT_PFN);
2015
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002016 /* Initialize reserved ranges */
2017 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
2018
Joerg Roedeld4241a22017-06-02 14:55:56 +02002019 if (dma_ops_domain_alloc_flush_queue(dma_dom))
2020 goto free_dma_dom;
2021
Joerg Roedelfca6af62017-06-02 18:13:37 +02002022 setup_timer(&dma_dom->flush_timer, queue_flush_timeout,
2023 (unsigned long)dma_dom);
2024
2025 atomic_set(&dma_dom->flush_timer_on, 0);
2026
Joerg Roedel2d4c5152016-07-05 16:21:32 +02002027 add_domain_to_list(&dma_dom->domain);
2028
Joerg Roedelec487d12008-06-26 21:27:58 +02002029 return dma_dom;
2030
2031free_dma_dom:
2032 dma_ops_domain_free(dma_dom);
2033
2034 return NULL;
2035}
2036
Joerg Roedel431b2a22008-07-11 17:14:22 +02002037/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01002038 * little helper function to check whether a given protection domain is a
2039 * dma_ops domain
2040 */
2041static bool dma_ops_domain(struct protection_domain *domain)
2042{
2043 return domain->flags & PD_DMA_OPS_MASK;
2044}
2045
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002046static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002047{
Joerg Roedel132bd682011-11-17 14:18:46 +01002048 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01002049 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01002050
Joerg Roedel132bd682011-11-17 14:18:46 +01002051 if (domain->mode != PAGE_MODE_NONE)
2052 pte_root = virt_to_phys(domain->pt_root);
2053
Joerg Roedel38ddf412008-09-11 10:38:32 +02002054 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
2055 << DEV_ENTRY_MODE_SHIFT;
Baoquan He07a80a62017-08-09 16:33:36 +08002056 pte_root |= DTE_FLAG_IR | DTE_FLAG_IW | DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002057
Joerg Roedelee6c2862011-11-09 12:06:03 +01002058 flags = amd_iommu_dev_table[devid].data[1];
2059
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002060 if (ats)
2061 flags |= DTE_FLAG_IOTLB;
2062
Joerg Roedel52815b72011-11-17 17:24:28 +01002063 if (domain->flags & PD_IOMMUV2_MASK) {
2064 u64 gcr3 = __pa(domain->gcr3_tbl);
2065 u64 glx = domain->glx;
2066 u64 tmp;
2067
2068 pte_root |= DTE_FLAG_GV;
2069 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
2070
2071 /* First mask out possible old values for GCR3 table */
2072 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
2073 flags &= ~tmp;
2074
2075 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
2076 flags &= ~tmp;
2077
2078 /* Encode GCR3 table into DTE */
2079 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
2080 pte_root |= tmp;
2081
2082 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
2083 flags |= tmp;
2084
2085 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
2086 flags |= tmp;
2087 }
2088
Baoquan He45a01c42017-08-09 16:33:37 +08002089 flags &= ~DEV_DOMID_MASK;
Joerg Roedelee6c2862011-11-09 12:06:03 +01002090 flags |= domain->id;
2091
2092 amd_iommu_dev_table[devid].data[1] = flags;
2093 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002094}
2095
Joerg Roedel15898bb2009-11-24 15:39:42 +01002096static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01002097{
Joerg Roedel355bf552008-12-08 12:02:41 +01002098 /* remove entry from the device table seen by the hardware */
Baoquan He07a80a62017-08-09 16:33:36 +08002099 amd_iommu_dev_table[devid].data[0] = DTE_FLAG_V | DTE_FLAG_TV;
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02002100 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01002101
Joerg Roedelc5cca142009-10-09 18:31:20 +02002102 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002103}
2104
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002105static void do_attach(struct iommu_dev_data *dev_data,
2106 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002107{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002108 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002109 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002110 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002111
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002112 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002113 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002114 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002115
2116 /* Update data structures */
2117 dev_data->domain = domain;
2118 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002119
2120 /* Do reference counting */
2121 domain->dev_iommu[iommu->index] += 1;
2122 domain->dev_cnt += 1;
2123
Joerg Roedele25bfb52015-10-20 17:33:38 +02002124 /* Update device table */
2125 set_dte_entry(dev_data->devid, domain, ats);
2126 if (alias != dev_data->devid)
Baoquan He9b1a12d2016-01-20 22:01:19 +08002127 set_dte_entry(alias, domain, ats);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002128
Joerg Roedel6c542042011-06-09 17:07:31 +02002129 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002130}
2131
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002132static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002133{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002134 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002135 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002136
Joerg Roedel5adad992015-10-09 16:23:33 +02002137 /*
2138 * First check if the device is still attached. It might already
2139 * be detached from its domain because the generic
2140 * iommu_detach_group code detached it and we try again here in
2141 * our alias handling.
2142 */
2143 if (!dev_data->domain)
2144 return;
2145
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002146 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002147 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02002148
Joerg Roedelc4596112009-11-20 14:57:32 +01002149 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002150 dev_data->domain->dev_iommu[iommu->index] -= 1;
2151 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002152
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002153 /* Update data structures */
2154 dev_data->domain = NULL;
2155 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002156 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002157 if (alias != dev_data->devid)
2158 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002159
2160 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002161 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002162}
2163
2164/*
2165 * If a device is not yet associated with a domain, this function does
2166 * assigns it visible for the hardware
2167 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002168static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002169 struct protection_domain *domain)
2170{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002171 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002172
Joerg Roedel272e4f92015-10-20 17:33:37 +02002173 /*
2174 * Must be called with IRQs disabled. Warn here to detect early
2175 * when its not.
2176 */
2177 WARN_ON(!irqs_disabled());
2178
Joerg Roedel15898bb2009-11-24 15:39:42 +01002179 /* lock domain */
2180 spin_lock(&domain->lock);
2181
Joerg Roedel397111a2014-08-05 17:31:51 +02002182 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002183 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002184 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002185
Joerg Roedel397111a2014-08-05 17:31:51 +02002186 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002187 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002188
Julia Lawall84fe6c12010-05-27 12:31:51 +02002189 ret = 0;
2190
2191out_unlock:
2192
Joerg Roedel355bf552008-12-08 12:02:41 +01002193 /* ready */
2194 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002195
Julia Lawall84fe6c12010-05-27 12:31:51 +02002196 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002197}
2198
Joerg Roedel52815b72011-11-17 17:24:28 +01002199
2200static void pdev_iommuv2_disable(struct pci_dev *pdev)
2201{
2202 pci_disable_ats(pdev);
2203 pci_disable_pri(pdev);
2204 pci_disable_pasid(pdev);
2205}
2206
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002207/* FIXME: Change generic reset-function to do the same */
2208static int pri_reset_while_enabled(struct pci_dev *pdev)
2209{
2210 u16 control;
2211 int pos;
2212
Joerg Roedel46277b72011-12-07 14:34:02 +01002213 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002214 if (!pos)
2215 return -EINVAL;
2216
Joerg Roedel46277b72011-12-07 14:34:02 +01002217 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2218 control |= PCI_PRI_CTRL_RESET;
2219 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002220
2221 return 0;
2222}
2223
Joerg Roedel52815b72011-11-17 17:24:28 +01002224static int pdev_iommuv2_enable(struct pci_dev *pdev)
2225{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002226 bool reset_enable;
2227 int reqs, ret;
2228
2229 /* FIXME: Hardcode number of outstanding requests for now */
2230 reqs = 32;
2231 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2232 reqs = 1;
2233 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002234
2235 /* Only allow access to user-accessible pages */
2236 ret = pci_enable_pasid(pdev, 0);
2237 if (ret)
2238 goto out_err;
2239
2240 /* First reset the PRI state of the device */
2241 ret = pci_reset_pri(pdev);
2242 if (ret)
2243 goto out_err;
2244
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002245 /* Enable PRI */
2246 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002247 if (ret)
2248 goto out_err;
2249
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002250 if (reset_enable) {
2251 ret = pri_reset_while_enabled(pdev);
2252 if (ret)
2253 goto out_err;
2254 }
2255
Joerg Roedel52815b72011-11-17 17:24:28 +01002256 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2257 if (ret)
2258 goto out_err;
2259
2260 return 0;
2261
2262out_err:
2263 pci_disable_pri(pdev);
2264 pci_disable_pasid(pdev);
2265
2266 return ret;
2267}
2268
Joerg Roedelc99afa22011-11-21 18:19:25 +01002269/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002270#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002271
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002272static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002273{
Joerg Roedela3b93122012-04-12 12:49:26 +02002274 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002275 int pos;
2276
Joerg Roedel46277b72011-12-07 14:34:02 +01002277 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002278 if (!pos)
2279 return false;
2280
Joerg Roedela3b93122012-04-12 12:49:26 +02002281 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002282
Joerg Roedela3b93122012-04-12 12:49:26 +02002283 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002284}
2285
Joerg Roedel15898bb2009-11-24 15:39:42 +01002286/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002287 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002288 * assigns it visible for the hardware
2289 */
2290static int attach_device(struct device *dev,
2291 struct protection_domain *domain)
2292{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002293 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002294 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002295 unsigned long flags;
2296 int ret;
2297
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002298 dev_data = get_dev_data(dev);
2299
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002300 if (!dev_is_pci(dev))
2301 goto skip_ats_check;
2302
2303 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002304 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002305 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002306 return -EINVAL;
2307
Joerg Roedel02ca2022015-07-28 16:58:49 +02002308 if (dev_data->iommu_v2) {
2309 if (pdev_iommuv2_enable(pdev) != 0)
2310 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002311
Joerg Roedel02ca2022015-07-28 16:58:49 +02002312 dev_data->ats.enabled = true;
2313 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2314 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2315 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002316 } else if (amd_iommu_iotlb_sup &&
2317 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002318 dev_data->ats.enabled = true;
2319 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2320 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002321
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002322skip_ats_check:
Joerg Roedel15898bb2009-11-24 15:39:42 +01002323 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002324 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002325 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2326
2327 /*
2328 * We might boot into a crash-kernel here. The crashed kernel
2329 * left the caches in the IOMMU dirty. So we have to flush
2330 * here to evict all dirty stuff.
2331 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002332 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002333
2334 return ret;
2335}
2336
2337/*
2338 * Removes a device from a protection domain (unlocked)
2339 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002340static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002341{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002342 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002343
Joerg Roedel272e4f92015-10-20 17:33:37 +02002344 /*
2345 * Must be called with IRQs disabled. Warn here to detect early
2346 * when its not.
2347 */
2348 WARN_ON(!irqs_disabled());
2349
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002350 if (WARN_ON(!dev_data->domain))
2351 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002352
Joerg Roedel2ca76272010-01-22 16:45:31 +01002353 domain = dev_data->domain;
2354
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002355 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002356
Joerg Roedel150952f2015-10-20 17:33:35 +02002357 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002358
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002359 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002360}
2361
2362/*
2363 * Removes a device from a protection domain (with devtable_lock held)
2364 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002365static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002366{
Joerg Roedel52815b72011-11-17 17:24:28 +01002367 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002368 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002369 unsigned long flags;
2370
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002371 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002372 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002373
Joerg Roedel355bf552008-12-08 12:02:41 +01002374 /* lock device table */
2375 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002376 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002377 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002378
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002379 if (!dev_is_pci(dev))
2380 return;
2381
Joerg Roedel02ca2022015-07-28 16:58:49 +02002382 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002383 pdev_iommuv2_disable(to_pci_dev(dev));
2384 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002385 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002386
2387 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002388}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002389
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002390static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002391{
Joerg Roedel71f77582011-06-09 19:03:15 +02002392 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002393 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002394 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002395 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002396
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002397 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002398 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002399
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002400 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002401 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002402 return devid;
2403
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002404 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002405
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002406 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002407 if (ret) {
2408 if (ret != -ENOTSUPP)
2409 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2410 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002411
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002412 iommu_ignore_device(dev);
Bart Van Assche56579332017-01-20 13:04:02 -08002413 dev->dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002414 goto out;
2415 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002416 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002417
Joerg Roedel07ee8692015-05-28 18:41:42 +02002418 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002419
2420 BUG_ON(!dev_data);
2421
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002422 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002423 iommu_request_dm_for_dev(dev);
2424
2425 /* Domains are initialized for this device - have a look what we ended up with */
2426 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002427 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002428 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002429 else
Bart Van Assche56579332017-01-20 13:04:02 -08002430 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002431
2432out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002433 iommu_completion_wait(iommu);
2434
Joerg Roedele275a2a2008-12-10 18:27:25 +01002435 return 0;
2436}
2437
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002438static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002439{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002440 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002441 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002442
2443 if (!check_device(dev))
2444 return;
2445
2446 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002447 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002448 return;
2449
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002450 iommu = amd_iommu_rlookup_table[devid];
2451
2452 iommu_uninit_device(dev);
2453 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002454}
2455
Wan Zongshunb097d112016-04-01 09:06:04 -04002456static struct iommu_group *amd_iommu_device_group(struct device *dev)
2457{
2458 if (dev_is_pci(dev))
2459 return pci_device_group(dev);
2460
2461 return acpihid_device_group(dev);
2462}
2463
Joerg Roedel431b2a22008-07-11 17:14:22 +02002464/*****************************************************************************
2465 *
2466 * The next functions belong to the dma_ops mapping/unmapping code.
2467 *
2468 *****************************************************************************/
2469
2470/*
2471 * In the dma_ops path we only have the struct device. This function
2472 * finds the corresponding IOMMU, the protection domain and the
2473 * requestor id for a given device.
2474 * If the device is not yet associated with a domain this is also done
2475 * in this function.
2476 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002477static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002478{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002479 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002480
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002481 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002482 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002483
Joerg Roedeld26592a2016-07-07 15:31:13 +02002484 domain = get_dev_data(dev)->domain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002485 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002486 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002487
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002488 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002489}
2490
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002491static void update_device_table(struct protection_domain *domain)
2492{
Joerg Roedel492667d2009-11-27 13:25:47 +01002493 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002494
Joerg Roedel3254de62016-07-26 15:18:54 +02002495 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002496 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel3254de62016-07-26 15:18:54 +02002497
2498 if (dev_data->devid == dev_data->alias)
2499 continue;
2500
2501 /* There is an alias, update device table entry for it */
2502 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled);
2503 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002504}
2505
2506static void update_domain(struct protection_domain *domain)
2507{
2508 if (!domain->updated)
2509 return;
2510
2511 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002512
2513 domain_flush_devices(domain);
2514 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002515
2516 domain->updated = false;
2517}
2518
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002519static int dir2prot(enum dma_data_direction direction)
2520{
2521 if (direction == DMA_TO_DEVICE)
2522 return IOMMU_PROT_IR;
2523 else if (direction == DMA_FROM_DEVICE)
2524 return IOMMU_PROT_IW;
2525 else if (direction == DMA_BIDIRECTIONAL)
2526 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2527 else
2528 return 0;
2529}
Joerg Roedel431b2a22008-07-11 17:14:22 +02002530/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002531 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002532 * contiguous memory region into DMA address space. It is used by all
2533 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002534 * Must be called with the domain lock held.
2535 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002536static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002537 struct dma_ops_domain *dma_dom,
2538 phys_addr_t paddr,
2539 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002540 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002541 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002542{
2543 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002544 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002545 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002546 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002547 int i;
2548
Joerg Roedele3c449f2008-10-15 22:02:11 -07002549 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002550 paddr &= PAGE_MASK;
2551
Joerg Roedel256e4622016-07-05 14:23:01 +02002552 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002553 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002554 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002555
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002556 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002557
Joerg Roedelcb76c322008-06-26 21:28:00 +02002558 start = address;
2559 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002560 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2561 PAGE_SIZE, prot, GFP_ATOMIC);
2562 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002563 goto out_unmap;
2564
Joerg Roedelcb76c322008-06-26 21:28:00 +02002565 paddr += PAGE_SIZE;
2566 start += PAGE_SIZE;
2567 }
2568 address += offset;
2569
Joerg Roedelab7032b2015-12-21 18:47:11 +01002570 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002571 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002572 domain_flush_complete(&dma_dom->domain);
2573 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002574
Joerg Roedelcb76c322008-06-26 21:28:00 +02002575out:
2576 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002577
2578out_unmap:
2579
2580 for (--i; i >= 0; --i) {
2581 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002582 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002583 }
2584
Joerg Roedel256e4622016-07-05 14:23:01 +02002585 domain_flush_tlb(&dma_dom->domain);
2586 domain_flush_complete(&dma_dom->domain);
2587
2588 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002589
Christoph Hellwiga8695722017-05-21 13:26:45 +02002590 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002591}
2592
Joerg Roedel431b2a22008-07-11 17:14:22 +02002593/*
2594 * Does the reverse of the __map_single function. Must be called with
2595 * the domain lock held too
2596 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002597static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002598 dma_addr_t dma_addr,
2599 size_t size,
2600 int dir)
2601{
Joerg Roedel04e04632010-09-23 16:12:48 +02002602 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002603 dma_addr_t i, start;
2604 unsigned int pages;
2605
Joerg Roedel04e04632010-09-23 16:12:48 +02002606 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002607 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002608 dma_addr &= PAGE_MASK;
2609 start = dma_addr;
2610
2611 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002612 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002613 start += PAGE_SIZE;
2614 }
2615
Joerg Roedelb1516a12016-07-06 13:07:22 +02002616 if (amd_iommu_unmap_flush) {
2617 dma_ops_free_iova(dma_dom, dma_addr, pages);
2618 domain_flush_tlb(&dma_dom->domain);
2619 domain_flush_complete(&dma_dom->domain);
2620 } else {
2621 queue_add(dma_dom, dma_addr, pages);
2622 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002623}
2624
Joerg Roedel431b2a22008-07-11 17:14:22 +02002625/*
2626 * The exported map_single function for dma_ops.
2627 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002628static dma_addr_t map_page(struct device *dev, struct page *page,
2629 unsigned long offset, size_t size,
2630 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002631 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002632{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002633 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002634 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002635 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002636 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002637
Joerg Roedel94f6d192009-11-24 16:40:02 +01002638 domain = get_domain(dev);
2639 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002640 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002641 else if (IS_ERR(domain))
Christoph Hellwiga8695722017-05-21 13:26:45 +02002642 return AMD_IOMMU_MAPPING_ERROR;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002643
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002644 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002645 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002646
Joerg Roedelb3311b02016-07-08 13:31:31 +02002647 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002648}
2649
Joerg Roedel431b2a22008-07-11 17:14:22 +02002650/*
2651 * The exported unmap_single function for dma_ops.
2652 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002653static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002654 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002655{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002656 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002657 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002658
Joerg Roedel94f6d192009-11-24 16:40:02 +01002659 domain = get_domain(dev);
2660 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002661 return;
2662
Joerg Roedelb3311b02016-07-08 13:31:31 +02002663 dma_dom = to_dma_ops_domain(domain);
2664
2665 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002666}
2667
Joerg Roedel80187fd2016-07-06 17:20:54 +02002668static int sg_num_pages(struct device *dev,
2669 struct scatterlist *sglist,
2670 int nelems)
2671{
2672 unsigned long mask, boundary_size;
2673 struct scatterlist *s;
2674 int i, npages = 0;
2675
2676 mask = dma_get_seg_boundary(dev);
2677 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2678 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2679
2680 for_each_sg(sglist, s, nelems, i) {
2681 int p, n;
2682
2683 s->dma_address = npages << PAGE_SHIFT;
2684 p = npages % boundary_size;
2685 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2686 if (p + n > boundary_size)
2687 npages += boundary_size - p;
2688 npages += n;
2689 }
2690
2691 return npages;
2692}
2693
Joerg Roedel431b2a22008-07-11 17:14:22 +02002694/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002695 * The exported map_sg function for dma_ops (handles scatter-gather
2696 * lists).
2697 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002698static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002699 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002700 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002701{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002702 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002703 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002704 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002705 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002706 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002707 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002708
Joerg Roedel94f6d192009-11-24 16:40:02 +01002709 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002710 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002711 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002712
Joerg Roedelb3311b02016-07-08 13:31:31 +02002713 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002714 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002715
Joerg Roedel80187fd2016-07-06 17:20:54 +02002716 npages = sg_num_pages(dev, sglist, nelems);
2717
2718 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
Christoph Hellwiga8695722017-05-21 13:26:45 +02002719 if (address == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel80187fd2016-07-06 17:20:54 +02002720 goto out_err;
2721
2722 prot = dir2prot(direction);
2723
2724 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002725 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002726 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002727
Joerg Roedel80187fd2016-07-06 17:20:54 +02002728 for (j = 0; j < pages; ++j) {
2729 unsigned long bus_addr, phys_addr;
2730 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002731
Joerg Roedel80187fd2016-07-06 17:20:54 +02002732 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2733 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2734 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2735 if (ret)
2736 goto out_unmap;
2737
2738 mapped_pages += 1;
2739 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002740 }
2741
Joerg Roedel80187fd2016-07-06 17:20:54 +02002742 /* Everything is mapped - write the right values into s->dma_address */
2743 for_each_sg(sglist, s, nelems, i) {
2744 s->dma_address += address + s->offset;
2745 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002746 }
2747
Joerg Roedel80187fd2016-07-06 17:20:54 +02002748 return nelems;
2749
2750out_unmap:
2751 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2752 dev_name(dev), npages);
2753
2754 for_each_sg(sglist, s, nelems, i) {
2755 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2756
2757 for (j = 0; j < pages; ++j) {
2758 unsigned long bus_addr;
2759
2760 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2761 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2762
2763 if (--mapped_pages)
2764 goto out_free_iova;
2765 }
2766 }
2767
2768out_free_iova:
2769 free_iova_fast(&dma_dom->iovad, address, npages);
2770
2771out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002772 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002773}
2774
Joerg Roedel431b2a22008-07-11 17:14:22 +02002775/*
2776 * The exported map_sg function for dma_ops (handles scatter-gather
2777 * lists).
2778 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002779static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002780 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002781 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002782{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002783 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002784 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002785 unsigned long startaddr;
2786 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002787
Joerg Roedel94f6d192009-11-24 16:40:02 +01002788 domain = get_domain(dev);
2789 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002790 return;
2791
Joerg Roedel80187fd2016-07-06 17:20:54 +02002792 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002793 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002794 npages = sg_num_pages(dev, sglist, nelems);
2795
Joerg Roedelb3311b02016-07-08 13:31:31 +02002796 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002797}
2798
Joerg Roedel431b2a22008-07-11 17:14:22 +02002799/*
2800 * The exported alloc_coherent function for dma_ops.
2801 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002802static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002803 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002804 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002805{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002806 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002807 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002808 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002809 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002810
Joerg Roedel94f6d192009-11-24 16:40:02 +01002811 domain = get_domain(dev);
2812 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002813 page = alloc_pages(flag, get_order(size));
2814 *dma_addr = page_to_phys(page);
2815 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002816 } else if (IS_ERR(domain))
2817 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002818
Joerg Roedelb3311b02016-07-08 13:31:31 +02002819 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002820 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002821 dma_mask = dev->coherent_dma_mask;
2822 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002823 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002824
Joerg Roedel3b839a52015-04-01 14:58:47 +02002825 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2826 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002827 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002828 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002829
Joerg Roedel3b839a52015-04-01 14:58:47 +02002830 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Lucas Stach712c6042017-02-24 14:58:44 -08002831 get_order(size), flag);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002832 if (!page)
2833 return NULL;
2834 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002835
Joerg Roedel832a90c2008-09-18 15:54:23 +02002836 if (!dma_mask)
2837 dma_mask = *dev->dma_mask;
2838
Joerg Roedelb3311b02016-07-08 13:31:31 +02002839 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
Joerg Roedelbda350d2016-07-05 16:28:02 +02002840 size, DMA_BIDIRECTIONAL, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002841
Christoph Hellwiga8695722017-05-21 13:26:45 +02002842 if (*dma_addr == AMD_IOMMU_MAPPING_ERROR)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002843 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002844
Joerg Roedel3b839a52015-04-01 14:58:47 +02002845 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002846
2847out_free:
2848
Joerg Roedel3b839a52015-04-01 14:58:47 +02002849 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2850 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002851
2852 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002853}
2854
Joerg Roedel431b2a22008-07-11 17:14:22 +02002855/*
2856 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002857 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002858static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002859 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002860 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002861{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002862 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002863 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002864 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002865
Joerg Roedel3b839a52015-04-01 14:58:47 +02002866 page = virt_to_page(virt_addr);
2867 size = PAGE_ALIGN(size);
2868
Joerg Roedel94f6d192009-11-24 16:40:02 +01002869 domain = get_domain(dev);
2870 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002871 goto free_mem;
2872
Joerg Roedelb3311b02016-07-08 13:31:31 +02002873 dma_dom = to_dma_ops_domain(domain);
2874
2875 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002876
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002877free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002878 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2879 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002880}
2881
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002882/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002883 * This function is called by the DMA layer to find out if we can handle a
2884 * particular device. It is part of the dma_ops.
2885 */
2886static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2887{
Christoph Hellwig5860acc2017-05-22 11:38:27 +02002888 if (!x86_dma_supported(dev, mask))
2889 return 0;
Joerg Roedel420aef82009-11-23 16:14:57 +01002890 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002891}
2892
Christoph Hellwiga8695722017-05-21 13:26:45 +02002893static int amd_iommu_mapping_error(struct device *dev, dma_addr_t dma_addr)
2894{
2895 return dma_addr == AMD_IOMMU_MAPPING_ERROR;
2896}
2897
Bart Van Assche52997092017-01-20 13:04:01 -08002898static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002899 .alloc = alloc_coherent,
2900 .free = free_coherent,
2901 .map_page = map_page,
2902 .unmap_page = unmap_page,
2903 .map_sg = map_sg,
2904 .unmap_sg = unmap_sg,
2905 .dma_supported = amd_iommu_dma_supported,
Christoph Hellwiga8695722017-05-21 13:26:45 +02002906 .mapping_error = amd_iommu_mapping_error,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002907};
2908
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002909static int init_reserved_iova_ranges(void)
2910{
2911 struct pci_dev *pdev = NULL;
2912 struct iova *val;
2913
2914 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2915 IOVA_START_PFN, DMA_32BIT_PFN);
2916
2917 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2918 &reserved_rbtree_key);
2919
2920 /* MSI memory range */
2921 val = reserve_iova(&reserved_iova_ranges,
2922 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2923 if (!val) {
2924 pr_err("Reserving MSI range failed\n");
2925 return -ENOMEM;
2926 }
2927
2928 /* HT memory range */
2929 val = reserve_iova(&reserved_iova_ranges,
2930 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2931 if (!val) {
2932 pr_err("Reserving HT range failed\n");
2933 return -ENOMEM;
2934 }
2935
2936 /*
2937 * Memory used for PCI resources
2938 * FIXME: Check whether we can reserve the PCI-hole completly
2939 */
2940 for_each_pci_dev(pdev) {
2941 int i;
2942
2943 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2944 struct resource *r = &pdev->resource[i];
2945
2946 if (!(r->flags & IORESOURCE_MEM))
2947 continue;
2948
2949 val = reserve_iova(&reserved_iova_ranges,
2950 IOVA_PFN(r->start),
2951 IOVA_PFN(r->end));
2952 if (!val) {
2953 pr_err("Reserve pci-resource range failed\n");
2954 return -ENOMEM;
2955 }
2956 }
2957 }
2958
2959 return 0;
2960}
2961
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002962int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002963{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002964 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002965
2966 ret = iova_cache_get();
2967 if (ret)
2968 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002969
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002970 ret = init_reserved_iova_ranges();
2971 if (ret)
2972 return ret;
2973
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002974 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2975 if (err)
2976 return err;
2977#ifdef CONFIG_ARM_AMBA
2978 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2979 if (err)
2980 return err;
2981#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002982 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2983 if (err)
2984 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002985
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002986 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002987}
2988
Joerg Roedel6631ee92008-06-26 21:28:05 +02002989int __init amd_iommu_init_dma_ops(void)
2990{
Joerg Roedel32302322015-07-28 16:58:50 +02002991 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002992 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002993
Joerg Roedel52717822015-07-28 16:58:51 +02002994 /*
2995 * In case we don't initialize SWIOTLB (actually the common case
2996 * when AMD IOMMU is enabled), make sure there are global
2997 * dma_ops set as a fall-back for devices not handled by this
2998 * driver (for example non-PCI devices).
2999 */
3000 if (!swiotlb)
3001 dma_ops = &nommu_dma_ops;
3002
Joerg Roedel62410ee2012-06-12 16:42:43 +02003003 if (amd_iommu_unmap_flush)
3004 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
3005 else
3006 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
3007
Joerg Roedel6631ee92008-06-26 21:28:05 +02003008 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02003009
Joerg Roedel6631ee92008-06-26 21:28:05 +02003010}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003011
3012/*****************************************************************************
3013 *
3014 * The following functions belong to the exported interface of AMD IOMMU
3015 *
3016 * This interface allows access to lower level functions of the IOMMU
3017 * like protection domain handling and assignement of devices to domains
3018 * which is not possible with the dma_ops interface.
3019 *
3020 *****************************************************************************/
3021
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003022static void cleanup_domain(struct protection_domain *domain)
3023{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02003024 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003025 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003026
3027 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3028
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02003029 while (!list_empty(&domain->dev_list)) {
3030 entry = list_first_entry(&domain->dev_list,
3031 struct iommu_dev_data, list);
3032 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01003033 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01003034
3035 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3036}
3037
Joerg Roedel26508152009-08-26 16:52:40 +02003038static void protection_domain_free(struct protection_domain *domain)
3039{
3040 if (!domain)
3041 return;
3042
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003043 del_domain_from_list(domain);
3044
Joerg Roedel26508152009-08-26 16:52:40 +02003045 if (domain->id)
3046 domain_id_free(domain->id);
3047
3048 kfree(domain);
3049}
3050
Joerg Roedel7a5a5662015-06-30 08:56:11 +02003051static int protection_domain_init(struct protection_domain *domain)
3052{
3053 spin_lock_init(&domain->lock);
3054 mutex_init(&domain->api_lock);
3055 domain->id = domain_id_alloc();
3056 if (!domain->id)
3057 return -ENOMEM;
3058 INIT_LIST_HEAD(&domain->dev_list);
3059
3060 return 0;
3061}
3062
Joerg Roedel26508152009-08-26 16:52:40 +02003063static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01003064{
3065 struct protection_domain *domain;
3066
3067 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
3068 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02003069 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01003070
Joerg Roedel7a5a5662015-06-30 08:56:11 +02003071 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02003072 goto out_err;
3073
Joerg Roedelaeb26f52009-11-20 16:44:01 +01003074 add_domain_to_list(domain);
3075
Joerg Roedel26508152009-08-26 16:52:40 +02003076 return domain;
3077
3078out_err:
3079 kfree(domain);
3080
3081 return NULL;
3082}
3083
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003084static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
3085{
3086 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003087 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003088
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003089 switch (type) {
3090 case IOMMU_DOMAIN_UNMANAGED:
3091 pdomain = protection_domain_alloc();
3092 if (!pdomain)
3093 return NULL;
3094
3095 pdomain->mode = PAGE_MODE_3_LEVEL;
3096 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
3097 if (!pdomain->pt_root) {
3098 protection_domain_free(pdomain);
3099 return NULL;
3100 }
3101
3102 pdomain->domain.geometry.aperture_start = 0;
3103 pdomain->domain.geometry.aperture_end = ~0ULL;
3104 pdomain->domain.geometry.force_aperture = true;
3105
3106 break;
3107 case IOMMU_DOMAIN_DMA:
3108 dma_domain = dma_ops_domain_alloc();
3109 if (!dma_domain) {
3110 pr_err("AMD-Vi: Failed to allocate\n");
3111 return NULL;
3112 }
3113 pdomain = &dma_domain->domain;
3114 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02003115 case IOMMU_DOMAIN_IDENTITY:
3116 pdomain = protection_domain_alloc();
3117 if (!pdomain)
3118 return NULL;
3119
3120 pdomain->mode = PAGE_MODE_NONE;
3121 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003122 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003123 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003124 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003125
3126 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003127}
3128
3129static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02003130{
3131 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02003132 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003133
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003134 domain = to_pdomain(dom);
3135
Joerg Roedel98383fc2008-12-02 18:34:12 +01003136 if (domain->dev_cnt > 0)
3137 cleanup_domain(domain);
3138
3139 BUG_ON(domain->dev_cnt != 0);
3140
Joerg Roedelcda70052016-07-07 15:57:04 +02003141 if (!dom)
3142 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003143
Joerg Roedelcda70052016-07-07 15:57:04 +02003144 switch (dom->type) {
3145 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02003146 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02003147 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02003148 dma_ops_domain_free(dma_dom);
3149 break;
3150 default:
3151 if (domain->mode != PAGE_MODE_NONE)
3152 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01003153
Joerg Roedelcda70052016-07-07 15:57:04 +02003154 if (domain->flags & PD_IOMMUV2_MASK)
3155 free_gcr3_table(domain);
3156
3157 protection_domain_free(domain);
3158 break;
3159 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01003160}
3161
Joerg Roedel684f2882008-12-08 12:07:44 +01003162static void amd_iommu_detach_device(struct iommu_domain *dom,
3163 struct device *dev)
3164{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003165 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003166 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003167 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003168
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003169 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003170 return;
3171
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003172 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003173 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003174 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003175
Joerg Roedel657cbb62009-11-23 15:26:46 +01003176 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003177 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003178
3179 iommu = amd_iommu_rlookup_table[devid];
3180 if (!iommu)
3181 return;
3182
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003183#ifdef CONFIG_IRQ_REMAP
3184 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3185 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3186 dev_data->use_vapic = 0;
3187#endif
3188
Joerg Roedel684f2882008-12-08 12:07:44 +01003189 iommu_completion_wait(iommu);
3190}
3191
Joerg Roedel01106062008-12-02 19:34:11 +01003192static int amd_iommu_attach_device(struct iommu_domain *dom,
3193 struct device *dev)
3194{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003195 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003196 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003197 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003198 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003199
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003200 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003201 return -EINVAL;
3202
Joerg Roedel657cbb62009-11-23 15:26:46 +01003203 dev_data = dev->archdata.iommu;
3204
Joerg Roedelf62dda62011-06-09 12:55:35 +02003205 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003206 if (!iommu)
3207 return -EINVAL;
3208
Joerg Roedel657cbb62009-11-23 15:26:46 +01003209 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003210 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003211
Joerg Roedel15898bb2009-11-24 15:39:42 +01003212 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003213
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003214#ifdef CONFIG_IRQ_REMAP
3215 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3216 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3217 dev_data->use_vapic = 1;
3218 else
3219 dev_data->use_vapic = 0;
3220 }
3221#endif
3222
Joerg Roedel01106062008-12-02 19:34:11 +01003223 iommu_completion_wait(iommu);
3224
Joerg Roedel15898bb2009-11-24 15:39:42 +01003225 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003226}
3227
Joerg Roedel468e2362010-01-21 16:37:36 +01003228static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003229 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003230{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003231 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003232 int prot = 0;
3233 int ret;
3234
Joerg Roedel132bd682011-11-17 14:18:46 +01003235 if (domain->mode == PAGE_MODE_NONE)
3236 return -EINVAL;
3237
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003238 if (iommu_prot & IOMMU_READ)
3239 prot |= IOMMU_PROT_IR;
3240 if (iommu_prot & IOMMU_WRITE)
3241 prot |= IOMMU_PROT_IW;
3242
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003243 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003244 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003245 mutex_unlock(&domain->api_lock);
3246
Joerg Roedel795e74f72010-05-11 17:40:57 +02003247 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003248}
3249
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003250static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3251 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003252{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003253 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003254 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003255
Joerg Roedel132bd682011-11-17 14:18:46 +01003256 if (domain->mode == PAGE_MODE_NONE)
3257 return -EINVAL;
3258
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003259 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003260 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003261 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003262
Joerg Roedel17b124b2011-04-06 18:01:35 +02003263 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003264
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003265 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003266}
3267
Joerg Roedel645c4c82008-12-02 20:05:50 +01003268static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303269 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003270{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003271 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003272 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003273 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003274
Joerg Roedel132bd682011-11-17 14:18:46 +01003275 if (domain->mode == PAGE_MODE_NONE)
3276 return iova;
3277
Joerg Roedel3039ca12015-04-01 14:58:48 +02003278 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003279
Joerg Roedela6d41a42009-09-02 17:08:55 +02003280 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003281 return 0;
3282
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003283 offset_mask = pte_pgsize - 1;
3284 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003285
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003286 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003287}
3288
Joerg Roedelab636482014-09-05 10:48:21 +02003289static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003290{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003291 switch (cap) {
3292 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003293 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003294 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003295 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003296 case IOMMU_CAP_NOEXEC:
3297 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003298 }
3299
Joerg Roedelab636482014-09-05 10:48:21 +02003300 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003301}
3302
Eric Augere5b52342017-01-19 20:57:47 +00003303static void amd_iommu_get_resv_regions(struct device *dev,
3304 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003305{
Eric Auger4397f322017-01-19 20:57:54 +00003306 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003307 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003308 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003309
3310 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003311 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003312 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003313
3314 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Eric Auger4397f322017-01-19 20:57:54 +00003315 size_t length;
3316 int prot = 0;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003317
3318 if (devid < entry->devid_start || devid > entry->devid_end)
3319 continue;
3320
Eric Auger4397f322017-01-19 20:57:54 +00003321 length = entry->address_end - entry->address_start;
3322 if (entry->prot & IOMMU_PROT_IR)
3323 prot |= IOMMU_READ;
3324 if (entry->prot & IOMMU_PROT_IW)
3325 prot |= IOMMU_WRITE;
3326
3327 region = iommu_alloc_resv_region(entry->address_start,
3328 length, prot,
3329 IOMMU_RESV_DIRECT);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003330 if (!region) {
3331 pr_err("Out of memory allocating dm-regions for %s\n",
3332 dev_name(dev));
3333 return;
3334 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003335 list_add_tail(&region->list, head);
3336 }
Eric Auger4397f322017-01-19 20:57:54 +00003337
3338 region = iommu_alloc_resv_region(MSI_RANGE_START,
3339 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003340 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003341 if (!region)
3342 return;
3343 list_add_tail(&region->list, head);
3344
3345 region = iommu_alloc_resv_region(HT_RANGE_START,
3346 HT_RANGE_END - HT_RANGE_START + 1,
3347 0, IOMMU_RESV_RESERVED);
3348 if (!region)
3349 return;
3350 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003351}
3352
Eric Augere5b52342017-01-19 20:57:47 +00003353static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003354 struct list_head *head)
3355{
Eric Augere5b52342017-01-19 20:57:47 +00003356 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003357
3358 list_for_each_entry_safe(entry, next, head, list)
3359 kfree(entry);
3360}
3361
Eric Augere5b52342017-01-19 20:57:47 +00003362static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003363 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003364 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003365{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003366 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003367 unsigned long start, end;
3368
3369 start = IOVA_PFN(region->start);
3370 end = IOVA_PFN(region->start + region->length);
3371
3372 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3373}
3374
Joerg Roedelb0119e82017-02-01 13:23:08 +01003375const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003376 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003377 .domain_alloc = amd_iommu_domain_alloc,
3378 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003379 .attach_dev = amd_iommu_attach_device,
3380 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003381 .map = amd_iommu_map,
3382 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003383 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003384 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003385 .add_device = amd_iommu_add_device,
3386 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003387 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003388 .get_resv_regions = amd_iommu_get_resv_regions,
3389 .put_resv_regions = amd_iommu_put_resv_regions,
3390 .apply_resv_region = amd_iommu_apply_resv_region,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003391 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003392};
3393
Joerg Roedel0feae532009-08-26 15:26:30 +02003394/*****************************************************************************
3395 *
3396 * The next functions do a basic initialization of IOMMU for pass through
3397 * mode
3398 *
3399 * In passthrough mode the IOMMU is initialized and enabled but not used for
3400 * DMA-API translation.
3401 *
3402 *****************************************************************************/
3403
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003404/* IOMMUv2 specific functions */
3405int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3406{
3407 return atomic_notifier_chain_register(&ppr_notifier, nb);
3408}
3409EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3410
3411int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3412{
3413 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3414}
3415EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003416
3417void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3418{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003419 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003420 unsigned long flags;
3421
3422 spin_lock_irqsave(&domain->lock, flags);
3423
3424 /* Update data structure */
3425 domain->mode = PAGE_MODE_NONE;
3426 domain->updated = true;
3427
3428 /* Make changes visible to IOMMUs */
3429 update_domain(domain);
3430
3431 /* Page-table is not visible to IOMMU anymore, so free it */
3432 free_pagetable(domain);
3433
3434 spin_unlock_irqrestore(&domain->lock, flags);
3435}
3436EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003437
3438int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3439{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003440 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003441 unsigned long flags;
3442 int levels, ret;
3443
3444 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3445 return -EINVAL;
3446
3447 /* Number of GCR3 table levels required */
3448 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3449 levels += 1;
3450
3451 if (levels > amd_iommu_max_glx_val)
3452 return -EINVAL;
3453
3454 spin_lock_irqsave(&domain->lock, flags);
3455
3456 /*
3457 * Save us all sanity checks whether devices already in the
3458 * domain support IOMMUv2. Just force that the domain has no
3459 * devices attached when it is switched into IOMMUv2 mode.
3460 */
3461 ret = -EBUSY;
3462 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3463 goto out;
3464
3465 ret = -ENOMEM;
3466 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3467 if (domain->gcr3_tbl == NULL)
3468 goto out;
3469
3470 domain->glx = levels;
3471 domain->flags |= PD_IOMMUV2_MASK;
3472 domain->updated = true;
3473
3474 update_domain(domain);
3475
3476 ret = 0;
3477
3478out:
3479 spin_unlock_irqrestore(&domain->lock, flags);
3480
3481 return ret;
3482}
3483EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003484
3485static int __flush_pasid(struct protection_domain *domain, int pasid,
3486 u64 address, bool size)
3487{
3488 struct iommu_dev_data *dev_data;
3489 struct iommu_cmd cmd;
3490 int i, ret;
3491
3492 if (!(domain->flags & PD_IOMMUV2_MASK))
3493 return -EINVAL;
3494
3495 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3496
3497 /*
3498 * IOMMU TLB needs to be flushed before Device TLB to
3499 * prevent device TLB refill from IOMMU TLB
3500 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003501 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003502 if (domain->dev_iommu[i] == 0)
3503 continue;
3504
3505 ret = iommu_queue_command(amd_iommus[i], &cmd);
3506 if (ret != 0)
3507 goto out;
3508 }
3509
3510 /* Wait until IOMMU TLB flushes are complete */
3511 domain_flush_complete(domain);
3512
3513 /* Now flush device TLBs */
3514 list_for_each_entry(dev_data, &domain->dev_list, list) {
3515 struct amd_iommu *iommu;
3516 int qdep;
3517
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003518 /*
3519 There might be non-IOMMUv2 capable devices in an IOMMUv2
3520 * domain.
3521 */
3522 if (!dev_data->ats.enabled)
3523 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003524
3525 qdep = dev_data->ats.qdep;
3526 iommu = amd_iommu_rlookup_table[dev_data->devid];
3527
3528 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3529 qdep, address, size);
3530
3531 ret = iommu_queue_command(iommu, &cmd);
3532 if (ret != 0)
3533 goto out;
3534 }
3535
3536 /* Wait until all device TLBs are flushed */
3537 domain_flush_complete(domain);
3538
3539 ret = 0;
3540
3541out:
3542
3543 return ret;
3544}
3545
3546static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3547 u64 address)
3548{
3549 return __flush_pasid(domain, pasid, address, false);
3550}
3551
3552int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3553 u64 address)
3554{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003555 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003556 unsigned long flags;
3557 int ret;
3558
3559 spin_lock_irqsave(&domain->lock, flags);
3560 ret = __amd_iommu_flush_page(domain, pasid, address);
3561 spin_unlock_irqrestore(&domain->lock, flags);
3562
3563 return ret;
3564}
3565EXPORT_SYMBOL(amd_iommu_flush_page);
3566
3567static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3568{
3569 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3570 true);
3571}
3572
3573int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3574{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003575 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003576 unsigned long flags;
3577 int ret;
3578
3579 spin_lock_irqsave(&domain->lock, flags);
3580 ret = __amd_iommu_flush_tlb(domain, pasid);
3581 spin_unlock_irqrestore(&domain->lock, flags);
3582
3583 return ret;
3584}
3585EXPORT_SYMBOL(amd_iommu_flush_tlb);
3586
Joerg Roedelb16137b2011-11-21 16:50:23 +01003587static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3588{
3589 int index;
3590 u64 *pte;
3591
3592 while (true) {
3593
3594 index = (pasid >> (9 * level)) & 0x1ff;
3595 pte = &root[index];
3596
3597 if (level == 0)
3598 break;
3599
3600 if (!(*pte & GCR3_VALID)) {
3601 if (!alloc)
3602 return NULL;
3603
3604 root = (void *)get_zeroed_page(GFP_ATOMIC);
3605 if (root == NULL)
3606 return NULL;
3607
3608 *pte = __pa(root) | GCR3_VALID;
3609 }
3610
3611 root = __va(*pte & PAGE_MASK);
3612
3613 level -= 1;
3614 }
3615
3616 return pte;
3617}
3618
3619static int __set_gcr3(struct protection_domain *domain, int pasid,
3620 unsigned long cr3)
3621{
3622 u64 *pte;
3623
3624 if (domain->mode != PAGE_MODE_NONE)
3625 return -EINVAL;
3626
3627 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3628 if (pte == NULL)
3629 return -ENOMEM;
3630
3631 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3632
3633 return __amd_iommu_flush_tlb(domain, pasid);
3634}
3635
3636static int __clear_gcr3(struct protection_domain *domain, int pasid)
3637{
3638 u64 *pte;
3639
3640 if (domain->mode != PAGE_MODE_NONE)
3641 return -EINVAL;
3642
3643 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3644 if (pte == NULL)
3645 return 0;
3646
3647 *pte = 0;
3648
3649 return __amd_iommu_flush_tlb(domain, pasid);
3650}
3651
3652int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3653 unsigned long cr3)
3654{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003655 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003656 unsigned long flags;
3657 int ret;
3658
3659 spin_lock_irqsave(&domain->lock, flags);
3660 ret = __set_gcr3(domain, pasid, cr3);
3661 spin_unlock_irqrestore(&domain->lock, flags);
3662
3663 return ret;
3664}
3665EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3666
3667int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3668{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003669 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003670 unsigned long flags;
3671 int ret;
3672
3673 spin_lock_irqsave(&domain->lock, flags);
3674 ret = __clear_gcr3(domain, pasid);
3675 spin_unlock_irqrestore(&domain->lock, flags);
3676
3677 return ret;
3678}
3679EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003680
3681int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3682 int status, int tag)
3683{
3684 struct iommu_dev_data *dev_data;
3685 struct amd_iommu *iommu;
3686 struct iommu_cmd cmd;
3687
3688 dev_data = get_dev_data(&pdev->dev);
3689 iommu = amd_iommu_rlookup_table[dev_data->devid];
3690
3691 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3692 tag, dev_data->pri_tlp);
3693
3694 return iommu_queue_command(iommu, &cmd);
3695}
3696EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003697
3698struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3699{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003700 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003701
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003702 pdomain = get_domain(&pdev->dev);
3703 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003704 return NULL;
3705
3706 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003707 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003708 return NULL;
3709
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003710 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003711}
3712EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003713
3714void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3715{
3716 struct iommu_dev_data *dev_data;
3717
3718 if (!amd_iommu_v2_supported())
3719 return;
3720
3721 dev_data = get_dev_data(&pdev->dev);
3722 dev_data->errata |= (1 << erratum);
3723}
3724EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003725
3726int amd_iommu_device_info(struct pci_dev *pdev,
3727 struct amd_iommu_device_info *info)
3728{
3729 int max_pasids;
3730 int pos;
3731
3732 if (pdev == NULL || info == NULL)
3733 return -EINVAL;
3734
3735 if (!amd_iommu_v2_supported())
3736 return -EINVAL;
3737
3738 memset(info, 0, sizeof(*info));
3739
3740 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3741 if (pos)
3742 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3743
3744 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3745 if (pos)
3746 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3747
3748 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3749 if (pos) {
3750 int features;
3751
3752 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3753 max_pasids = min(max_pasids, (1 << 20));
3754
3755 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3756 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3757
3758 features = pci_pasid_features(pdev);
3759 if (features & PCI_PASID_CAP_EXEC)
3760 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3761 if (features & PCI_PASID_CAP_PRIV)
3762 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3763 }
3764
3765 return 0;
3766}
3767EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003768
3769#ifdef CONFIG_IRQ_REMAP
3770
3771/*****************************************************************************
3772 *
3773 * Interrupt Remapping Implementation
3774 *
3775 *****************************************************************************/
3776
Jiang Liu7c71d302015-04-13 14:11:33 +08003777static struct irq_chip amd_ir_chip;
3778
Joerg Roedel2b324502012-06-21 16:29:10 +02003779#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3780#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3781#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3782#define DTE_IRQ_REMAP_ENABLE 1ULL
3783
3784static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3785{
3786 u64 dte;
3787
3788 dte = amd_iommu_dev_table[devid].data[2];
3789 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3790 dte |= virt_to_phys(table->table);
3791 dte |= DTE_IRQ_REMAP_INTCTL;
3792 dte |= DTE_IRQ_TABLE_LEN;
3793 dte |= DTE_IRQ_REMAP_ENABLE;
3794
3795 amd_iommu_dev_table[devid].data[2] = dte;
3796}
3797
Joerg Roedel2b324502012-06-21 16:29:10 +02003798static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3799{
3800 struct irq_remap_table *table = NULL;
3801 struct amd_iommu *iommu;
3802 unsigned long flags;
3803 u16 alias;
3804
3805 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3806
3807 iommu = amd_iommu_rlookup_table[devid];
3808 if (!iommu)
3809 goto out_unlock;
3810
3811 table = irq_lookup_table[devid];
3812 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003813 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003814
3815 alias = amd_iommu_alias_table[devid];
3816 table = irq_lookup_table[alias];
3817 if (table) {
3818 irq_lookup_table[devid] = table;
3819 set_dte_irq_entry(devid, table);
3820 iommu_flush_dte(iommu, devid);
3821 goto out;
3822 }
3823
3824 /* Nothing there yet, allocate new irq remapping table */
3825 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3826 if (!table)
Baoquan He09284b92016-09-20 09:05:34 +08003827 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003828
Joerg Roedel197887f2013-04-09 21:14:08 +02003829 /* Initialize table spin-lock */
3830 spin_lock_init(&table->lock);
3831
Joerg Roedel2b324502012-06-21 16:29:10 +02003832 if (ioapic)
3833 /* Keep the first 32 indexes free for IOAPIC interrupts */
3834 table->min_index = 32;
3835
3836 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3837 if (!table->table) {
3838 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003839 table = NULL;
Baoquan He09284b92016-09-20 09:05:34 +08003840 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003841 }
3842
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003843 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3844 memset(table->table, 0,
3845 MAX_IRQS_PER_TABLE * sizeof(u32));
3846 else
3847 memset(table->table, 0,
3848 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
Joerg Roedel2b324502012-06-21 16:29:10 +02003849
3850 if (ioapic) {
3851 int i;
3852
3853 for (i = 0; i < 32; ++i)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003854 iommu->irte_ops->set_allocated(table, i);
Joerg Roedel2b324502012-06-21 16:29:10 +02003855 }
3856
3857 irq_lookup_table[devid] = table;
3858 set_dte_irq_entry(devid, table);
3859 iommu_flush_dte(iommu, devid);
3860 if (devid != alias) {
3861 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003862 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003863 iommu_flush_dte(iommu, alias);
3864 }
3865
3866out:
3867 iommu_completion_wait(iommu);
3868
3869out_unlock:
3870 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3871
3872 return table;
3873}
3874
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003875static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003876{
3877 struct irq_remap_table *table;
3878 unsigned long flags;
3879 int index, c;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003880 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3881
3882 if (!iommu)
3883 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003884
3885 table = get_irq_table(devid, false);
3886 if (!table)
3887 return -ENODEV;
3888
3889 spin_lock_irqsave(&table->lock, flags);
3890
3891 /* Scan table for free entries */
3892 for (c = 0, index = table->min_index;
3893 index < MAX_IRQS_PER_TABLE;
3894 ++index) {
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003895 if (!iommu->irte_ops->is_allocated(table, index))
Joerg Roedel2b324502012-06-21 16:29:10 +02003896 c += 1;
3897 else
3898 c = 0;
3899
3900 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003901 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003902 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003903
3904 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003905 goto out;
3906 }
3907 }
3908
3909 index = -ENOSPC;
3910
3911out:
3912 spin_unlock_irqrestore(&table->lock, flags);
3913
3914 return index;
3915}
3916
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003917static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3918 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003919{
3920 struct irq_remap_table *table;
3921 struct amd_iommu *iommu;
3922 unsigned long flags;
3923 struct irte_ga *entry;
3924
3925 iommu = amd_iommu_rlookup_table[devid];
3926 if (iommu == NULL)
3927 return -EINVAL;
3928
3929 table = get_irq_table(devid, false);
3930 if (!table)
3931 return -ENOMEM;
3932
3933 spin_lock_irqsave(&table->lock, flags);
3934
3935 entry = (struct irte_ga *)table->table;
3936 entry = &entry[index];
3937 entry->lo.fields_remap.valid = 0;
3938 entry->hi.val = irte->hi.val;
3939 entry->lo.val = irte->lo.val;
3940 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003941 if (data)
3942 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003943
3944 spin_unlock_irqrestore(&table->lock, flags);
3945
3946 iommu_flush_irt(iommu, devid);
3947 iommu_completion_wait(iommu);
3948
3949 return 0;
3950}
3951
3952static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003953{
3954 struct irq_remap_table *table;
3955 struct amd_iommu *iommu;
3956 unsigned long flags;
3957
3958 iommu = amd_iommu_rlookup_table[devid];
3959 if (iommu == NULL)
3960 return -EINVAL;
3961
3962 table = get_irq_table(devid, false);
3963 if (!table)
3964 return -ENOMEM;
3965
3966 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003967 table->table[index] = irte->val;
Joerg Roedel2b324502012-06-21 16:29:10 +02003968 spin_unlock_irqrestore(&table->lock, flags);
3969
3970 iommu_flush_irt(iommu, devid);
3971 iommu_completion_wait(iommu);
3972
3973 return 0;
3974}
3975
3976static void free_irte(u16 devid, int index)
3977{
3978 struct irq_remap_table *table;
3979 struct amd_iommu *iommu;
3980 unsigned long flags;
3981
3982 iommu = amd_iommu_rlookup_table[devid];
3983 if (iommu == NULL)
3984 return;
3985
3986 table = get_irq_table(devid, false);
3987 if (!table)
3988 return;
3989
3990 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003991 iommu->irte_ops->clear_allocated(table, index);
Joerg Roedel2b324502012-06-21 16:29:10 +02003992 spin_unlock_irqrestore(&table->lock, flags);
3993
3994 iommu_flush_irt(iommu, devid);
3995 iommu_completion_wait(iommu);
3996}
3997
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003998static void irte_prepare(void *entry,
3999 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004000 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004001{
4002 union irte *irte = (union irte *) entry;
4003
4004 irte->val = 0;
4005 irte->fields.vector = vector;
4006 irte->fields.int_type = delivery_mode;
4007 irte->fields.destination = dest_apicid;
4008 irte->fields.dm = dest_mode;
4009 irte->fields.valid = 1;
4010}
4011
4012static void irte_ga_prepare(void *entry,
4013 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004014 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004015{
4016 struct irte_ga *irte = (struct irte_ga *) entry;
4017
4018 irte->lo.val = 0;
4019 irte->hi.val = 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004020 irte->lo.fields_remap.int_type = delivery_mode;
4021 irte->lo.fields_remap.dm = dest_mode;
4022 irte->hi.fields.vector = vector;
4023 irte->lo.fields_remap.destination = dest_apicid;
4024 irte->lo.fields_remap.valid = 1;
4025}
4026
4027static void irte_activate(void *entry, u16 devid, u16 index)
4028{
4029 union irte *irte = (union irte *) entry;
4030
4031 irte->fields.valid = 1;
4032 modify_irte(devid, index, irte);
4033}
4034
4035static void irte_ga_activate(void *entry, u16 devid, u16 index)
4036{
4037 struct irte_ga *irte = (struct irte_ga *) entry;
4038
4039 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004040 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004041}
4042
4043static void irte_deactivate(void *entry, u16 devid, u16 index)
4044{
4045 union irte *irte = (union irte *) entry;
4046
4047 irte->fields.valid = 0;
4048 modify_irte(devid, index, irte);
4049}
4050
4051static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
4052{
4053 struct irte_ga *irte = (struct irte_ga *) entry;
4054
4055 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004056 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004057}
4058
4059static void irte_set_affinity(void *entry, u16 devid, u16 index,
4060 u8 vector, u32 dest_apicid)
4061{
4062 union irte *irte = (union irte *) entry;
4063
4064 irte->fields.vector = vector;
4065 irte->fields.destination = dest_apicid;
4066 modify_irte(devid, index, irte);
4067}
4068
4069static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
4070 u8 vector, u32 dest_apicid)
4071{
4072 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004073 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004074
Suravee Suthikulpanit84a21db2017-06-26 04:28:04 -05004075 if (!dev_data || !dev_data->use_vapic ||
4076 !irte->lo.fields_remap.guest_mode) {
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004077 irte->hi.fields.vector = vector;
4078 irte->lo.fields_remap.destination = dest_apicid;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004079 modify_irte_ga(devid, index, irte, NULL);
4080 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004081}
4082
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004083#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004084static void irte_set_allocated(struct irq_remap_table *table, int index)
4085{
4086 table->table[index] = IRTE_ALLOCATED;
4087}
4088
4089static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
4090{
4091 struct irte_ga *ptr = (struct irte_ga *)table->table;
4092 struct irte_ga *irte = &ptr[index];
4093
4094 memset(&irte->lo.val, 0, sizeof(u64));
4095 memset(&irte->hi.val, 0, sizeof(u64));
4096 irte->hi.fields.vector = 0xff;
4097}
4098
4099static bool irte_is_allocated(struct irq_remap_table *table, int index)
4100{
4101 union irte *ptr = (union irte *)table->table;
4102 union irte *irte = &ptr[index];
4103
4104 return irte->val != 0;
4105}
4106
4107static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
4108{
4109 struct irte_ga *ptr = (struct irte_ga *)table->table;
4110 struct irte_ga *irte = &ptr[index];
4111
4112 return irte->hi.fields.vector != 0;
4113}
4114
4115static void irte_clear_allocated(struct irq_remap_table *table, int index)
4116{
4117 table->table[index] = 0;
4118}
4119
4120static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
4121{
4122 struct irte_ga *ptr = (struct irte_ga *)table->table;
4123 struct irte_ga *irte = &ptr[index];
4124
4125 memset(&irte->lo.val, 0, sizeof(u64));
4126 memset(&irte->hi.val, 0, sizeof(u64));
4127}
4128
Jiang Liu7c71d302015-04-13 14:11:33 +08004129static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004130{
Jiang Liu7c71d302015-04-13 14:11:33 +08004131 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004132
Jiang Liu7c71d302015-04-13 14:11:33 +08004133 switch (info->type) {
4134 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4135 devid = get_ioapic_devid(info->ioapic_id);
4136 break;
4137 case X86_IRQ_ALLOC_TYPE_HPET:
4138 devid = get_hpet_devid(info->hpet_id);
4139 break;
4140 case X86_IRQ_ALLOC_TYPE_MSI:
4141 case X86_IRQ_ALLOC_TYPE_MSIX:
4142 devid = get_device_id(&info->msi_dev->dev);
4143 break;
4144 default:
4145 BUG_ON(1);
4146 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02004147 }
4148
Jiang Liu7c71d302015-04-13 14:11:33 +08004149 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004150}
4151
Jiang Liu7c71d302015-04-13 14:11:33 +08004152static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004153{
Jiang Liu7c71d302015-04-13 14:11:33 +08004154 struct amd_iommu *iommu;
4155 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004156
Jiang Liu7c71d302015-04-13 14:11:33 +08004157 if (!info)
4158 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004159
Jiang Liu7c71d302015-04-13 14:11:33 +08004160 devid = get_devid(info);
4161 if (devid >= 0) {
4162 iommu = amd_iommu_rlookup_table[devid];
4163 if (iommu)
4164 return iommu->ir_domain;
4165 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004166
Jiang Liu7c71d302015-04-13 14:11:33 +08004167 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004168}
4169
Jiang Liu7c71d302015-04-13 14:11:33 +08004170static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004171{
Jiang Liu7c71d302015-04-13 14:11:33 +08004172 struct amd_iommu *iommu;
4173 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004174
Jiang Liu7c71d302015-04-13 14:11:33 +08004175 if (!info)
4176 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004177
Jiang Liu7c71d302015-04-13 14:11:33 +08004178 switch (info->type) {
4179 case X86_IRQ_ALLOC_TYPE_MSI:
4180 case X86_IRQ_ALLOC_TYPE_MSIX:
4181 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004182 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004183 return NULL;
4184
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004185 iommu = amd_iommu_rlookup_table[devid];
4186 if (iommu)
4187 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004188 break;
4189 default:
4190 break;
4191 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004192
Jiang Liu7c71d302015-04-13 14:11:33 +08004193 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004194}
4195
Joerg Roedel6b474b82012-06-26 16:46:04 +02004196struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004197 .prepare = amd_iommu_prepare,
4198 .enable = amd_iommu_enable,
4199 .disable = amd_iommu_disable,
4200 .reenable = amd_iommu_reenable,
4201 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004202 .get_ir_irq_domain = get_ir_irq_domain,
4203 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004204};
Jiang Liu7c71d302015-04-13 14:11:33 +08004205
4206static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4207 struct irq_cfg *irq_cfg,
4208 struct irq_alloc_info *info,
4209 int devid, int index, int sub_handle)
4210{
4211 struct irq_2_irte *irte_info = &data->irq_2_irte;
4212 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004213 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004214 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4215
4216 if (!iommu)
4217 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004218
Jiang Liu7c71d302015-04-13 14:11:33 +08004219 data->irq_2_irte.devid = devid;
4220 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004221 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4222 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004223 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004224
4225 switch (info->type) {
4226 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4227 /* Setup IOAPIC entry */
4228 entry = info->ioapic_entry;
4229 info->ioapic_entry = NULL;
4230 memset(entry, 0, sizeof(*entry));
4231 entry->vector = index;
4232 entry->mask = 0;
4233 entry->trigger = info->ioapic_trigger;
4234 entry->polarity = info->ioapic_polarity;
4235 /* Mask level triggered irqs. */
4236 if (info->ioapic_trigger)
4237 entry->mask = 1;
4238 break;
4239
4240 case X86_IRQ_ALLOC_TYPE_HPET:
4241 case X86_IRQ_ALLOC_TYPE_MSI:
4242 case X86_IRQ_ALLOC_TYPE_MSIX:
4243 msg->address_hi = MSI_ADDR_BASE_HI;
4244 msg->address_lo = MSI_ADDR_BASE_LO;
4245 msg->data = irte_info->index;
4246 break;
4247
4248 default:
4249 BUG_ON(1);
4250 break;
4251 }
4252}
4253
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004254struct amd_irte_ops irte_32_ops = {
4255 .prepare = irte_prepare,
4256 .activate = irte_activate,
4257 .deactivate = irte_deactivate,
4258 .set_affinity = irte_set_affinity,
4259 .set_allocated = irte_set_allocated,
4260 .is_allocated = irte_is_allocated,
4261 .clear_allocated = irte_clear_allocated,
4262};
4263
4264struct amd_irte_ops irte_128_ops = {
4265 .prepare = irte_ga_prepare,
4266 .activate = irte_ga_activate,
4267 .deactivate = irte_ga_deactivate,
4268 .set_affinity = irte_ga_set_affinity,
4269 .set_allocated = irte_ga_set_allocated,
4270 .is_allocated = irte_ga_is_allocated,
4271 .clear_allocated = irte_ga_clear_allocated,
4272};
4273
Jiang Liu7c71d302015-04-13 14:11:33 +08004274static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4275 unsigned int nr_irqs, void *arg)
4276{
4277 struct irq_alloc_info *info = arg;
4278 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004279 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004280 struct irq_cfg *cfg;
4281 int i, ret, devid;
4282 int index = -1;
4283
4284 if (!info)
4285 return -EINVAL;
4286 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4287 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4288 return -EINVAL;
4289
4290 /*
4291 * With IRQ remapping enabled, don't need contiguous CPU vectors
4292 * to support multiple MSI interrupts.
4293 */
4294 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4295 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4296
4297 devid = get_devid(info);
4298 if (devid < 0)
4299 return -EINVAL;
4300
4301 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4302 if (ret < 0)
4303 return ret;
4304
Jiang Liu7c71d302015-04-13 14:11:33 +08004305 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
4306 if (get_irq_table(devid, true))
4307 index = info->ioapic_pin;
4308 else
4309 ret = -ENOMEM;
4310 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08004311 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08004312 }
4313 if (index < 0) {
4314 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004315 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004316 goto out_free_parent;
4317 }
4318
4319 for (i = 0; i < nr_irqs; i++) {
4320 irq_data = irq_domain_get_irq_data(domain, virq + i);
4321 cfg = irqd_cfg(irq_data);
4322 if (!irq_data || !cfg) {
4323 ret = -EINVAL;
4324 goto out_free_data;
4325 }
4326
Joerg Roedela130e692015-08-13 11:07:25 +02004327 ret = -ENOMEM;
4328 data = kzalloc(sizeof(*data), GFP_KERNEL);
4329 if (!data)
4330 goto out_free_data;
4331
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004332 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4333 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4334 else
4335 data->entry = kzalloc(sizeof(struct irte_ga),
4336 GFP_KERNEL);
4337 if (!data->entry) {
4338 kfree(data);
4339 goto out_free_data;
4340 }
4341
Jiang Liu7c71d302015-04-13 14:11:33 +08004342 irq_data->hwirq = (devid << 16) + i;
4343 irq_data->chip_data = data;
4344 irq_data->chip = &amd_ir_chip;
4345 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4346 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4347 }
Joerg Roedela130e692015-08-13 11:07:25 +02004348
Jiang Liu7c71d302015-04-13 14:11:33 +08004349 return 0;
4350
4351out_free_data:
4352 for (i--; i >= 0; i--) {
4353 irq_data = irq_domain_get_irq_data(domain, virq + i);
4354 if (irq_data)
4355 kfree(irq_data->chip_data);
4356 }
4357 for (i = 0; i < nr_irqs; i++)
4358 free_irte(devid, index + i);
4359out_free_parent:
4360 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4361 return ret;
4362}
4363
4364static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4365 unsigned int nr_irqs)
4366{
4367 struct irq_2_irte *irte_info;
4368 struct irq_data *irq_data;
4369 struct amd_ir_data *data;
4370 int i;
4371
4372 for (i = 0; i < nr_irqs; i++) {
4373 irq_data = irq_domain_get_irq_data(domain, virq + i);
4374 if (irq_data && irq_data->chip_data) {
4375 data = irq_data->chip_data;
4376 irte_info = &data->irq_2_irte;
4377 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004378 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004379 kfree(data);
4380 }
4381 }
4382 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4383}
4384
4385static void irq_remapping_activate(struct irq_domain *domain,
4386 struct irq_data *irq_data)
4387{
4388 struct amd_ir_data *data = irq_data->chip_data;
4389 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004390 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004391
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004392 if (iommu)
4393 iommu->irte_ops->activate(data->entry, irte_info->devid,
4394 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004395}
4396
4397static void irq_remapping_deactivate(struct irq_domain *domain,
4398 struct irq_data *irq_data)
4399{
4400 struct amd_ir_data *data = irq_data->chip_data;
4401 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004402 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004403
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004404 if (iommu)
4405 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4406 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004407}
4408
Tobias Klausere2f9d452017-05-24 16:31:16 +02004409static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004410 .alloc = irq_remapping_alloc,
4411 .free = irq_remapping_free,
4412 .activate = irq_remapping_activate,
4413 .deactivate = irq_remapping_deactivate,
4414};
4415
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004416static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4417{
4418 struct amd_iommu *iommu;
4419 struct amd_iommu_pi_data *pi_data = vcpu_info;
4420 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4421 struct amd_ir_data *ir_data = data->chip_data;
4422 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4423 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004424 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4425
4426 /* Note:
4427 * This device has never been set up for guest mode.
4428 * we should not modify the IRTE
4429 */
4430 if (!dev_data || !dev_data->use_vapic)
4431 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004432
4433 pi_data->ir_data = ir_data;
4434
4435 /* Note:
4436 * SVM tries to set up for VAPIC mode, but we are in
4437 * legacy mode. So, we force legacy mode instead.
4438 */
4439 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4440 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4441 __func__);
4442 pi_data->is_guest_mode = false;
4443 }
4444
4445 iommu = amd_iommu_rlookup_table[irte_info->devid];
4446 if (iommu == NULL)
4447 return -EINVAL;
4448
4449 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4450 if (pi_data->is_guest_mode) {
4451 /* Setting */
4452 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4453 irte->hi.fields.vector = vcpu_pi_info->vector;
Suravee Suthikulpanitefe6f242017-07-05 21:29:59 -05004454 irte->lo.fields_vapic.ga_log_intr = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004455 irte->lo.fields_vapic.guest_mode = 1;
4456 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4457
4458 ir_data->cached_ga_tag = pi_data->ga_tag;
4459 } else {
4460 /* Un-Setting */
4461 struct irq_cfg *cfg = irqd_cfg(data);
4462
4463 irte->hi.val = 0;
4464 irte->lo.val = 0;
4465 irte->hi.fields.vector = cfg->vector;
4466 irte->lo.fields_remap.guest_mode = 0;
4467 irte->lo.fields_remap.destination = cfg->dest_apicid;
4468 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4469 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4470
4471 /*
4472 * This communicates the ga_tag back to the caller
4473 * so that it can do all the necessary clean up.
4474 */
4475 ir_data->cached_ga_tag = 0;
4476 }
4477
4478 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4479}
4480
Jiang Liu7c71d302015-04-13 14:11:33 +08004481static int amd_ir_set_affinity(struct irq_data *data,
4482 const struct cpumask *mask, bool force)
4483{
4484 struct amd_ir_data *ir_data = data->chip_data;
4485 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4486 struct irq_cfg *cfg = irqd_cfg(data);
4487 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004488 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004489 int ret;
4490
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004491 if (!iommu)
4492 return -ENODEV;
4493
Jiang Liu7c71d302015-04-13 14:11:33 +08004494 ret = parent->chip->irq_set_affinity(parent, mask, force);
4495 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4496 return ret;
4497
4498 /*
4499 * Atomically updates the IRTE with the new destination, vector
4500 * and flushes the interrupt entry cache.
4501 */
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004502 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4503 irte_info->index, cfg->vector, cfg->dest_apicid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004504
4505 /*
4506 * After this point, all the interrupts will start arriving
4507 * at the new destination. So, time to cleanup the previous
4508 * vector allocation.
4509 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004510 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004511
4512 return IRQ_SET_MASK_OK_DONE;
4513}
4514
4515static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4516{
4517 struct amd_ir_data *ir_data = irq_data->chip_data;
4518
4519 *msg = ir_data->msi_entry;
4520}
4521
4522static struct irq_chip amd_ir_chip = {
Thomas Gleixner290be192017-06-20 01:37:02 +02004523 .name = "AMD-IR",
4524 .irq_ack = ir_ack_apic_edge,
4525 .irq_set_affinity = amd_ir_set_affinity,
4526 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
4527 .irq_compose_msi_msg = ir_compose_msi_msg,
Jiang Liu7c71d302015-04-13 14:11:33 +08004528};
4529
4530int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4531{
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004532 struct fwnode_handle *fn;
4533
4534 fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index);
4535 if (!fn)
4536 return -ENOMEM;
4537 iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu);
4538 irq_domain_free_fwnode(fn);
Jiang Liu7c71d302015-04-13 14:11:33 +08004539 if (!iommu->ir_domain)
4540 return -ENOMEM;
4541
4542 iommu->ir_domain->parent = arch_get_ir_parent_domain();
Thomas Gleixner3e49a812017-06-20 01:37:12 +02004543 iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain,
4544 "AMD-IR-MSI",
4545 iommu->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004546 return 0;
4547}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004548
4549int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4550{
4551 unsigned long flags;
4552 struct amd_iommu *iommu;
4553 struct irq_remap_table *irt;
4554 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4555 int devid = ir_data->irq_2_irte.devid;
4556 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4557 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4558
4559 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4560 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4561 return 0;
4562
4563 iommu = amd_iommu_rlookup_table[devid];
4564 if (!iommu)
4565 return -ENODEV;
4566
4567 irt = get_irq_table(devid, false);
4568 if (!irt)
4569 return -ENODEV;
4570
4571 spin_lock_irqsave(&irt->lock, flags);
4572
4573 if (ref->lo.fields_vapic.guest_mode) {
4574 if (cpu >= 0)
4575 ref->lo.fields_vapic.destination = cpu;
4576 ref->lo.fields_vapic.is_run = is_run;
4577 barrier();
4578 }
4579
4580 spin_unlock_irqrestore(&irt->lock, flags);
4581
4582 iommu_flush_irt(iommu, devid);
4583 iommu_completion_wait(iommu);
4584 return 0;
4585}
4586EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004587#endif