Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1 | /**************************************************************************** |
| 2 | * Driver for Solarflare Solarstorm network controllers and boards |
| 3 | * Copyright 2005-2006 Fen Systems Ltd. |
Ben Hutchings | 906bb26 | 2009-11-29 15:16:19 +0000 | [diff] [blame] | 4 | * Copyright 2006-2009 Solarflare Communications Inc. |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License version 2 as published |
| 8 | * by the Free Software Foundation, incorporated herein by reference. |
| 9 | */ |
| 10 | |
| 11 | #include <linux/bitops.h> |
| 12 | #include <linux/delay.h> |
| 13 | #include <linux/pci.h> |
| 14 | #include <linux/module.h> |
| 15 | #include <linux/seq_file.h> |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 16 | #include <linux/i2c.h> |
Ben Hutchings | f31a45d | 2008-12-12 21:43:33 -0800 | [diff] [blame] | 17 | #include <linux/mii.h> |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 18 | #include "net_driver.h" |
| 19 | #include "bitfield.h" |
| 20 | #include "efx.h" |
| 21 | #include "mac.h" |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 22 | #include "spi.h" |
Ben Hutchings | 744093c | 2009-11-29 15:12:08 +0000 | [diff] [blame] | 23 | #include "nic.h" |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 24 | #include "regs.h" |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 25 | #include "io.h" |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 26 | #include "mdio_10g.h" |
| 27 | #include "phy.h" |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 28 | #include "workarounds.h" |
| 29 | |
Ben Hutchings | 8986352 | 2009-11-25 16:09:04 +0000 | [diff] [blame] | 30 | /* Hardware control for SFC4000 (aka Falcon). */ |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 31 | |
Ben Hutchings | 2f7f573 | 2008-12-12 21:34:25 -0800 | [diff] [blame] | 32 | static const unsigned int |
| 33 | /* "Large" EEPROM device: Atmel AT25640 or similar |
| 34 | * 8 KB, 16-bit address, 32 B write block */ |
| 35 | large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN) |
| 36 | | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN) |
| 37 | | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)), |
| 38 | /* Default flash device: Atmel AT25F1024 |
| 39 | * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */ |
| 40 | default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN) |
| 41 | | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN) |
| 42 | | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN) |
| 43 | | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN) |
| 44 | | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)); |
| 45 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 46 | /************************************************************************** |
| 47 | * |
| 48 | * I2C bus - this is a bit-bashing interface using GPIO pins |
| 49 | * Note that it uses the output enables to tristate the outputs |
| 50 | * SDA is the data pin and SCL is the clock |
| 51 | * |
| 52 | ************************************************************************** |
| 53 | */ |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 54 | static void falcon_setsda(void *data, int state) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 55 | { |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 56 | struct efx_nic *efx = (struct efx_nic *)data; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 57 | efx_oword_t reg; |
| 58 | |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 59 | efx_reado(efx, ®, FR_AB_GPIO_CTL); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 60 | EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 61 | efx_writeo(efx, ®, FR_AB_GPIO_CTL); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 62 | } |
| 63 | |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 64 | static void falcon_setscl(void *data, int state) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 65 | { |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 66 | struct efx_nic *efx = (struct efx_nic *)data; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 67 | efx_oword_t reg; |
| 68 | |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 69 | efx_reado(efx, ®, FR_AB_GPIO_CTL); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 70 | EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 71 | efx_writeo(efx, ®, FR_AB_GPIO_CTL); |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 72 | } |
| 73 | |
| 74 | static int falcon_getsda(void *data) |
| 75 | { |
| 76 | struct efx_nic *efx = (struct efx_nic *)data; |
| 77 | efx_oword_t reg; |
| 78 | |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 79 | efx_reado(efx, ®, FR_AB_GPIO_CTL); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 80 | return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 81 | } |
| 82 | |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 83 | static int falcon_getscl(void *data) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 84 | { |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 85 | struct efx_nic *efx = (struct efx_nic *)data; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 86 | efx_oword_t reg; |
| 87 | |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 88 | efx_reado(efx, ®, FR_AB_GPIO_CTL); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 89 | return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 90 | } |
| 91 | |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 92 | static struct i2c_algo_bit_data falcon_i2c_bit_operations = { |
| 93 | .setsda = falcon_setsda, |
| 94 | .setscl = falcon_setscl, |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 95 | .getsda = falcon_getsda, |
| 96 | .getscl = falcon_getscl, |
Ben Hutchings | 62c7832 | 2008-05-30 22:27:46 +0100 | [diff] [blame] | 97 | .udelay = 5, |
Ben Hutchings | 9dadae6 | 2008-07-18 18:59:12 +0100 | [diff] [blame] | 98 | /* Wait up to 50 ms for slave to let us pull SCL high */ |
| 99 | .timeout = DIV_ROUND_UP(HZ, 20), |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 100 | }; |
| 101 | |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 102 | static void falcon_push_irq_moderation(struct efx_channel *channel) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 103 | { |
| 104 | efx_dword_t timer_cmd; |
| 105 | struct efx_nic *efx = channel->efx; |
| 106 | |
| 107 | /* Set timer register */ |
| 108 | if (channel->irq_moderation) { |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 109 | EFX_POPULATE_DWORD_2(timer_cmd, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 110 | FRF_AB_TC_TIMER_MODE, |
| 111 | FFE_BB_TIMER_MODE_INT_HLDOFF, |
| 112 | FRF_AB_TC_TIMER_VAL, |
Ben Hutchings | 0d86ebd | 2009-10-23 08:32:13 +0000 | [diff] [blame] | 113 | channel->irq_moderation - 1); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 114 | } else { |
| 115 | EFX_POPULATE_DWORD_2(timer_cmd, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 116 | FRF_AB_TC_TIMER_MODE, |
| 117 | FFE_BB_TIMER_MODE_DIS, |
| 118 | FRF_AB_TC_TIMER_VAL, 0); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 119 | } |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 120 | BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 121 | efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0, |
| 122 | channel->channel); |
Ben Hutchings | 127e6e1 | 2009-11-25 16:09:55 +0000 | [diff] [blame] | 123 | } |
| 124 | |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 125 | static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx); |
| 126 | |
Ben Hutchings | 127e6e1 | 2009-11-25 16:09:55 +0000 | [diff] [blame] | 127 | static void falcon_prepare_flush(struct efx_nic *efx) |
| 128 | { |
| 129 | falcon_deconfigure_mac_wrapper(efx); |
| 130 | |
| 131 | /* Wait for the tx and rx fifo's to get to the next packet boundary |
| 132 | * (~1ms without back-pressure), then to drain the remainder of the |
| 133 | * fifo's at data path speeds (negligible), with a healthy margin. */ |
| 134 | msleep(10); |
Ben Hutchings | 6bc5d3a | 2008-09-01 12:49:37 +0100 | [diff] [blame] | 135 | } |
| 136 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 137 | /* Acknowledge a legacy interrupt from Falcon |
| 138 | * |
| 139 | * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG. |
| 140 | * |
| 141 | * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the |
| 142 | * BIU. Interrupt acknowledge is read sensitive so must write instead |
| 143 | * (then read to ensure the BIU collector is flushed) |
| 144 | * |
| 145 | * NB most hardware supports MSI interrupts |
| 146 | */ |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 147 | inline void falcon_irq_ack_a1(struct efx_nic *efx) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 148 | { |
| 149 | efx_dword_t reg; |
| 150 | |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 151 | EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 152 | efx_writed(efx, ®, FR_AA_INT_ACK_KER); |
| 153 | efx_readd(efx, ®, FR_AA_WORK_AROUND_BROKEN_PCI_READS); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 154 | } |
| 155 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 156 | |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 157 | irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 158 | { |
Ben Hutchings | d3208b5 | 2008-05-16 21:20:00 +0100 | [diff] [blame] | 159 | struct efx_nic *efx = dev_id; |
| 160 | efx_oword_t *int_ker = efx->irq_status.addr; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 161 | struct efx_channel *channel; |
| 162 | int syserr; |
| 163 | int queues; |
| 164 | |
| 165 | /* Check to see if this is our interrupt. If it isn't, we |
| 166 | * exit without having touched the hardware. |
| 167 | */ |
| 168 | if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) { |
| 169 | EFX_TRACE(efx, "IRQ %d on CPU %d not for me\n", irq, |
| 170 | raw_smp_processor_id()); |
| 171 | return IRQ_NONE; |
| 172 | } |
| 173 | efx->last_irq_cpu = raw_smp_processor_id(); |
| 174 | EFX_TRACE(efx, "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n", |
| 175 | irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker)); |
| 176 | |
| 177 | /* Check to see if we have a serious error condition */ |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 178 | syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 179 | if (unlikely(syserr)) |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 180 | return efx_nic_fatal_interrupt(efx); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 181 | |
| 182 | /* Determine interrupting queues, clear interrupt status |
| 183 | * register and acknowledge the device interrupt. |
| 184 | */ |
Ben Hutchings | 674979d | 2009-11-29 03:42:10 +0000 | [diff] [blame] | 185 | BUILD_BUG_ON(FSF_AZ_NET_IVEC_INT_Q_WIDTH > EFX_MAX_CHANNELS); |
| 186 | queues = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_INT_Q); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 187 | EFX_ZERO_OWORD(*int_ker); |
| 188 | wmb(); /* Ensure the vector is cleared before interrupt ack */ |
| 189 | falcon_irq_ack_a1(efx); |
| 190 | |
| 191 | /* Schedule processing of any interrupting queues */ |
| 192 | channel = &efx->channel[0]; |
| 193 | while (queues) { |
| 194 | if (queues & 0x01) |
| 195 | efx_schedule_channel(channel); |
| 196 | channel++; |
| 197 | queues >>= 1; |
| 198 | } |
| 199 | |
| 200 | return IRQ_HANDLED; |
| 201 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 202 | /************************************************************************** |
| 203 | * |
| 204 | * EEPROM/flash |
| 205 | * |
| 206 | ************************************************************************** |
| 207 | */ |
| 208 | |
Ben Hutchings | 23d30f0 | 2008-12-12 21:56:11 -0800 | [diff] [blame] | 209 | #define FALCON_SPI_MAX_LEN sizeof(efx_oword_t) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 210 | |
Ben Hutchings | be4ea89 | 2008-12-12 21:33:50 -0800 | [diff] [blame] | 211 | static int falcon_spi_poll(struct efx_nic *efx) |
| 212 | { |
| 213 | efx_oword_t reg; |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 214 | efx_reado(efx, ®, FR_AB_EE_SPI_HCMD); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 215 | return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0; |
Ben Hutchings | be4ea89 | 2008-12-12 21:33:50 -0800 | [diff] [blame] | 216 | } |
| 217 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 218 | /* Wait for SPI command completion */ |
| 219 | static int falcon_spi_wait(struct efx_nic *efx) |
| 220 | { |
Ben Hutchings | be4ea89 | 2008-12-12 21:33:50 -0800 | [diff] [blame] | 221 | /* Most commands will finish quickly, so we start polling at |
| 222 | * very short intervals. Sometimes the command may have to |
| 223 | * wait for VPD or expansion ROM access outside of our |
| 224 | * control, so we allow up to 100 ms. */ |
| 225 | unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10); |
| 226 | int i; |
| 227 | |
| 228 | for (i = 0; i < 10; i++) { |
| 229 | if (!falcon_spi_poll(efx)) |
| 230 | return 0; |
| 231 | udelay(10); |
| 232 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 233 | |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 234 | for (;;) { |
Ben Hutchings | be4ea89 | 2008-12-12 21:33:50 -0800 | [diff] [blame] | 235 | if (!falcon_spi_poll(efx)) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 236 | return 0; |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 237 | if (time_after_eq(jiffies, timeout)) { |
| 238 | EFX_ERR(efx, "timed out waiting for SPI\n"); |
| 239 | return -ETIMEDOUT; |
| 240 | } |
Ben Hutchings | be4ea89 | 2008-12-12 21:33:50 -0800 | [diff] [blame] | 241 | schedule_timeout_uninterruptible(1); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 242 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 243 | } |
| 244 | |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 245 | int falcon_spi_cmd(struct efx_nic *efx, const struct efx_spi_device *spi, |
Ben Hutchings | f415072 | 2008-11-04 20:34:28 +0000 | [diff] [blame] | 246 | unsigned int command, int address, |
Ben Hutchings | 23d30f0 | 2008-12-12 21:56:11 -0800 | [diff] [blame] | 247 | const void *in, void *out, size_t len) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 248 | { |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 249 | bool addressed = (address >= 0); |
| 250 | bool reading = (out != NULL); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 251 | efx_oword_t reg; |
| 252 | int rc; |
| 253 | |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 254 | /* Input validation */ |
| 255 | if (len > FALCON_SPI_MAX_LEN) |
| 256 | return -EINVAL; |
Ben Hutchings | f415072 | 2008-11-04 20:34:28 +0000 | [diff] [blame] | 257 | BUG_ON(!mutex_is_locked(&efx->spi_lock)); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 258 | |
Ben Hutchings | be4ea89 | 2008-12-12 21:33:50 -0800 | [diff] [blame] | 259 | /* Check that previous command is not still running */ |
| 260 | rc = falcon_spi_poll(efx); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 261 | if (rc) |
| 262 | return rc; |
| 263 | |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 264 | /* Program address register, if we have an address */ |
| 265 | if (addressed) { |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 266 | EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 267 | efx_writeo(efx, ®, FR_AB_EE_SPI_HADR); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 268 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 269 | |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 270 | /* Program data register, if we have data */ |
| 271 | if (in != NULL) { |
| 272 | memcpy(®, in, len); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 273 | efx_writeo(efx, ®, FR_AB_EE_SPI_HDATA); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 274 | } |
| 275 | |
| 276 | /* Issue read/write command */ |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 277 | EFX_POPULATE_OWORD_7(reg, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 278 | FRF_AB_EE_SPI_HCMD_CMD_EN, 1, |
| 279 | FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id, |
| 280 | FRF_AB_EE_SPI_HCMD_DABCNT, len, |
| 281 | FRF_AB_EE_SPI_HCMD_READ, reading, |
| 282 | FRF_AB_EE_SPI_HCMD_DUBCNT, 0, |
| 283 | FRF_AB_EE_SPI_HCMD_ADBCNT, |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 284 | (addressed ? spi->addr_len : 0), |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 285 | FRF_AB_EE_SPI_HCMD_ENC, command); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 286 | efx_writeo(efx, ®, FR_AB_EE_SPI_HCMD); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 287 | |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 288 | /* Wait for read/write to complete */ |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 289 | rc = falcon_spi_wait(efx); |
| 290 | if (rc) |
| 291 | return rc; |
| 292 | |
| 293 | /* Read data */ |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 294 | if (out != NULL) { |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 295 | efx_reado(efx, ®, FR_AB_EE_SPI_HDATA); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 296 | memcpy(out, ®, len); |
| 297 | } |
| 298 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 299 | return 0; |
| 300 | } |
| 301 | |
Ben Hutchings | 23d30f0 | 2008-12-12 21:56:11 -0800 | [diff] [blame] | 302 | static size_t |
| 303 | falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start) |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 304 | { |
| 305 | return min(FALCON_SPI_MAX_LEN, |
| 306 | (spi->block_size - (start & (spi->block_size - 1)))); |
| 307 | } |
| 308 | |
| 309 | static inline u8 |
| 310 | efx_spi_munge_command(const struct efx_spi_device *spi, |
| 311 | const u8 command, const unsigned int address) |
| 312 | { |
| 313 | return command | (((address >> 8) & spi->munge_address) << 3); |
| 314 | } |
| 315 | |
Ben Hutchings | be4ea89 | 2008-12-12 21:33:50 -0800 | [diff] [blame] | 316 | /* Wait up to 10 ms for buffered write completion */ |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 317 | int |
| 318 | falcon_spi_wait_write(struct efx_nic *efx, const struct efx_spi_device *spi) |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 319 | { |
Ben Hutchings | be4ea89 | 2008-12-12 21:33:50 -0800 | [diff] [blame] | 320 | unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 321 | u8 status; |
Ben Hutchings | be4ea89 | 2008-12-12 21:33:50 -0800 | [diff] [blame] | 322 | int rc; |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 323 | |
Ben Hutchings | be4ea89 | 2008-12-12 21:33:50 -0800 | [diff] [blame] | 324 | for (;;) { |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 325 | rc = falcon_spi_cmd(efx, spi, SPI_RDSR, -1, NULL, |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 326 | &status, sizeof(status)); |
| 327 | if (rc) |
| 328 | return rc; |
| 329 | if (!(status & SPI_STATUS_NRDY)) |
| 330 | return 0; |
Ben Hutchings | be4ea89 | 2008-12-12 21:33:50 -0800 | [diff] [blame] | 331 | if (time_after_eq(jiffies, timeout)) { |
| 332 | EFX_ERR(efx, "SPI write timeout on device %d" |
| 333 | " last status=0x%02x\n", |
| 334 | spi->device_id, status); |
| 335 | return -ETIMEDOUT; |
| 336 | } |
| 337 | schedule_timeout_uninterruptible(1); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 338 | } |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 339 | } |
| 340 | |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 341 | int falcon_spi_read(struct efx_nic *efx, const struct efx_spi_device *spi, |
| 342 | loff_t start, size_t len, size_t *retlen, u8 *buffer) |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 343 | { |
Ben Hutchings | 23d30f0 | 2008-12-12 21:56:11 -0800 | [diff] [blame] | 344 | size_t block_len, pos = 0; |
| 345 | unsigned int command; |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 346 | int rc = 0; |
| 347 | |
| 348 | while (pos < len) { |
Ben Hutchings | 23d30f0 | 2008-12-12 21:56:11 -0800 | [diff] [blame] | 349 | block_len = min(len - pos, FALCON_SPI_MAX_LEN); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 350 | |
| 351 | command = efx_spi_munge_command(spi, SPI_READ, start + pos); |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 352 | rc = falcon_spi_cmd(efx, spi, command, start + pos, NULL, |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 353 | buffer + pos, block_len); |
| 354 | if (rc) |
| 355 | break; |
| 356 | pos += block_len; |
| 357 | |
| 358 | /* Avoid locking up the system */ |
| 359 | cond_resched(); |
| 360 | if (signal_pending(current)) { |
| 361 | rc = -EINTR; |
| 362 | break; |
| 363 | } |
| 364 | } |
| 365 | |
| 366 | if (retlen) |
| 367 | *retlen = pos; |
| 368 | return rc; |
| 369 | } |
| 370 | |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 371 | int |
| 372 | falcon_spi_write(struct efx_nic *efx, const struct efx_spi_device *spi, |
| 373 | loff_t start, size_t len, size_t *retlen, const u8 *buffer) |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 374 | { |
| 375 | u8 verify_buffer[FALCON_SPI_MAX_LEN]; |
Ben Hutchings | 23d30f0 | 2008-12-12 21:56:11 -0800 | [diff] [blame] | 376 | size_t block_len, pos = 0; |
| 377 | unsigned int command; |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 378 | int rc = 0; |
| 379 | |
| 380 | while (pos < len) { |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 381 | rc = falcon_spi_cmd(efx, spi, SPI_WREN, -1, NULL, NULL, 0); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 382 | if (rc) |
| 383 | break; |
| 384 | |
Ben Hutchings | 23d30f0 | 2008-12-12 21:56:11 -0800 | [diff] [blame] | 385 | block_len = min(len - pos, |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 386 | falcon_spi_write_limit(spi, start + pos)); |
| 387 | command = efx_spi_munge_command(spi, SPI_WRITE, start + pos); |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 388 | rc = falcon_spi_cmd(efx, spi, command, start + pos, |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 389 | buffer + pos, NULL, block_len); |
| 390 | if (rc) |
| 391 | break; |
| 392 | |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 393 | rc = falcon_spi_wait_write(efx, spi); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 394 | if (rc) |
| 395 | break; |
| 396 | |
| 397 | command = efx_spi_munge_command(spi, SPI_READ, start + pos); |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 398 | rc = falcon_spi_cmd(efx, spi, command, start + pos, |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 399 | NULL, verify_buffer, block_len); |
| 400 | if (memcmp(verify_buffer, buffer + pos, block_len)) { |
| 401 | rc = -EIO; |
| 402 | break; |
| 403 | } |
| 404 | |
| 405 | pos += block_len; |
| 406 | |
| 407 | /* Avoid locking up the system */ |
| 408 | cond_resched(); |
| 409 | if (signal_pending(current)) { |
| 410 | rc = -EINTR; |
| 411 | break; |
| 412 | } |
| 413 | } |
| 414 | |
| 415 | if (retlen) |
| 416 | *retlen = pos; |
| 417 | return rc; |
| 418 | } |
| 419 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 420 | /************************************************************************** |
| 421 | * |
| 422 | * MAC wrapper |
| 423 | * |
| 424 | ************************************************************************** |
| 425 | */ |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 426 | |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 427 | static void falcon_push_multicast_hash(struct efx_nic *efx) |
| 428 | { |
| 429 | union efx_multicast_hash *mc_hash = &efx->multicast_hash; |
| 430 | |
| 431 | WARN_ON(!mutex_is_locked(&efx->mac_lock)); |
| 432 | |
| 433 | efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0); |
| 434 | efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1); |
| 435 | } |
| 436 | |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 437 | static void falcon_reset_macs(struct efx_nic *efx) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 438 | { |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 439 | struct falcon_nic_data *nic_data = efx->nic_data; |
| 440 | efx_oword_t reg, mac_ctrl; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 441 | int count; |
| 442 | |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 443 | if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) { |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 444 | /* It's not safe to use GLB_CTL_REG to reset the |
| 445 | * macs, so instead use the internal MAC resets |
| 446 | */ |
| 447 | if (!EFX_IS10G(efx)) { |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 448 | EFX_POPULATE_OWORD_1(reg, FRF_AB_GM_SW_RST, 1); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 449 | efx_writeo(efx, ®, FR_AB_GM_CFG1); |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 450 | udelay(1000); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 451 | |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 452 | EFX_POPULATE_OWORD_1(reg, FRF_AB_GM_SW_RST, 0); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 453 | efx_writeo(efx, ®, FR_AB_GM_CFG1); |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 454 | udelay(1000); |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 455 | return; |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 456 | } else { |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 457 | EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 458 | efx_writeo(efx, ®, FR_AB_XM_GLB_CFG); |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 459 | |
| 460 | for (count = 0; count < 10000; count++) { |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 461 | efx_reado(efx, ®, FR_AB_XM_GLB_CFG); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 462 | if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) == |
| 463 | 0) |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 464 | return; |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 465 | udelay(10); |
| 466 | } |
| 467 | |
| 468 | EFX_ERR(efx, "timed out waiting for XMAC core reset\n"); |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 469 | } |
| 470 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 471 | |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 472 | /* Mac stats will fail whist the TX fifo is draining */ |
| 473 | WARN_ON(nic_data->stats_disable_count == 0); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 474 | |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 475 | efx_reado(efx, &mac_ctrl, FR_AB_MAC_CTRL); |
| 476 | EFX_SET_OWORD_FIELD(mac_ctrl, FRF_BB_TXFIFO_DRAIN_EN, 1); |
| 477 | efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 478 | |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 479 | efx_reado(efx, ®, FR_AB_GLB_CTL); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 480 | EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1); |
| 481 | EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1); |
| 482 | EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 483 | efx_writeo(efx, ®, FR_AB_GLB_CTL); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 484 | |
| 485 | count = 0; |
| 486 | while (1) { |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 487 | efx_reado(efx, ®, FR_AB_GLB_CTL); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 488 | if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) && |
| 489 | !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) && |
| 490 | !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) { |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 491 | EFX_LOG(efx, "Completed MAC reset after %d loops\n", |
| 492 | count); |
| 493 | break; |
| 494 | } |
| 495 | if (count > 20) { |
| 496 | EFX_ERR(efx, "MAC reset failed\n"); |
| 497 | break; |
| 498 | } |
| 499 | count++; |
| 500 | udelay(10); |
| 501 | } |
| 502 | |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 503 | /* Ensure the correct MAC is selected before statistics |
| 504 | * are re-enabled by the caller */ |
| 505 | efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL); |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 506 | } |
| 507 | |
| 508 | void falcon_drain_tx_fifo(struct efx_nic *efx) |
| 509 | { |
| 510 | efx_oword_t reg; |
| 511 | |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 512 | if ((efx_nic_rev(efx) < EFX_REV_FALCON_B0) || |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 513 | (efx->loopback_mode != LOOPBACK_NONE)) |
| 514 | return; |
| 515 | |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 516 | efx_reado(efx, ®, FR_AB_MAC_CTRL); |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 517 | /* There is no point in draining more than once */ |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 518 | if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN)) |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 519 | return; |
| 520 | |
| 521 | falcon_reset_macs(efx); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 522 | } |
| 523 | |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 524 | static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 525 | { |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 526 | efx_oword_t reg; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 527 | |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 528 | if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 529 | return; |
| 530 | |
| 531 | /* Isolate the MAC -> RX */ |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 532 | efx_reado(efx, ®, FR_AZ_RX_CFG); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 533 | EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 534 | efx_writeo(efx, ®, FR_AZ_RX_CFG); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 535 | |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 536 | /* Isolate TX -> MAC */ |
| 537 | falcon_drain_tx_fifo(efx); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 538 | } |
| 539 | |
| 540 | void falcon_reconfigure_mac_wrapper(struct efx_nic *efx) |
| 541 | { |
Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 542 | struct efx_link_state *link_state = &efx->link_state; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 543 | efx_oword_t reg; |
| 544 | int link_speed; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 545 | |
Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 546 | switch (link_state->speed) { |
Ben Hutchings | f31a45d | 2008-12-12 21:43:33 -0800 | [diff] [blame] | 547 | case 10000: link_speed = 3; break; |
| 548 | case 1000: link_speed = 2; break; |
| 549 | case 100: link_speed = 1; break; |
| 550 | default: link_speed = 0; break; |
| 551 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 552 | /* MAC_LINK_STATUS controls MAC backpressure but doesn't work |
| 553 | * as advertised. Disable to ensure packets are not |
| 554 | * indefinitely held and TX queue can be flushed at any point |
| 555 | * while the link is down. */ |
| 556 | EFX_POPULATE_OWORD_5(reg, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 557 | FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */, |
| 558 | FRF_AB_MAC_BCAD_ACPT, 1, |
| 559 | FRF_AB_MAC_UC_PROM, efx->promiscuous, |
| 560 | FRF_AB_MAC_LINK_STATUS, 1, /* always set */ |
| 561 | FRF_AB_MAC_SPEED, link_speed); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 562 | /* On B0, MAC backpressure can be disabled and packets get |
| 563 | * discarded. */ |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 564 | if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) { |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 565 | EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN, |
Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 566 | !link_state->up); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 567 | } |
| 568 | |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 569 | efx_writeo(efx, ®, FR_AB_MAC_CTRL); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 570 | |
| 571 | /* Restore the multicast hash registers. */ |
Ben Hutchings | 8be4f3e | 2009-11-25 16:12:16 +0000 | [diff] [blame] | 572 | falcon_push_multicast_hash(efx); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 573 | |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 574 | efx_reado(efx, ®, FR_AZ_RX_CFG); |
Ben Hutchings | 4b0d29d | 2009-11-29 03:42:18 +0000 | [diff] [blame] | 575 | /* Enable XOFF signal from RX FIFO (we enabled it during NIC |
| 576 | * initialisation but it may read back as 0) */ |
| 577 | EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 578 | /* Unisolate the MAC -> RX */ |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 579 | if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 580 | EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 581 | efx_writeo(efx, ®, FR_AZ_RX_CFG); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 582 | } |
| 583 | |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 584 | static void falcon_stats_request(struct efx_nic *efx) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 585 | { |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 586 | struct falcon_nic_data *nic_data = efx->nic_data; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 587 | efx_oword_t reg; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 588 | |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 589 | WARN_ON(nic_data->stats_pending); |
| 590 | WARN_ON(nic_data->stats_disable_count); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 591 | |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 592 | if (nic_data->stats_dma_done == NULL) |
| 593 | return; /* no mac selected */ |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 594 | |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 595 | *nic_data->stats_dma_done = FALCON_STATS_NOT_DONE; |
| 596 | nic_data->stats_pending = true; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 597 | wmb(); /* ensure done flag is clear */ |
| 598 | |
| 599 | /* Initiate DMA transfer of stats */ |
| 600 | EFX_POPULATE_OWORD_2(reg, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 601 | FRF_AB_MAC_STAT_DMA_CMD, 1, |
| 602 | FRF_AB_MAC_STAT_DMA_ADR, |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 603 | efx->stats_buffer.dma_addr); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 604 | efx_writeo(efx, ®, FR_AB_MAC_STAT_DMA); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 605 | |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 606 | mod_timer(&nic_data->stats_timer, round_jiffies_up(jiffies + HZ / 2)); |
| 607 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 608 | |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 609 | static void falcon_stats_complete(struct efx_nic *efx) |
| 610 | { |
| 611 | struct falcon_nic_data *nic_data = efx->nic_data; |
| 612 | |
| 613 | if (!nic_data->stats_pending) |
| 614 | return; |
| 615 | |
| 616 | nic_data->stats_pending = 0; |
| 617 | if (*nic_data->stats_dma_done == FALCON_STATS_DONE) { |
| 618 | rmb(); /* read the done flag before the stats */ |
| 619 | efx->mac_op->update_stats(efx); |
| 620 | } else { |
| 621 | EFX_ERR(efx, "timed out waiting for statistics\n"); |
| 622 | } |
| 623 | } |
| 624 | |
| 625 | static void falcon_stats_timer_func(unsigned long context) |
| 626 | { |
| 627 | struct efx_nic *efx = (struct efx_nic *)context; |
| 628 | struct falcon_nic_data *nic_data = efx->nic_data; |
| 629 | |
| 630 | spin_lock(&efx->stats_lock); |
| 631 | |
| 632 | falcon_stats_complete(efx); |
| 633 | if (nic_data->stats_disable_count == 0) |
| 634 | falcon_stats_request(efx); |
| 635 | |
| 636 | spin_unlock(&efx->stats_lock); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 637 | } |
| 638 | |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 639 | static void falcon_switch_mac(struct efx_nic *efx); |
| 640 | |
Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 641 | static bool falcon_loopback_link_poll(struct efx_nic *efx) |
| 642 | { |
| 643 | struct efx_link_state old_state = efx->link_state; |
| 644 | |
| 645 | WARN_ON(!mutex_is_locked(&efx->mac_lock)); |
| 646 | WARN_ON(!LOOPBACK_INTERNAL(efx)); |
| 647 | |
| 648 | efx->link_state.fd = true; |
| 649 | efx->link_state.fc = efx->wanted_fc; |
| 650 | efx->link_state.up = true; |
| 651 | |
| 652 | if (efx->loopback_mode == LOOPBACK_GMAC) |
| 653 | efx->link_state.speed = 1000; |
| 654 | else |
| 655 | efx->link_state.speed = 10000; |
| 656 | |
| 657 | return !efx_link_state_equal(&efx->link_state, &old_state); |
| 658 | } |
| 659 | |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 660 | static int falcon_reconfigure_port(struct efx_nic *efx) |
| 661 | { |
| 662 | int rc; |
| 663 | |
| 664 | WARN_ON(efx_nic_rev(efx) > EFX_REV_FALCON_B0); |
| 665 | |
| 666 | /* Poll the PHY link state *before* reconfiguring it. This means we |
| 667 | * will pick up the correct speed (in loopback) to select the correct |
| 668 | * MAC. |
| 669 | */ |
| 670 | if (LOOPBACK_INTERNAL(efx)) |
| 671 | falcon_loopback_link_poll(efx); |
| 672 | else |
| 673 | efx->phy_op->poll(efx); |
| 674 | |
| 675 | falcon_stop_nic_stats(efx); |
| 676 | falcon_deconfigure_mac_wrapper(efx); |
| 677 | |
| 678 | falcon_switch_mac(efx); |
| 679 | |
| 680 | efx->phy_op->reconfigure(efx); |
| 681 | rc = efx->mac_op->reconfigure(efx); |
| 682 | BUG_ON(rc); |
| 683 | |
| 684 | falcon_start_nic_stats(efx); |
| 685 | |
| 686 | /* Synchronise efx->link_state with the kernel */ |
| 687 | efx_link_status_changed(efx); |
| 688 | |
| 689 | return 0; |
| 690 | } |
| 691 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 692 | /************************************************************************** |
| 693 | * |
| 694 | * PHY access via GMII |
| 695 | * |
| 696 | ************************************************************************** |
| 697 | */ |
| 698 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 699 | /* Wait for GMII access to complete */ |
| 700 | static int falcon_gmii_wait(struct efx_nic *efx) |
| 701 | { |
Ben Hutchings | 80cb9a0 | 2009-11-25 16:08:41 +0000 | [diff] [blame] | 702 | efx_oword_t md_stat; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 703 | int count; |
| 704 | |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 705 | /* wait upto 50ms - taken max from datasheet */ |
| 706 | for (count = 0; count < 5000; count++) { |
Ben Hutchings | 80cb9a0 | 2009-11-25 16:08:41 +0000 | [diff] [blame] | 707 | efx_reado(efx, &md_stat, FR_AB_MD_STAT); |
| 708 | if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) { |
| 709 | if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 || |
| 710 | EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) { |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 711 | EFX_ERR(efx, "error from GMII access " |
Ben Hutchings | 80cb9a0 | 2009-11-25 16:08:41 +0000 | [diff] [blame] | 712 | EFX_OWORD_FMT"\n", |
| 713 | EFX_OWORD_VAL(md_stat)); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 714 | return -EIO; |
| 715 | } |
| 716 | return 0; |
| 717 | } |
| 718 | udelay(10); |
| 719 | } |
| 720 | EFX_ERR(efx, "timed out waiting for GMII\n"); |
| 721 | return -ETIMEDOUT; |
| 722 | } |
| 723 | |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 724 | /* Write an MDIO register of a PHY connected to Falcon. */ |
| 725 | static int falcon_mdio_write(struct net_device *net_dev, |
| 726 | int prtad, int devad, u16 addr, u16 value) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 727 | { |
Ben Hutchings | 767e468 | 2008-09-01 12:43:14 +0100 | [diff] [blame] | 728 | struct efx_nic *efx = netdev_priv(net_dev); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 729 | efx_oword_t reg; |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 730 | int rc; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 731 | |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 732 | EFX_REGDUMP(efx, "writing MDIO %d register %d.%d with 0x%04x\n", |
| 733 | prtad, devad, addr, value); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 734 | |
Steve Hodgson | ab86746 | 2009-11-28 05:34:44 +0000 | [diff] [blame] | 735 | mutex_lock(&efx->mdio_lock); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 736 | |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 737 | /* Check MDIO not currently being accessed */ |
| 738 | rc = falcon_gmii_wait(efx); |
| 739 | if (rc) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 740 | goto out; |
| 741 | |
| 742 | /* Write the address/ID register */ |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 743 | EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 744 | efx_writeo(efx, ®, FR_AB_MD_PHY_ADR); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 745 | |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 746 | EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad, |
| 747 | FRF_AB_MD_DEV_ADR, devad); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 748 | efx_writeo(efx, ®, FR_AB_MD_ID); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 749 | |
| 750 | /* Write data */ |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 751 | EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 752 | efx_writeo(efx, ®, FR_AB_MD_TXD); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 753 | |
| 754 | EFX_POPULATE_OWORD_2(reg, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 755 | FRF_AB_MD_WRC, 1, |
| 756 | FRF_AB_MD_GC, 0); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 757 | efx_writeo(efx, ®, FR_AB_MD_CS); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 758 | |
| 759 | /* Wait for data to be written */ |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 760 | rc = falcon_gmii_wait(efx); |
| 761 | if (rc) { |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 762 | /* Abort the write operation */ |
| 763 | EFX_POPULATE_OWORD_2(reg, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 764 | FRF_AB_MD_WRC, 0, |
| 765 | FRF_AB_MD_GC, 1); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 766 | efx_writeo(efx, ®, FR_AB_MD_CS); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 767 | udelay(10); |
| 768 | } |
| 769 | |
Steve Hodgson | ab86746 | 2009-11-28 05:34:44 +0000 | [diff] [blame] | 770 | out: |
| 771 | mutex_unlock(&efx->mdio_lock); |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 772 | return rc; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 773 | } |
| 774 | |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 775 | /* Read an MDIO register of a PHY connected to Falcon. */ |
| 776 | static int falcon_mdio_read(struct net_device *net_dev, |
| 777 | int prtad, int devad, u16 addr) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 778 | { |
Ben Hutchings | 767e468 | 2008-09-01 12:43:14 +0100 | [diff] [blame] | 779 | struct efx_nic *efx = netdev_priv(net_dev); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 780 | efx_oword_t reg; |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 781 | int rc; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 782 | |
Steve Hodgson | ab86746 | 2009-11-28 05:34:44 +0000 | [diff] [blame] | 783 | mutex_lock(&efx->mdio_lock); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 784 | |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 785 | /* Check MDIO not currently being accessed */ |
| 786 | rc = falcon_gmii_wait(efx); |
| 787 | if (rc) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 788 | goto out; |
| 789 | |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 790 | EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 791 | efx_writeo(efx, ®, FR_AB_MD_PHY_ADR); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 792 | |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 793 | EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad, |
| 794 | FRF_AB_MD_DEV_ADR, devad); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 795 | efx_writeo(efx, ®, FR_AB_MD_ID); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 796 | |
| 797 | /* Request data to be read */ |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 798 | EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 799 | efx_writeo(efx, ®, FR_AB_MD_CS); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 800 | |
| 801 | /* Wait for data to become available */ |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 802 | rc = falcon_gmii_wait(efx); |
| 803 | if (rc == 0) { |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 804 | efx_reado(efx, ®, FR_AB_MD_RXD); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 805 | rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD); |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 806 | EFX_REGDUMP(efx, "read from MDIO %d register %d.%d, got %04x\n", |
| 807 | prtad, devad, addr, rc); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 808 | } else { |
| 809 | /* Abort the read operation */ |
| 810 | EFX_POPULATE_OWORD_2(reg, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 811 | FRF_AB_MD_RIC, 0, |
| 812 | FRF_AB_MD_GC, 1); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 813 | efx_writeo(efx, ®, FR_AB_MD_CS); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 814 | |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 815 | EFX_LOG(efx, "read from MDIO %d register %d.%d, got error %d\n", |
| 816 | prtad, devad, addr, rc); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 817 | } |
| 818 | |
Steve Hodgson | ab86746 | 2009-11-28 05:34:44 +0000 | [diff] [blame] | 819 | out: |
| 820 | mutex_unlock(&efx->mdio_lock); |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 821 | return rc; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 822 | } |
| 823 | |
Steve Hodgson | 26deba5 | 2009-11-25 16:11:03 +0000 | [diff] [blame] | 824 | static void falcon_clock_mac(struct efx_nic *efx) |
| 825 | { |
| 826 | unsigned strap_val; |
| 827 | efx_oword_t nic_stat; |
| 828 | |
| 829 | /* Configure the NIC generated MAC clock correctly */ |
| 830 | efx_reado(efx, &nic_stat, FR_AB_NIC_STAT); |
| 831 | strap_val = EFX_IS10G(efx) ? 5 : 3; |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 832 | if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) { |
Steve Hodgson | 26deba5 | 2009-11-25 16:11:03 +0000 | [diff] [blame] | 833 | EFX_SET_OWORD_FIELD(nic_stat, FRF_BB_EE_STRAP_EN, 1); |
| 834 | EFX_SET_OWORD_FIELD(nic_stat, FRF_BB_EE_STRAP, strap_val); |
| 835 | efx_writeo(efx, &nic_stat, FR_AB_NIC_STAT); |
| 836 | } else { |
| 837 | /* Falcon A1 does not support 1G/10G speed switching |
| 838 | * and must not be used with a PHY that does. */ |
| 839 | BUG_ON(EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_PINS) != |
| 840 | strap_val); |
| 841 | } |
| 842 | } |
| 843 | |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 844 | static void falcon_switch_mac(struct efx_nic *efx) |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 845 | { |
| 846 | struct efx_mac_operations *old_mac_op = efx->mac_op; |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 847 | struct falcon_nic_data *nic_data = efx->nic_data; |
| 848 | unsigned int stats_done_offset; |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 849 | |
Steve Hodgson | 0cc128387 | 2009-01-29 17:49:59 +0000 | [diff] [blame] | 850 | WARN_ON(!mutex_is_locked(&efx->mac_lock)); |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 851 | WARN_ON(nic_data->stats_disable_count == 0); |
| 852 | |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 853 | efx->mac_op = (EFX_IS10G(efx) ? |
| 854 | &falcon_xmac_operations : &falcon_gmac_operations); |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 855 | |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 856 | if (EFX_IS10G(efx)) |
| 857 | stats_done_offset = XgDmaDone_offset; |
| 858 | else |
| 859 | stats_done_offset = GDmaDone_offset; |
| 860 | nic_data->stats_dma_done = efx->stats_buffer.addr + stats_done_offset; |
| 861 | |
Steve Hodgson | 0cc128387 | 2009-01-29 17:49:59 +0000 | [diff] [blame] | 862 | if (old_mac_op == efx->mac_op) |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 863 | return; |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 864 | |
Steve Hodgson | 26deba5 | 2009-11-25 16:11:03 +0000 | [diff] [blame] | 865 | falcon_clock_mac(efx); |
| 866 | |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 867 | EFX_LOG(efx, "selected %cMAC\n", EFX_IS10G(efx) ? 'X' : 'G'); |
Steve Hodgson | 0cc128387 | 2009-01-29 17:49:59 +0000 | [diff] [blame] | 868 | /* Not all macs support a mac-level link state */ |
Ben Hutchings | 9007b9f | 2009-11-25 16:12:01 +0000 | [diff] [blame] | 869 | efx->xmac_poll_required = false; |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 870 | falcon_reset_macs(efx); |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 871 | } |
| 872 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 873 | /* This call is responsible for hooking in the MAC and PHY operations */ |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 874 | static int falcon_probe_port(struct efx_nic *efx) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 875 | { |
| 876 | int rc; |
| 877 | |
Ben Hutchings | 96c45726 | 2009-10-23 08:32:42 +0000 | [diff] [blame] | 878 | switch (efx->phy_type) { |
| 879 | case PHY_TYPE_SFX7101: |
| 880 | efx->phy_op = &falcon_sfx7101_phy_ops; |
| 881 | break; |
| 882 | case PHY_TYPE_SFT9001A: |
| 883 | case PHY_TYPE_SFT9001B: |
| 884 | efx->phy_op = &falcon_sft9001_phy_ops; |
| 885 | break; |
| 886 | case PHY_TYPE_QT2022C2: |
| 887 | case PHY_TYPE_QT2025C: |
Ben Hutchings | b37b62f | 2009-10-23 08:33:42 +0000 | [diff] [blame] | 888 | efx->phy_op = &falcon_qt202x_phy_ops; |
Ben Hutchings | 96c45726 | 2009-10-23 08:32:42 +0000 | [diff] [blame] | 889 | break; |
| 890 | default: |
| 891 | EFX_ERR(efx, "Unknown PHY type %d\n", |
| 892 | efx->phy_type); |
| 893 | return -ENODEV; |
| 894 | } |
| 895 | |
Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 896 | /* Fill out MDIO structure and loopback modes */ |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 897 | efx->mdio.mdio_read = falcon_mdio_read; |
| 898 | efx->mdio.mdio_write = falcon_mdio_write; |
Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 899 | rc = efx->phy_op->probe(efx); |
| 900 | if (rc != 0) |
| 901 | return rc; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 902 | |
Steve Hodgson | b895d73 | 2009-11-28 05:35:00 +0000 | [diff] [blame] | 903 | /* Initial assumption */ |
| 904 | efx->link_state.speed = 10000; |
| 905 | efx->link_state.fd = true; |
| 906 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 907 | /* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */ |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 908 | if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) |
Ben Hutchings | 04cc8ca | 2008-12-12 21:50:46 -0800 | [diff] [blame] | 909 | efx->wanted_fc = EFX_FC_RX | EFX_FC_TX; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 910 | else |
Ben Hutchings | 04cc8ca | 2008-12-12 21:50:46 -0800 | [diff] [blame] | 911 | efx->wanted_fc = EFX_FC_RX; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 912 | |
| 913 | /* Allocate buffer for stats */ |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 914 | rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer, |
| 915 | FALCON_MAC_STATS_SIZE); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 916 | if (rc) |
| 917 | return rc; |
Jaswinder Singh Rajput | 9c8976a | 2009-02-11 23:49:52 +0530 | [diff] [blame] | 918 | EFX_LOG(efx, "stats buffer at %llx (virt %p phys %llx)\n", |
| 919 | (u64)efx->stats_buffer.dma_addr, |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 920 | efx->stats_buffer.addr, |
Jaswinder Singh Rajput | 9c8976a | 2009-02-11 23:49:52 +0530 | [diff] [blame] | 921 | (u64)virt_to_phys(efx->stats_buffer.addr)); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 922 | |
| 923 | return 0; |
| 924 | } |
| 925 | |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 926 | static void falcon_remove_port(struct efx_nic *efx) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 927 | { |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 928 | efx_nic_free_buffer(efx, &efx->stats_buffer); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 929 | } |
| 930 | |
| 931 | /************************************************************************** |
| 932 | * |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 933 | * Falcon test code |
| 934 | * |
| 935 | **************************************************************************/ |
| 936 | |
Ben Hutchings | 0aa3fba | 2009-11-29 03:43:33 +0000 | [diff] [blame] | 937 | static int |
| 938 | falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out) |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 939 | { |
| 940 | struct falcon_nvconfig *nvconfig; |
| 941 | struct efx_spi_device *spi; |
| 942 | void *region; |
| 943 | int rc, magic_num, struct_ver; |
| 944 | __le16 *word, *limit; |
| 945 | u32 csum; |
| 946 | |
Ben Hutchings | 2f7f573 | 2008-12-12 21:34:25 -0800 | [diff] [blame] | 947 | spi = efx->spi_flash ? efx->spi_flash : efx->spi_eeprom; |
| 948 | if (!spi) |
| 949 | return -EINVAL; |
| 950 | |
Ben Hutchings | 0a95f56 | 2008-11-04 20:33:11 +0000 | [diff] [blame] | 951 | region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL); |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 952 | if (!region) |
| 953 | return -ENOMEM; |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 954 | nvconfig = region + FALCON_NVCONFIG_OFFSET; |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 955 | |
Ben Hutchings | f415072 | 2008-11-04 20:34:28 +0000 | [diff] [blame] | 956 | mutex_lock(&efx->spi_lock); |
Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 957 | rc = falcon_spi_read(efx, spi, 0, FALCON_NVCONFIG_END, NULL, region); |
Ben Hutchings | f415072 | 2008-11-04 20:34:28 +0000 | [diff] [blame] | 958 | mutex_unlock(&efx->spi_lock); |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 959 | if (rc) { |
| 960 | EFX_ERR(efx, "Failed to read %s\n", |
| 961 | efx->spi_flash ? "flash" : "EEPROM"); |
| 962 | rc = -EIO; |
| 963 | goto out; |
| 964 | } |
| 965 | |
| 966 | magic_num = le16_to_cpu(nvconfig->board_magic_num); |
| 967 | struct_ver = le16_to_cpu(nvconfig->board_struct_ver); |
| 968 | |
| 969 | rc = -EINVAL; |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 970 | if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) { |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 971 | EFX_ERR(efx, "NVRAM bad magic 0x%x\n", magic_num); |
| 972 | goto out; |
| 973 | } |
| 974 | if (struct_ver < 2) { |
| 975 | EFX_ERR(efx, "NVRAM has ancient version 0x%x\n", struct_ver); |
| 976 | goto out; |
| 977 | } else if (struct_ver < 4) { |
| 978 | word = &nvconfig->board_magic_num; |
| 979 | limit = (__le16 *) (nvconfig + 1); |
| 980 | } else { |
| 981 | word = region; |
Ben Hutchings | 0a95f56 | 2008-11-04 20:33:11 +0000 | [diff] [blame] | 982 | limit = region + FALCON_NVCONFIG_END; |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 983 | } |
| 984 | for (csum = 0; word < limit; ++word) |
| 985 | csum += le16_to_cpu(*word); |
| 986 | |
| 987 | if (~csum & 0xffff) { |
| 988 | EFX_ERR(efx, "NVRAM has incorrect checksum\n"); |
| 989 | goto out; |
| 990 | } |
| 991 | |
| 992 | rc = 0; |
| 993 | if (nvconfig_out) |
| 994 | memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig)); |
| 995 | |
| 996 | out: |
| 997 | kfree(region); |
| 998 | return rc; |
| 999 | } |
| 1000 | |
Ben Hutchings | 0aa3fba | 2009-11-29 03:43:33 +0000 | [diff] [blame] | 1001 | static int falcon_test_nvram(struct efx_nic *efx) |
| 1002 | { |
| 1003 | return falcon_read_nvram(efx, NULL); |
| 1004 | } |
| 1005 | |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 1006 | static const struct efx_nic_register_test falcon_b0_register_tests[] = { |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1007 | { FR_AZ_ADR_REGION, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1008 | EFX_OWORD32(0x0001FFFF, 0x0001FFFF, 0x0001FFFF, 0x0001FFFF) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1009 | { FR_AZ_RX_CFG, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1010 | EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1011 | { FR_AZ_TX_CFG, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1012 | EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1013 | { FR_AZ_TX_RESERVED, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1014 | EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1015 | { FR_AB_MAC_CTRL, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1016 | EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1017 | { FR_AZ_SRM_TX_DC_CFG, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1018 | EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1019 | { FR_AZ_RX_DC_CFG, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1020 | EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1021 | { FR_AZ_RX_DC_PF_WM, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1022 | EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1023 | { FR_BZ_DP_CTRL, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1024 | EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1025 | { FR_AB_GM_CFG2, |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 1026 | EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1027 | { FR_AB_GMF_CFG0, |
Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 1028 | EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1029 | { FR_AB_XM_GLB_CFG, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1030 | EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1031 | { FR_AB_XM_TX_CFG, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1032 | EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1033 | { FR_AB_XM_RX_CFG, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1034 | EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1035 | { FR_AB_XM_RX_PARAM, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1036 | EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1037 | { FR_AB_XM_FC, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1038 | EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1039 | { FR_AB_XM_ADR_LO, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1040 | EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) }, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1041 | { FR_AB_XX_SD_CTL, |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1042 | EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) }, |
| 1043 | }; |
| 1044 | |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 1045 | static int falcon_b0_test_registers(struct efx_nic *efx) |
| 1046 | { |
| 1047 | return efx_nic_test_registers(efx, falcon_b0_register_tests, |
| 1048 | ARRAY_SIZE(falcon_b0_register_tests)); |
| 1049 | } |
| 1050 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1051 | /************************************************************************** |
| 1052 | * |
| 1053 | * Device reset |
| 1054 | * |
| 1055 | ************************************************************************** |
| 1056 | */ |
| 1057 | |
| 1058 | /* Resets NIC to known state. This routine must be called in process |
| 1059 | * context and is allowed to sleep. */ |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1060 | static int falcon_reset_hw(struct efx_nic *efx, enum reset_type method) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1061 | { |
| 1062 | struct falcon_nic_data *nic_data = efx->nic_data; |
| 1063 | efx_oword_t glb_ctl_reg_ker; |
| 1064 | int rc; |
| 1065 | |
Ben Hutchings | c459302 | 2009-11-23 16:08:17 +0000 | [diff] [blame] | 1066 | EFX_LOG(efx, "performing %s hardware reset\n", RESET_TYPE(method)); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1067 | |
| 1068 | /* Initiate device reset */ |
| 1069 | if (method == RESET_TYPE_WORLD) { |
| 1070 | rc = pci_save_state(efx->pci_dev); |
| 1071 | if (rc) { |
| 1072 | EFX_ERR(efx, "failed to backup PCI state of primary " |
| 1073 | "function prior to hardware reset\n"); |
| 1074 | goto fail1; |
| 1075 | } |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 1076 | if (efx_nic_is_dual_func(efx)) { |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1077 | rc = pci_save_state(nic_data->pci_dev2); |
| 1078 | if (rc) { |
| 1079 | EFX_ERR(efx, "failed to backup PCI state of " |
| 1080 | "secondary function prior to " |
| 1081 | "hardware reset\n"); |
| 1082 | goto fail2; |
| 1083 | } |
| 1084 | } |
| 1085 | |
| 1086 | EFX_POPULATE_OWORD_2(glb_ctl_reg_ker, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1087 | FRF_AB_EXT_PHY_RST_DUR, |
| 1088 | FFE_AB_EXT_PHY_RST_DUR_10240US, |
| 1089 | FRF_AB_SWRST, 1); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1090 | } else { |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1091 | EFX_POPULATE_OWORD_7(glb_ctl_reg_ker, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1092 | /* exclude PHY from "invisible" reset */ |
| 1093 | FRF_AB_EXT_PHY_RST_CTL, |
| 1094 | method == RESET_TYPE_INVISIBLE, |
| 1095 | /* exclude EEPROM/flash and PCIe */ |
| 1096 | FRF_AB_PCIE_CORE_RST_CTL, 1, |
| 1097 | FRF_AB_PCIE_NSTKY_RST_CTL, 1, |
| 1098 | FRF_AB_PCIE_SD_RST_CTL, 1, |
| 1099 | FRF_AB_EE_RST_CTL, 1, |
| 1100 | FRF_AB_EXT_PHY_RST_DUR, |
| 1101 | FFE_AB_EXT_PHY_RST_DUR_10240US, |
| 1102 | FRF_AB_SWRST, 1); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1103 | } |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1104 | efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1105 | |
| 1106 | EFX_LOG(efx, "waiting for hardware reset\n"); |
| 1107 | schedule_timeout_uninterruptible(HZ / 20); |
| 1108 | |
| 1109 | /* Restore PCI configuration if needed */ |
| 1110 | if (method == RESET_TYPE_WORLD) { |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 1111 | if (efx_nic_is_dual_func(efx)) { |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1112 | rc = pci_restore_state(nic_data->pci_dev2); |
| 1113 | if (rc) { |
| 1114 | EFX_ERR(efx, "failed to restore PCI config for " |
| 1115 | "the secondary function\n"); |
| 1116 | goto fail3; |
| 1117 | } |
| 1118 | } |
| 1119 | rc = pci_restore_state(efx->pci_dev); |
| 1120 | if (rc) { |
| 1121 | EFX_ERR(efx, "failed to restore PCI config for the " |
| 1122 | "primary function\n"); |
| 1123 | goto fail4; |
| 1124 | } |
| 1125 | EFX_LOG(efx, "successfully restored PCI config\n"); |
| 1126 | } |
| 1127 | |
| 1128 | /* Assert that reset complete */ |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1129 | efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1130 | if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) { |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1131 | rc = -ETIMEDOUT; |
| 1132 | EFX_ERR(efx, "timed out waiting for hardware reset\n"); |
| 1133 | goto fail5; |
| 1134 | } |
| 1135 | EFX_LOG(efx, "hardware reset complete\n"); |
| 1136 | |
| 1137 | return 0; |
| 1138 | |
| 1139 | /* pci_save_state() and pci_restore_state() MUST be called in pairs */ |
| 1140 | fail2: |
| 1141 | fail3: |
| 1142 | pci_restore_state(efx->pci_dev); |
| 1143 | fail1: |
| 1144 | fail4: |
| 1145 | fail5: |
| 1146 | return rc; |
| 1147 | } |
| 1148 | |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1149 | static void falcon_monitor(struct efx_nic *efx) |
Ben Hutchings | fe75820 | 2009-11-25 16:11:45 +0000 | [diff] [blame] | 1150 | { |
Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 1151 | bool link_changed; |
Ben Hutchings | fe75820 | 2009-11-25 16:11:45 +0000 | [diff] [blame] | 1152 | int rc; |
| 1153 | |
Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 1154 | BUG_ON(!mutex_is_locked(&efx->mac_lock)); |
| 1155 | |
Ben Hutchings | fe75820 | 2009-11-25 16:11:45 +0000 | [diff] [blame] | 1156 | rc = falcon_board(efx)->type->monitor(efx); |
| 1157 | if (rc) { |
| 1158 | EFX_ERR(efx, "Board sensor %s; shutting down PHY\n", |
| 1159 | (rc == -ERANGE) ? "reported fault" : "failed"); |
| 1160 | efx->phy_mode |= PHY_MODE_LOW_POWER; |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 1161 | rc = __efx_reconfigure_port(efx); |
| 1162 | WARN_ON(rc); |
Ben Hutchings | fe75820 | 2009-11-25 16:11:45 +0000 | [diff] [blame] | 1163 | } |
Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 1164 | |
| 1165 | if (LOOPBACK_INTERNAL(efx)) |
| 1166 | link_changed = falcon_loopback_link_poll(efx); |
| 1167 | else |
| 1168 | link_changed = efx->phy_op->poll(efx); |
| 1169 | |
| 1170 | if (link_changed) { |
| 1171 | falcon_stop_nic_stats(efx); |
| 1172 | falcon_deconfigure_mac_wrapper(efx); |
| 1173 | |
| 1174 | falcon_switch_mac(efx); |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 1175 | rc = efx->mac_op->reconfigure(efx); |
| 1176 | BUG_ON(rc); |
Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 1177 | |
| 1178 | falcon_start_nic_stats(efx); |
| 1179 | |
| 1180 | efx_link_status_changed(efx); |
| 1181 | } |
| 1182 | |
Ben Hutchings | 9007b9f | 2009-11-25 16:12:01 +0000 | [diff] [blame] | 1183 | if (EFX_IS10G(efx)) |
| 1184 | falcon_poll_xmac(efx); |
Ben Hutchings | fe75820 | 2009-11-25 16:11:45 +0000 | [diff] [blame] | 1185 | } |
| 1186 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1187 | /* Zeroes out the SRAM contents. This routine must be called in |
| 1188 | * process context and is allowed to sleep. |
| 1189 | */ |
| 1190 | static int falcon_reset_sram(struct efx_nic *efx) |
| 1191 | { |
| 1192 | efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker; |
| 1193 | int count; |
| 1194 | |
| 1195 | /* Set the SRAM wake/sleep GPIO appropriately. */ |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1196 | efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1197 | EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1); |
| 1198 | EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1199 | efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1200 | |
| 1201 | /* Initiate SRAM reset */ |
| 1202 | EFX_POPULATE_OWORD_2(srm_cfg_reg_ker, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1203 | FRF_AZ_SRM_INIT_EN, 1, |
| 1204 | FRF_AZ_SRM_NB_SZ, 0); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1205 | efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1206 | |
| 1207 | /* Wait for SRAM reset to complete */ |
| 1208 | count = 0; |
| 1209 | do { |
| 1210 | EFX_LOG(efx, "waiting for SRAM reset (attempt %d)...\n", count); |
| 1211 | |
| 1212 | /* SRAM reset is slow; expect around 16ms */ |
| 1213 | schedule_timeout_uninterruptible(HZ / 50); |
| 1214 | |
| 1215 | /* Check for reset complete */ |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1216 | efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1217 | if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) { |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1218 | EFX_LOG(efx, "SRAM reset complete\n"); |
| 1219 | |
| 1220 | return 0; |
| 1221 | } |
| 1222 | } while (++count < 20); /* wait upto 0.4 sec */ |
| 1223 | |
| 1224 | EFX_ERR(efx, "timed out waiting for SRAM reset\n"); |
| 1225 | return -ETIMEDOUT; |
| 1226 | } |
| 1227 | |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1228 | static int falcon_spi_device_init(struct efx_nic *efx, |
| 1229 | struct efx_spi_device **spi_device_ret, |
| 1230 | unsigned int device_id, u32 device_type) |
| 1231 | { |
| 1232 | struct efx_spi_device *spi_device; |
| 1233 | |
| 1234 | if (device_type != 0) { |
Ben Hutchings | 0c53d8c | 2008-12-12 22:08:50 -0800 | [diff] [blame] | 1235 | spi_device = kzalloc(sizeof(*spi_device), GFP_KERNEL); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1236 | if (!spi_device) |
| 1237 | return -ENOMEM; |
| 1238 | spi_device->device_id = device_id; |
| 1239 | spi_device->size = |
| 1240 | 1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE); |
| 1241 | spi_device->addr_len = |
| 1242 | SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN); |
| 1243 | spi_device->munge_address = (spi_device->size == 1 << 9 && |
| 1244 | spi_device->addr_len == 1); |
Ben Hutchings | f415072 | 2008-11-04 20:34:28 +0000 | [diff] [blame] | 1245 | spi_device->erase_command = |
| 1246 | SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD); |
| 1247 | spi_device->erase_size = |
| 1248 | 1 << SPI_DEV_TYPE_FIELD(device_type, |
| 1249 | SPI_DEV_TYPE_ERASE_SIZE); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1250 | spi_device->block_size = |
| 1251 | 1 << SPI_DEV_TYPE_FIELD(device_type, |
| 1252 | SPI_DEV_TYPE_BLOCK_SIZE); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1253 | } else { |
| 1254 | spi_device = NULL; |
| 1255 | } |
| 1256 | |
| 1257 | kfree(*spi_device_ret); |
| 1258 | *spi_device_ret = spi_device; |
| 1259 | return 0; |
| 1260 | } |
| 1261 | |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1262 | static void falcon_remove_spi_devices(struct efx_nic *efx) |
| 1263 | { |
| 1264 | kfree(efx->spi_eeprom); |
| 1265 | efx->spi_eeprom = NULL; |
| 1266 | kfree(efx->spi_flash); |
| 1267 | efx->spi_flash = NULL; |
| 1268 | } |
| 1269 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1270 | /* Extract non-volatile configuration */ |
| 1271 | static int falcon_probe_nvconfig(struct efx_nic *efx) |
| 1272 | { |
| 1273 | struct falcon_nvconfig *nvconfig; |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1274 | int board_rev; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1275 | int rc; |
| 1276 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1277 | nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1278 | if (!nvconfig) |
| 1279 | return -ENOMEM; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1280 | |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1281 | rc = falcon_read_nvram(efx, nvconfig); |
| 1282 | if (rc == -EINVAL) { |
| 1283 | EFX_ERR(efx, "NVRAM is invalid therefore using defaults\n"); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1284 | efx->phy_type = PHY_TYPE_NONE; |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 1285 | efx->mdio.prtad = MDIO_PRTAD_NONE; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1286 | board_rev = 0; |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1287 | rc = 0; |
| 1288 | } else if (rc) { |
| 1289 | goto fail1; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1290 | } else { |
| 1291 | struct falcon_nvconfig_board_v2 *v2 = &nvconfig->board_v2; |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1292 | struct falcon_nvconfig_board_v3 *v3 = &nvconfig->board_v3; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1293 | |
| 1294 | efx->phy_type = v2->port0_phy_type; |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 1295 | efx->mdio.prtad = v2->port0_phy_addr; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1296 | board_rev = le16_to_cpu(v2->board_revision); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1297 | |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1298 | if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) { |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1299 | rc = falcon_spi_device_init( |
| 1300 | efx, &efx->spi_flash, FFE_AB_SPI_DEVICE_FLASH, |
| 1301 | le32_to_cpu(v3->spi_device_type |
| 1302 | [FFE_AB_SPI_DEVICE_FLASH])); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1303 | if (rc) |
| 1304 | goto fail2; |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1305 | rc = falcon_spi_device_init( |
| 1306 | efx, &efx->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM, |
| 1307 | le32_to_cpu(v3->spi_device_type |
| 1308 | [FFE_AB_SPI_DEVICE_EEPROM])); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1309 | if (rc) |
| 1310 | goto fail2; |
| 1311 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1312 | } |
| 1313 | |
Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 1314 | /* Read the MAC addresses */ |
| 1315 | memcpy(efx->mac_address, nvconfig->mac_address[0], ETH_ALEN); |
| 1316 | |
Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 1317 | EFX_LOG(efx, "PHY is %d phy_id %d\n", efx->phy_type, efx->mdio.prtad); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1318 | |
Ben Hutchings | 3473a5b | 2009-10-23 08:29:16 +0000 | [diff] [blame] | 1319 | falcon_probe_board(efx, board_rev); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1320 | |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1321 | kfree(nvconfig); |
| 1322 | return 0; |
| 1323 | |
| 1324 | fail2: |
| 1325 | falcon_remove_spi_devices(efx); |
| 1326 | fail1: |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1327 | kfree(nvconfig); |
| 1328 | return rc; |
| 1329 | } |
| 1330 | |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1331 | /* Probe all SPI devices on the NIC */ |
| 1332 | static void falcon_probe_spi_devices(struct efx_nic *efx) |
| 1333 | { |
| 1334 | efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg; |
Ben Hutchings | 2f7f573 | 2008-12-12 21:34:25 -0800 | [diff] [blame] | 1335 | int boot_dev; |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1336 | |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1337 | efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL); |
| 1338 | efx_reado(efx, &nic_stat, FR_AB_NIC_STAT); |
| 1339 | efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1340 | |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1341 | if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) { |
| 1342 | boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ? |
| 1343 | FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM); |
Ben Hutchings | 2f7f573 | 2008-12-12 21:34:25 -0800 | [diff] [blame] | 1344 | EFX_LOG(efx, "Booted from %s\n", |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1345 | boot_dev == FFE_AB_SPI_DEVICE_FLASH ? "flash" : "EEPROM"); |
Ben Hutchings | 2f7f573 | 2008-12-12 21:34:25 -0800 | [diff] [blame] | 1346 | } else { |
| 1347 | /* Disable VPD and set clock dividers to safe |
| 1348 | * values for initial programming. */ |
| 1349 | boot_dev = -1; |
| 1350 | EFX_LOG(efx, "Booted from internal ASIC settings;" |
| 1351 | " setting SPI config\n"); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1352 | EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0, |
Ben Hutchings | 2f7f573 | 2008-12-12 21:34:25 -0800 | [diff] [blame] | 1353 | /* 125 MHz / 7 ~= 20 MHz */ |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1354 | FRF_AB_EE_SF_CLOCK_DIV, 7, |
Ben Hutchings | 2f7f573 | 2008-12-12 21:34:25 -0800 | [diff] [blame] | 1355 | /* 125 MHz / 63 ~= 2 MHz */ |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1356 | FRF_AB_EE_EE_CLOCK_DIV, 63); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1357 | efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1358 | } |
| 1359 | |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1360 | if (boot_dev == FFE_AB_SPI_DEVICE_FLASH) |
| 1361 | falcon_spi_device_init(efx, &efx->spi_flash, |
| 1362 | FFE_AB_SPI_DEVICE_FLASH, |
Ben Hutchings | 2f7f573 | 2008-12-12 21:34:25 -0800 | [diff] [blame] | 1363 | default_flash_type); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1364 | if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM) |
| 1365 | falcon_spi_device_init(efx, &efx->spi_eeprom, |
| 1366 | FFE_AB_SPI_DEVICE_EEPROM, |
Ben Hutchings | 2f7f573 | 2008-12-12 21:34:25 -0800 | [diff] [blame] | 1367 | large_eeprom_type); |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1368 | } |
| 1369 | |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1370 | static int falcon_probe_nic(struct efx_nic *efx) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1371 | { |
| 1372 | struct falcon_nic_data *nic_data; |
Ben Hutchings | e775fb9 | 2009-11-23 16:06:02 +0000 | [diff] [blame] | 1373 | struct falcon_board *board; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1374 | int rc; |
| 1375 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1376 | /* Allocate storage for hardware specific data */ |
| 1377 | nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL); |
Ben Hutchings | 88c5942 | 2008-09-03 15:07:50 +0100 | [diff] [blame] | 1378 | if (!nic_data) |
| 1379 | return -ENOMEM; |
Ben Hutchings | 5daab96 | 2008-05-16 21:19:43 +0100 | [diff] [blame] | 1380 | efx->nic_data = nic_data; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1381 | |
Ben Hutchings | 5784946 | 2009-11-29 15:08:21 +0000 | [diff] [blame] | 1382 | rc = -ENODEV; |
| 1383 | |
| 1384 | if (efx_nic_fpga_ver(efx) != 0) { |
| 1385 | EFX_ERR(efx, "Falcon FPGA not supported\n"); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1386 | goto fail1; |
Ben Hutchings | 5784946 | 2009-11-29 15:08:21 +0000 | [diff] [blame] | 1387 | } |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1388 | |
Ben Hutchings | 5784946 | 2009-11-29 15:08:21 +0000 | [diff] [blame] | 1389 | if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) { |
| 1390 | efx_oword_t nic_stat; |
| 1391 | struct pci_dev *dev; |
| 1392 | u8 pci_rev = efx->pci_dev->revision; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1393 | |
Ben Hutchings | 5784946 | 2009-11-29 15:08:21 +0000 | [diff] [blame] | 1394 | if ((pci_rev == 0xff) || (pci_rev == 0)) { |
| 1395 | EFX_ERR(efx, "Falcon rev A0 not supported\n"); |
| 1396 | goto fail1; |
| 1397 | } |
| 1398 | efx_reado(efx, &nic_stat, FR_AB_NIC_STAT); |
| 1399 | if (EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) == 0) { |
| 1400 | EFX_ERR(efx, "Falcon rev A1 1G not supported\n"); |
| 1401 | goto fail1; |
| 1402 | } |
| 1403 | if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) { |
| 1404 | EFX_ERR(efx, "Falcon rev A1 PCI-X not supported\n"); |
| 1405 | goto fail1; |
| 1406 | } |
| 1407 | |
| 1408 | dev = pci_dev_get(efx->pci_dev); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1409 | while ((dev = pci_get_device(EFX_VENDID_SFC, FALCON_A_S_DEVID, |
| 1410 | dev))) { |
| 1411 | if (dev->bus == efx->pci_dev->bus && |
| 1412 | dev->devfn == efx->pci_dev->devfn + 1) { |
| 1413 | nic_data->pci_dev2 = dev; |
| 1414 | break; |
| 1415 | } |
| 1416 | } |
| 1417 | if (!nic_data->pci_dev2) { |
| 1418 | EFX_ERR(efx, "failed to find secondary function\n"); |
| 1419 | rc = -ENODEV; |
| 1420 | goto fail2; |
| 1421 | } |
| 1422 | } |
| 1423 | |
| 1424 | /* Now we can reset the NIC */ |
| 1425 | rc = falcon_reset_hw(efx, RESET_TYPE_ALL); |
| 1426 | if (rc) { |
| 1427 | EFX_ERR(efx, "failed to reset NIC\n"); |
| 1428 | goto fail3; |
| 1429 | } |
| 1430 | |
| 1431 | /* Allocate memory for INT_KER */ |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 1432 | rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t)); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1433 | if (rc) |
| 1434 | goto fail4; |
| 1435 | BUG_ON(efx->irq_status.dma_addr & 0x0f); |
| 1436 | |
Jaswinder Singh Rajput | 9c8976a | 2009-02-11 23:49:52 +0530 | [diff] [blame] | 1437 | EFX_LOG(efx, "INT_KER at %llx (virt %p phys %llx)\n", |
| 1438 | (u64)efx->irq_status.dma_addr, |
| 1439 | efx->irq_status.addr, (u64)virt_to_phys(efx->irq_status.addr)); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1440 | |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1441 | falcon_probe_spi_devices(efx); |
| 1442 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1443 | /* Read in the non-volatile configuration */ |
| 1444 | rc = falcon_probe_nvconfig(efx); |
| 1445 | if (rc) |
| 1446 | goto fail5; |
| 1447 | |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 1448 | /* Initialise I2C adapter */ |
Ben Hutchings | e775fb9 | 2009-11-23 16:06:02 +0000 | [diff] [blame] | 1449 | board = falcon_board(efx); |
| 1450 | board->i2c_adap.owner = THIS_MODULE; |
| 1451 | board->i2c_data = falcon_i2c_bit_operations; |
| 1452 | board->i2c_data.data = efx; |
| 1453 | board->i2c_adap.algo_data = &board->i2c_data; |
| 1454 | board->i2c_adap.dev.parent = &efx->pci_dev->dev; |
| 1455 | strlcpy(board->i2c_adap.name, "SFC4000 GPIO", |
| 1456 | sizeof(board->i2c_adap.name)); |
| 1457 | rc = i2c_bit_add_bus(&board->i2c_adap); |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 1458 | if (rc) |
| 1459 | goto fail5; |
| 1460 | |
Ben Hutchings | 44838a4 | 2009-11-25 16:09:41 +0000 | [diff] [blame] | 1461 | rc = falcon_board(efx)->type->init(efx); |
Ben Hutchings | 278c062 | 2009-11-23 16:05:12 +0000 | [diff] [blame] | 1462 | if (rc) { |
| 1463 | EFX_ERR(efx, "failed to initialise board\n"); |
| 1464 | goto fail6; |
| 1465 | } |
| 1466 | |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 1467 | nic_data->stats_disable_count = 1; |
| 1468 | setup_timer(&nic_data->stats_timer, &falcon_stats_timer_func, |
| 1469 | (unsigned long)efx); |
| 1470 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1471 | return 0; |
| 1472 | |
Ben Hutchings | 278c062 | 2009-11-23 16:05:12 +0000 | [diff] [blame] | 1473 | fail6: |
Ben Hutchings | e775fb9 | 2009-11-23 16:06:02 +0000 | [diff] [blame] | 1474 | BUG_ON(i2c_del_adapter(&board->i2c_adap)); |
| 1475 | memset(&board->i2c_adap, 0, sizeof(board->i2c_adap)); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1476 | fail5: |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1477 | falcon_remove_spi_devices(efx); |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 1478 | efx_nic_free_buffer(efx, &efx->irq_status); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1479 | fail4: |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1480 | fail3: |
| 1481 | if (nic_data->pci_dev2) { |
| 1482 | pci_dev_put(nic_data->pci_dev2); |
| 1483 | nic_data->pci_dev2 = NULL; |
| 1484 | } |
| 1485 | fail2: |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1486 | fail1: |
| 1487 | kfree(efx->nic_data); |
| 1488 | return rc; |
| 1489 | } |
| 1490 | |
Ben Hutchings | 56241ce | 2009-10-23 08:30:06 +0000 | [diff] [blame] | 1491 | static void falcon_init_rx_cfg(struct efx_nic *efx) |
| 1492 | { |
| 1493 | /* Prior to Siena the RX DMA engine will split each frame at |
| 1494 | * intervals of RX_USR_BUF_SIZE (32-byte units). We set it to |
| 1495 | * be so large that that never happens. */ |
| 1496 | const unsigned huge_buf_size = (3 * 4096) >> 5; |
| 1497 | /* RX control FIFO thresholds (32 entries) */ |
| 1498 | const unsigned ctrl_xon_thr = 20; |
| 1499 | const unsigned ctrl_xoff_thr = 25; |
| 1500 | /* RX data FIFO thresholds (256-byte units; size varies) */ |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 1501 | int data_xon_thr = efx_nic_rx_xon_thresh >> 8; |
| 1502 | int data_xoff_thr = efx_nic_rx_xoff_thresh >> 8; |
Ben Hutchings | 56241ce | 2009-10-23 08:30:06 +0000 | [diff] [blame] | 1503 | efx_oword_t reg; |
| 1504 | |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1505 | efx_reado(efx, ®, FR_AZ_RX_CFG); |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 1506 | if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) { |
Ben Hutchings | 625b451 | 2009-10-23 08:30:17 +0000 | [diff] [blame] | 1507 | /* Data FIFO size is 5.5K */ |
| 1508 | if (data_xon_thr < 0) |
| 1509 | data_xon_thr = 512 >> 8; |
| 1510 | if (data_xoff_thr < 0) |
| 1511 | data_xoff_thr = 2048 >> 8; |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1512 | EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0); |
| 1513 | EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE, |
| 1514 | huge_buf_size); |
| 1515 | EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, data_xon_thr); |
| 1516 | EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, data_xoff_thr); |
| 1517 | EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr); |
| 1518 | EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr); |
Ben Hutchings | 56241ce | 2009-10-23 08:30:06 +0000 | [diff] [blame] | 1519 | } else { |
Ben Hutchings | 625b451 | 2009-10-23 08:30:17 +0000 | [diff] [blame] | 1520 | /* Data FIFO size is 80K; register fields moved */ |
| 1521 | if (data_xon_thr < 0) |
| 1522 | data_xon_thr = 27648 >> 8; /* ~3*max MTU */ |
| 1523 | if (data_xoff_thr < 0) |
| 1524 | data_xoff_thr = 54272 >> 8; /* ~80Kb - 3*max MTU */ |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1525 | EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0); |
| 1526 | EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE, |
| 1527 | huge_buf_size); |
| 1528 | EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, data_xon_thr); |
| 1529 | EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, data_xoff_thr); |
| 1530 | EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr); |
| 1531 | EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr); |
| 1532 | EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1); |
Ben Hutchings | 56241ce | 2009-10-23 08:30:06 +0000 | [diff] [blame] | 1533 | } |
Ben Hutchings | 4b0d29d | 2009-11-29 03:42:18 +0000 | [diff] [blame] | 1534 | /* Always enable XOFF signal from RX FIFO. We enable |
| 1535 | * or disable transmission of pause frames at the MAC. */ |
| 1536 | EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1537 | efx_writeo(efx, ®, FR_AZ_RX_CFG); |
Ben Hutchings | 56241ce | 2009-10-23 08:30:06 +0000 | [diff] [blame] | 1538 | } |
| 1539 | |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 1540 | /* This call performs hardware-specific global initialisation, such as |
| 1541 | * defining the descriptor cache sizes and number of RSS channels. |
| 1542 | * It does not set up any buffers, descriptor rings or event queues. |
| 1543 | */ |
| 1544 | static int falcon_init_nic(struct efx_nic *efx) |
| 1545 | { |
| 1546 | efx_oword_t temp; |
| 1547 | int rc; |
| 1548 | |
| 1549 | /* Use on-chip SRAM */ |
| 1550 | efx_reado(efx, &temp, FR_AB_NIC_STAT); |
| 1551 | EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1); |
| 1552 | efx_writeo(efx, &temp, FR_AB_NIC_STAT); |
| 1553 | |
| 1554 | /* Set the source of the GMAC clock */ |
| 1555 | if (efx_nic_rev(efx) == EFX_REV_FALCON_B0) { |
| 1556 | efx_reado(efx, &temp, FR_AB_GPIO_CTL); |
| 1557 | EFX_SET_OWORD_FIELD(temp, FRF_AB_USE_NIC_CLK, true); |
| 1558 | efx_writeo(efx, &temp, FR_AB_GPIO_CTL); |
| 1559 | } |
| 1560 | |
| 1561 | /* Select the correct MAC */ |
| 1562 | falcon_clock_mac(efx); |
| 1563 | |
| 1564 | rc = falcon_reset_sram(efx); |
| 1565 | if (rc) |
| 1566 | return rc; |
| 1567 | |
| 1568 | /* Clear the parity enables on the TX data fifos as |
| 1569 | * they produce false parity errors because of timing issues |
| 1570 | */ |
| 1571 | if (EFX_WORKAROUND_5129(efx)) { |
| 1572 | efx_reado(efx, &temp, FR_AZ_CSR_SPARE); |
| 1573 | EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0); |
| 1574 | efx_writeo(efx, &temp, FR_AZ_CSR_SPARE); |
| 1575 | } |
| 1576 | |
| 1577 | if (EFX_WORKAROUND_7244(efx)) { |
| 1578 | efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL); |
| 1579 | EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8); |
| 1580 | EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8); |
| 1581 | EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8); |
| 1582 | EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8); |
| 1583 | efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL); |
| 1584 | } |
| 1585 | |
| 1586 | /* XXX This is documented only for Falcon A0/A1 */ |
| 1587 | /* Setup RX. Wait for descriptor is broken and must |
| 1588 | * be disabled. RXDP recovery shouldn't be needed, but is. |
| 1589 | */ |
| 1590 | efx_reado(efx, &temp, FR_AA_RX_SELF_RST); |
| 1591 | EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1); |
| 1592 | EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1); |
| 1593 | if (EFX_WORKAROUND_5583(efx)) |
| 1594 | EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1); |
| 1595 | efx_writeo(efx, &temp, FR_AA_RX_SELF_RST); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1596 | |
| 1597 | /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16 |
| 1598 | * descriptors (which is bad). |
| 1599 | */ |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1600 | efx_reado(efx, &temp, FR_AZ_TX_CFG); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1601 | EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1602 | efx_writeo(efx, &temp, FR_AZ_TX_CFG); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1603 | |
Ben Hutchings | 56241ce | 2009-10-23 08:30:06 +0000 | [diff] [blame] | 1604 | falcon_init_rx_cfg(efx); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1605 | |
| 1606 | /* Set destination of both TX and RX Flush events */ |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 1607 | if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) { |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1608 | EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0); |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1609 | efx_writeo(efx, &temp, FR_BZ_DP_CTRL); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1610 | } |
| 1611 | |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 1612 | efx_nic_init_common(efx); |
| 1613 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1614 | return 0; |
| 1615 | } |
| 1616 | |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1617 | static void falcon_remove_nic(struct efx_nic *efx) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1618 | { |
| 1619 | struct falcon_nic_data *nic_data = efx->nic_data; |
Ben Hutchings | e775fb9 | 2009-11-23 16:06:02 +0000 | [diff] [blame] | 1620 | struct falcon_board *board = falcon_board(efx); |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 1621 | int rc; |
| 1622 | |
Ben Hutchings | 44838a4 | 2009-11-25 16:09:41 +0000 | [diff] [blame] | 1623 | board->type->fini(efx); |
Ben Hutchings | 278c062 | 2009-11-23 16:05:12 +0000 | [diff] [blame] | 1624 | |
Ben Hutchings | 8c87037 | 2009-03-04 09:53:02 +0000 | [diff] [blame] | 1625 | /* Remove I2C adapter and clear it in preparation for a retry */ |
Ben Hutchings | e775fb9 | 2009-11-23 16:06:02 +0000 | [diff] [blame] | 1626 | rc = i2c_del_adapter(&board->i2c_adap); |
Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 1627 | BUG_ON(rc); |
Ben Hutchings | e775fb9 | 2009-11-23 16:06:02 +0000 | [diff] [blame] | 1628 | memset(&board->i2c_adap, 0, sizeof(board->i2c_adap)); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1629 | |
Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 1630 | falcon_remove_spi_devices(efx); |
Ben Hutchings | 152b6a6 | 2009-11-29 03:43:56 +0000 | [diff] [blame] | 1631 | efx_nic_free_buffer(efx, &efx->irq_status); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1632 | |
Ben Hutchings | 91ad757 | 2008-05-16 21:14:27 +0100 | [diff] [blame] | 1633 | falcon_reset_hw(efx, RESET_TYPE_ALL); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1634 | |
| 1635 | /* Release the second function after the reset */ |
| 1636 | if (nic_data->pci_dev2) { |
| 1637 | pci_dev_put(nic_data->pci_dev2); |
| 1638 | nic_data->pci_dev2 = NULL; |
| 1639 | } |
| 1640 | |
| 1641 | /* Tear down the private nic state */ |
| 1642 | kfree(efx->nic_data); |
| 1643 | efx->nic_data = NULL; |
| 1644 | } |
| 1645 | |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1646 | static void falcon_update_nic_stats(struct efx_nic *efx) |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1647 | { |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 1648 | struct falcon_nic_data *nic_data = efx->nic_data; |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1649 | efx_oword_t cnt; |
| 1650 | |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 1651 | if (nic_data->stats_disable_count) |
| 1652 | return; |
| 1653 | |
Ben Hutchings | 12d00ca | 2009-10-23 08:30:46 +0000 | [diff] [blame] | 1654 | efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP); |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1655 | efx->n_rx_nodesc_drop_cnt += |
| 1656 | EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT); |
Ben Hutchings | 55edc6e | 2009-11-25 16:11:35 +0000 | [diff] [blame] | 1657 | |
| 1658 | if (nic_data->stats_pending && |
| 1659 | *nic_data->stats_dma_done == FALCON_STATS_DONE) { |
| 1660 | nic_data->stats_pending = false; |
| 1661 | rmb(); /* read the done flag before the stats */ |
| 1662 | efx->mac_op->update_stats(efx); |
| 1663 | } |
| 1664 | } |
| 1665 | |
| 1666 | void falcon_start_nic_stats(struct efx_nic *efx) |
| 1667 | { |
| 1668 | struct falcon_nic_data *nic_data = efx->nic_data; |
| 1669 | |
| 1670 | spin_lock_bh(&efx->stats_lock); |
| 1671 | if (--nic_data->stats_disable_count == 0) |
| 1672 | falcon_stats_request(efx); |
| 1673 | spin_unlock_bh(&efx->stats_lock); |
| 1674 | } |
| 1675 | |
| 1676 | void falcon_stop_nic_stats(struct efx_nic *efx) |
| 1677 | { |
| 1678 | struct falcon_nic_data *nic_data = efx->nic_data; |
| 1679 | int i; |
| 1680 | |
| 1681 | might_sleep(); |
| 1682 | |
| 1683 | spin_lock_bh(&efx->stats_lock); |
| 1684 | ++nic_data->stats_disable_count; |
| 1685 | spin_unlock_bh(&efx->stats_lock); |
| 1686 | |
| 1687 | del_timer_sync(&nic_data->stats_timer); |
| 1688 | |
| 1689 | /* Wait enough time for the most recent transfer to |
| 1690 | * complete. */ |
| 1691 | for (i = 0; i < 4 && nic_data->stats_pending; i++) { |
| 1692 | if (*nic_data->stats_dma_done == FALCON_STATS_DONE) |
| 1693 | break; |
| 1694 | msleep(1); |
| 1695 | } |
| 1696 | |
| 1697 | spin_lock_bh(&efx->stats_lock); |
| 1698 | falcon_stats_complete(efx); |
| 1699 | spin_unlock_bh(&efx->stats_lock); |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1700 | } |
| 1701 | |
Ben Hutchings | 06629f0 | 2009-11-29 03:43:43 +0000 | [diff] [blame] | 1702 | static void falcon_set_id_led(struct efx_nic *efx, enum efx_led_mode mode) |
| 1703 | { |
| 1704 | falcon_board(efx)->type->set_id_led(efx, mode); |
| 1705 | } |
| 1706 | |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1707 | /************************************************************************** |
| 1708 | * |
Ben Hutchings | 89c758f | 2009-11-29 03:43:07 +0000 | [diff] [blame] | 1709 | * Wake on LAN |
| 1710 | * |
| 1711 | ************************************************************************** |
| 1712 | */ |
| 1713 | |
| 1714 | static void falcon_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol) |
| 1715 | { |
| 1716 | wol->supported = 0; |
| 1717 | wol->wolopts = 0; |
| 1718 | memset(&wol->sopass, 0, sizeof(wol->sopass)); |
| 1719 | } |
| 1720 | |
| 1721 | static int falcon_set_wol(struct efx_nic *efx, u32 type) |
| 1722 | { |
| 1723 | if (type != 0) |
| 1724 | return -EINVAL; |
| 1725 | return 0; |
| 1726 | } |
| 1727 | |
| 1728 | /************************************************************************** |
| 1729 | * |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1730 | * Revision-dependent attributes used by efx.c |
| 1731 | * |
| 1732 | ************************************************************************** |
| 1733 | */ |
| 1734 | |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 1735 | struct efx_nic_type falcon_a1_nic_type = { |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1736 | .probe = falcon_probe_nic, |
| 1737 | .remove = falcon_remove_nic, |
| 1738 | .init = falcon_init_nic, |
| 1739 | .fini = efx_port_dummy_op_void, |
| 1740 | .monitor = falcon_monitor, |
| 1741 | .reset = falcon_reset_hw, |
| 1742 | .probe_port = falcon_probe_port, |
| 1743 | .remove_port = falcon_remove_port, |
| 1744 | .prepare_flush = falcon_prepare_flush, |
| 1745 | .update_stats = falcon_update_nic_stats, |
| 1746 | .start_stats = falcon_start_nic_stats, |
| 1747 | .stop_stats = falcon_stop_nic_stats, |
Ben Hutchings | 06629f0 | 2009-11-29 03:43:43 +0000 | [diff] [blame] | 1748 | .set_id_led = falcon_set_id_led, |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1749 | .push_irq_moderation = falcon_push_irq_moderation, |
| 1750 | .push_multicast_hash = falcon_push_multicast_hash, |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 1751 | .reconfigure_port = falcon_reconfigure_port, |
Ben Hutchings | 89c758f | 2009-11-29 03:43:07 +0000 | [diff] [blame] | 1752 | .get_wol = falcon_get_wol, |
| 1753 | .set_wol = falcon_set_wol, |
| 1754 | .resume_wol = efx_port_dummy_op_void, |
Ben Hutchings | 0aa3fba | 2009-11-29 03:43:33 +0000 | [diff] [blame] | 1755 | .test_nvram = falcon_test_nvram, |
Steve Hodgson | b895d73 | 2009-11-28 05:35:00 +0000 | [diff] [blame] | 1756 | .default_mac_ops = &falcon_xmac_operations, |
| 1757 | |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 1758 | .revision = EFX_REV_FALCON_A1, |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1759 | .mem_map_size = 0x20000, |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1760 | .txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER, |
| 1761 | .rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER, |
| 1762 | .buf_tbl_base = FR_AA_BUF_FULL_TBL_KER, |
| 1763 | .evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER, |
| 1764 | .evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER, |
Ben Hutchings | 6d51d30 | 2009-10-23 08:31:07 +0000 | [diff] [blame] | 1765 | .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH), |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1766 | .rx_buffer_padding = 0x24, |
| 1767 | .max_interrupt_mode = EFX_INT_MODE_MSI, |
| 1768 | .phys_addr_channels = 4, |
Ben Hutchings | 0228f5cdb0 | 2009-11-28 05:36:12 +0000 | [diff] [blame] | 1769 | .tx_dc_base = 0x130000, |
| 1770 | .rx_dc_base = 0x100000, |
Ben Hutchings | c383b53 | 2009-11-29 15:11:02 +0000 | [diff] [blame] | 1771 | .offload_features = NETIF_F_IP_CSUM, |
Ben Hutchings | eb9f674 | 2009-11-29 03:43:15 +0000 | [diff] [blame] | 1772 | .reset_world_flags = ETH_RESET_IRQ, |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1773 | }; |
| 1774 | |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 1775 | struct efx_nic_type falcon_b0_nic_type = { |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1776 | .probe = falcon_probe_nic, |
| 1777 | .remove = falcon_remove_nic, |
| 1778 | .init = falcon_init_nic, |
| 1779 | .fini = efx_port_dummy_op_void, |
| 1780 | .monitor = falcon_monitor, |
| 1781 | .reset = falcon_reset_hw, |
| 1782 | .probe_port = falcon_probe_port, |
| 1783 | .remove_port = falcon_remove_port, |
| 1784 | .prepare_flush = falcon_prepare_flush, |
| 1785 | .update_stats = falcon_update_nic_stats, |
| 1786 | .start_stats = falcon_start_nic_stats, |
| 1787 | .stop_stats = falcon_stop_nic_stats, |
Ben Hutchings | 06629f0 | 2009-11-29 03:43:43 +0000 | [diff] [blame] | 1788 | .set_id_led = falcon_set_id_led, |
Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 1789 | .push_irq_moderation = falcon_push_irq_moderation, |
| 1790 | .push_multicast_hash = falcon_push_multicast_hash, |
Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 1791 | .reconfigure_port = falcon_reconfigure_port, |
Ben Hutchings | 89c758f | 2009-11-29 03:43:07 +0000 | [diff] [blame] | 1792 | .get_wol = falcon_get_wol, |
| 1793 | .set_wol = falcon_set_wol, |
| 1794 | .resume_wol = efx_port_dummy_op_void, |
Ben Hutchings | 9bfc4bb | 2009-11-29 03:43:23 +0000 | [diff] [blame] | 1795 | .test_registers = falcon_b0_test_registers, |
Ben Hutchings | 0aa3fba | 2009-11-29 03:43:33 +0000 | [diff] [blame] | 1796 | .test_nvram = falcon_test_nvram, |
Steve Hodgson | b895d73 | 2009-11-28 05:35:00 +0000 | [diff] [blame] | 1797 | .default_mac_ops = &falcon_xmac_operations, |
| 1798 | |
Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 1799 | .revision = EFX_REV_FALCON_B0, |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1800 | /* Map everything up to and including the RSS indirection |
| 1801 | * table. Don't map MSI-X table, MSI-X PBA since Linux |
| 1802 | * requires that they not be mapped. */ |
Ben Hutchings | 3e6c453 | 2009-10-23 08:30:36 +0000 | [diff] [blame] | 1803 | .mem_map_size = (FR_BZ_RX_INDIRECTION_TBL + |
| 1804 | FR_BZ_RX_INDIRECTION_TBL_STEP * |
| 1805 | FR_BZ_RX_INDIRECTION_TBL_ROWS), |
| 1806 | .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL, |
| 1807 | .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL, |
| 1808 | .buf_tbl_base = FR_BZ_BUF_FULL_TBL, |
| 1809 | .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL, |
| 1810 | .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR, |
Ben Hutchings | 6d51d30 | 2009-10-23 08:31:07 +0000 | [diff] [blame] | 1811 | .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH), |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1812 | .rx_buffer_padding = 0, |
| 1813 | .max_interrupt_mode = EFX_INT_MODE_MSIX, |
| 1814 | .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy |
| 1815 | * interrupt handler only supports 32 |
| 1816 | * channels */ |
Ben Hutchings | 0228f5cdb0 | 2009-11-28 05:36:12 +0000 | [diff] [blame] | 1817 | .tx_dc_base = 0x130000, |
| 1818 | .rx_dc_base = 0x100000, |
Ben Hutchings | c383b53 | 2009-11-29 15:11:02 +0000 | [diff] [blame] | 1819 | .offload_features = NETIF_F_IP_CSUM, |
Ben Hutchings | eb9f674 | 2009-11-29 03:43:15 +0000 | [diff] [blame] | 1820 | .reset_world_flags = ETH_RESET_IRQ, |
Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1821 | }; |
| 1822 | |