blob: ad34de086ee1071f38ddcf0e38fb1ff5677527dc [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allan0d6057e2011-01-04 01:16:44 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/*
Bruce Allan16059272008-11-21 16:51:06 -080030 * 82562G 10/100 Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070031 * 82562G-2 10/100 Network Connection
32 * 82562GT 10/100 Network Connection
33 * 82562GT-2 10/100 Network Connection
34 * 82562V 10/100 Network Connection
35 * 82562V-2 10/100 Network Connection
36 * 82566DC-2 Gigabit Network Connection
37 * 82566DC Gigabit Network Connection
38 * 82566DM-2 Gigabit Network Connection
39 * 82566DM Gigabit Network Connection
40 * 82566MC Gigabit Network Connection
41 * 82566MM Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070042 * 82567LM Gigabit Network Connection
43 * 82567LF Gigabit Network Connection
Bruce Allan16059272008-11-21 16:51:06 -080044 * 82567V Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070045 * 82567LM-2 Gigabit Network Connection
46 * 82567LF-2 Gigabit Network Connection
47 * 82567V-2 Gigabit Network Connection
Bruce Allanf4187b52008-08-26 18:36:50 -070048 * 82567LF-3 Gigabit Network Connection
49 * 82567LM-3 Gigabit Network Connection
Bruce Allan2f15f9d2008-08-26 18:36:36 -070050 * 82567LM-4 Gigabit Network Connection
Bruce Allana4f58f52009-06-02 11:29:18 +000051 * 82577LM Gigabit Network Connection
52 * 82577LC Gigabit Network Connection
53 * 82578DM Gigabit Network Connection
54 * 82578DC Gigabit Network Connection
Bruce Alland3738bb2010-06-16 13:27:28 +000055 * 82579LM Gigabit Network Connection
56 * 82579V Gigabit Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070057 */
58
Auke Kokbc7f75f2007-09-17 12:30:59 -070059#include "e1000.h"
60
61#define ICH_FLASH_GFPREG 0x0000
62#define ICH_FLASH_HSFSTS 0x0004
63#define ICH_FLASH_HSFCTL 0x0006
64#define ICH_FLASH_FADDR 0x0008
65#define ICH_FLASH_FDATA0 0x0010
Bruce Allan4a770352008-10-01 17:18:35 -070066#define ICH_FLASH_PR0 0x0074
Auke Kokbc7f75f2007-09-17 12:30:59 -070067
68#define ICH_FLASH_READ_COMMAND_TIMEOUT 500
69#define ICH_FLASH_WRITE_COMMAND_TIMEOUT 500
70#define ICH_FLASH_ERASE_COMMAND_TIMEOUT 3000000
71#define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
72#define ICH_FLASH_CYCLE_REPEAT_COUNT 10
73
74#define ICH_CYCLE_READ 0
75#define ICH_CYCLE_WRITE 2
76#define ICH_CYCLE_ERASE 3
77
78#define FLASH_GFPREG_BASE_MASK 0x1FFF
79#define FLASH_SECTOR_ADDR_SHIFT 12
80
81#define ICH_FLASH_SEG_SIZE_256 256
82#define ICH_FLASH_SEG_SIZE_4K 4096
83#define ICH_FLASH_SEG_SIZE_8K 8192
84#define ICH_FLASH_SEG_SIZE_64K 65536
85
86
87#define E1000_ICH_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI Reset */
Bruce Allan6dfaa762010-05-05 22:00:06 +000088/* FW established a valid mode */
89#define E1000_ICH_FWSM_FW_VALID 0x00008000
Auke Kokbc7f75f2007-09-17 12:30:59 -070090
91#define E1000_ICH_MNG_IAMT_MODE 0x2
92
93#define ID_LED_DEFAULT_ICH8LAN ((ID_LED_DEF1_DEF2 << 12) | \
94 (ID_LED_DEF1_OFF2 << 8) | \
95 (ID_LED_DEF1_ON2 << 4) | \
96 (ID_LED_DEF1_DEF2))
97
98#define E1000_ICH_NVM_SIG_WORD 0x13
99#define E1000_ICH_NVM_SIG_MASK 0xC000
Bruce Allane2434552008-11-21 17:02:41 -0800100#define E1000_ICH_NVM_VALID_SIG_MASK 0xC0
101#define E1000_ICH_NVM_SIG_VALUE 0x80
Auke Kokbc7f75f2007-09-17 12:30:59 -0700102
103#define E1000_ICH8_LAN_INIT_TIMEOUT 1500
104
105#define E1000_FEXTNVM_SW_CONFIG 1
106#define E1000_FEXTNVM_SW_CONFIG_ICH8M (1 << 27) /* Bit redefined for ICH8M :/ */
107
Bruce Allan831bd2e2010-09-22 17:16:18 +0000108#define E1000_FEXTNVM4_BEACON_DURATION_MASK 0x7
109#define E1000_FEXTNVM4_BEACON_DURATION_8USEC 0x7
110#define E1000_FEXTNVM4_BEACON_DURATION_16USEC 0x3
111
Auke Kokbc7f75f2007-09-17 12:30:59 -0700112#define PCIE_ICH8_SNOOP_ALL PCIE_NO_SNOOP_ALL
113
114#define E1000_ICH_RAR_ENTRIES 7
115
116#define PHY_PAGE_SHIFT 5
117#define PHY_REG(page, reg) (((page) << PHY_PAGE_SHIFT) | \
118 ((reg) & MAX_PHY_REG_ADDRESS))
119#define IGP3_KMRN_DIAG PHY_REG(770, 19) /* KMRN Diagnostic */
120#define IGP3_VR_CTRL PHY_REG(776, 18) /* Voltage Regulator Control */
121
122#define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002
123#define IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK 0x0300
124#define IGP3_VR_CTRL_MODE_SHUTDOWN 0x0200
125
Bruce Allana4f58f52009-06-02 11:29:18 +0000126#define HV_LED_CONFIG PHY_REG(768, 30) /* LED Configuration */
127
Bruce Allan53ac5a82009-10-26 11:23:06 +0000128#define SW_FLAG_TIMEOUT 1000 /* SW Semaphore flag timeout in milliseconds */
129
Bruce Allanf523d212009-10-29 13:45:45 +0000130/* SMBus Address Phy Register */
131#define HV_SMB_ADDR PHY_REG(768, 26)
Bruce Allan8395ae82010-09-22 17:15:08 +0000132#define HV_SMB_ADDR_MASK 0x007F
Bruce Allanf523d212009-10-29 13:45:45 +0000133#define HV_SMB_ADDR_PEC_EN 0x0200
134#define HV_SMB_ADDR_VALID 0x0080
135
Bruce Alland3738bb2010-06-16 13:27:28 +0000136/* PHY Power Management Control */
137#define HV_PM_CTRL PHY_REG(770, 17)
138
Bruce Allane52997f2010-06-16 13:27:49 +0000139/* PHY Low Power Idle Control */
Bruce Allan0ed013e2011-07-29 05:52:56 +0000140#define I82579_LPI_CTRL PHY_REG(772, 20)
141#define I82579_LPI_CTRL_ENABLE_MASK 0x6000
142#define I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT 0x80
Bruce Allane52997f2010-06-16 13:27:49 +0000143
Bruce Allan1effb452011-02-25 06:58:03 +0000144/* EMI Registers */
145#define I82579_EMI_ADDR 0x10
146#define I82579_EMI_DATA 0x11
147#define I82579_LPI_UPDATE_TIMER 0x4805 /* in 40ns units + 40 ns base value */
148
Bruce Allanf523d212009-10-29 13:45:45 +0000149/* Strapping Option Register - RO */
150#define E1000_STRAP 0x0000C
151#define E1000_STRAP_SMBUS_ADDRESS_MASK 0x00FE0000
152#define E1000_STRAP_SMBUS_ADDRESS_SHIFT 17
153
Bruce Allanfa2ce132009-10-26 11:23:25 +0000154/* OEM Bits Phy Register */
155#define HV_OEM_BITS PHY_REG(768, 25)
156#define HV_OEM_BITS_LPLU 0x0004 /* Low Power Link Up */
Bruce Allanf523d212009-10-29 13:45:45 +0000157#define HV_OEM_BITS_GBE_DIS 0x0040 /* Gigabit Disable */
Bruce Allanfa2ce132009-10-26 11:23:25 +0000158#define HV_OEM_BITS_RESTART_AN 0x0400 /* Restart Auto-negotiation */
159
Bruce Allan1d5846b2009-10-29 13:46:05 +0000160#define E1000_NVM_K1_CONFIG 0x1B /* NVM K1 Config Word */
161#define E1000_NVM_K1_ENABLE 0x1 /* NVM Enable K1 bit */
162
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000163/* KMRN Mode Control */
164#define HV_KMRN_MODE_CTRL PHY_REG(769, 16)
165#define HV_KMRN_MDIO_SLOW 0x0400
166
Bruce Allan1d2101a72011-07-22 06:21:56 +0000167/* KMRN FIFO Control and Status */
168#define HV_KMRN_FIFO_CTRLSTA PHY_REG(770, 16)
169#define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK 0x7000
170#define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT 12
171
Auke Kokbc7f75f2007-09-17 12:30:59 -0700172/* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
173/* Offset 04h HSFSTS */
174union ich8_hws_flash_status {
175 struct ich8_hsfsts {
176 u16 flcdone :1; /* bit 0 Flash Cycle Done */
177 u16 flcerr :1; /* bit 1 Flash Cycle Error */
178 u16 dael :1; /* bit 2 Direct Access error Log */
179 u16 berasesz :2; /* bit 4:3 Sector Erase Size */
180 u16 flcinprog :1; /* bit 5 flash cycle in Progress */
181 u16 reserved1 :2; /* bit 13:6 Reserved */
182 u16 reserved2 :6; /* bit 13:6 Reserved */
183 u16 fldesvalid :1; /* bit 14 Flash Descriptor Valid */
184 u16 flockdn :1; /* bit 15 Flash Config Lock-Down */
185 } hsf_status;
186 u16 regval;
187};
188
189/* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */
190/* Offset 06h FLCTL */
191union ich8_hws_flash_ctrl {
192 struct ich8_hsflctl {
193 u16 flcgo :1; /* 0 Flash Cycle Go */
194 u16 flcycle :2; /* 2:1 Flash Cycle */
195 u16 reserved :5; /* 7:3 Reserved */
196 u16 fldbcount :2; /* 9:8 Flash Data Byte Count */
197 u16 flockdn :6; /* 15:10 Reserved */
198 } hsf_ctrl;
199 u16 regval;
200};
201
202/* ICH Flash Region Access Permissions */
203union ich8_hws_flash_regacc {
204 struct ich8_flracc {
205 u32 grra :8; /* 0:7 GbE region Read Access */
206 u32 grwa :8; /* 8:15 GbE region Write Access */
207 u32 gmrag :8; /* 23:16 GbE Master Read Access Grant */
208 u32 gmwag :8; /* 31:24 GbE Master Write Access Grant */
209 } hsf_flregacc;
210 u16 regval;
211};
212
Bruce Allan4a770352008-10-01 17:18:35 -0700213/* ICH Flash Protected Region */
214union ich8_flash_protected_range {
215 struct ich8_pr {
216 u32 base:13; /* 0:12 Protected Range Base */
217 u32 reserved1:2; /* 13:14 Reserved */
218 u32 rpe:1; /* 15 Read Protection Enable */
219 u32 limit:13; /* 16:28 Protected Range Limit */
220 u32 reserved2:2; /* 29:30 Reserved */
221 u32 wpe:1; /* 31 Write Protection Enable */
222 } range;
223 u32 regval;
224};
225
Auke Kokbc7f75f2007-09-17 12:30:59 -0700226static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw);
227static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw);
228static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700229static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank);
230static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
231 u32 offset, u8 byte);
Bruce Allanf4187b52008-08-26 18:36:50 -0700232static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
233 u8 *data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700234static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
235 u16 *data);
236static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
237 u8 size, u16 *data);
238static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw);
239static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw);
Bruce Allanf4187b52008-08-26 18:36:50 -0700240static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw);
Bruce Allana4f58f52009-06-02 11:29:18 +0000241static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw);
242static s32 e1000_led_on_ich8lan(struct e1000_hw *hw);
243static s32 e1000_led_off_ich8lan(struct e1000_hw *hw);
244static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw);
245static s32 e1000_setup_led_pchlan(struct e1000_hw *hw);
246static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw);
247static s32 e1000_led_on_pchlan(struct e1000_hw *hw);
248static s32 e1000_led_off_pchlan(struct e1000_hw *hw);
Bruce Allanfa2ce132009-10-26 11:23:25 +0000249static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active);
Bruce Allan17f208d2009-12-01 15:47:22 +0000250static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw);
Bruce Allanf523d212009-10-29 13:45:45 +0000251static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +0000252static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link);
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000253static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw);
Bruce Allaneb7700d2010-06-16 13:27:05 +0000254static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw);
255static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw);
Bruce Allan831bd2e2010-09-22 17:16:18 +0000256static s32 e1000_k1_workaround_lv(struct e1000_hw *hw);
Bruce Allan605c82b2010-09-22 17:17:01 +0000257static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700258
259static inline u16 __er16flash(struct e1000_hw *hw, unsigned long reg)
260{
261 return readw(hw->flash_address + reg);
262}
263
264static inline u32 __er32flash(struct e1000_hw *hw, unsigned long reg)
265{
266 return readl(hw->flash_address + reg);
267}
268
269static inline void __ew16flash(struct e1000_hw *hw, unsigned long reg, u16 val)
270{
271 writew(val, hw->flash_address + reg);
272}
273
274static inline void __ew32flash(struct e1000_hw *hw, unsigned long reg, u32 val)
275{
276 writel(val, hw->flash_address + reg);
277}
278
279#define er16flash(reg) __er16flash(hw, (reg))
280#define er32flash(reg) __er32flash(hw, (reg))
281#define ew16flash(reg,val) __ew16flash(hw, (reg), (val))
282#define ew32flash(reg,val) __ew32flash(hw, (reg), (val))
283
Bruce Allan99730e42011-05-13 07:19:48 +0000284static void e1000_toggle_lanphypc_value_ich8lan(struct e1000_hw *hw)
285{
286 u32 ctrl;
287
288 ctrl = er32(CTRL);
289 ctrl |= E1000_CTRL_LANPHYPC_OVERRIDE;
290 ctrl &= ~E1000_CTRL_LANPHYPC_VALUE;
291 ew32(CTRL, ctrl);
Jesse Brandeburg945a5152011-07-20 00:56:21 +0000292 e1e_flush();
Bruce Allan99730e42011-05-13 07:19:48 +0000293 udelay(10);
294 ctrl &= ~E1000_CTRL_LANPHYPC_OVERRIDE;
295 ew32(CTRL, ctrl);
296}
297
Auke Kokbc7f75f2007-09-17 12:30:59 -0700298/**
Bruce Allana4f58f52009-06-02 11:29:18 +0000299 * e1000_init_phy_params_pchlan - Initialize PHY function pointers
300 * @hw: pointer to the HW structure
301 *
302 * Initialize family-specific PHY parameters and function pointers.
303 **/
304static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw)
305{
306 struct e1000_phy_info *phy = &hw->phy;
Bruce Allan99730e42011-05-13 07:19:48 +0000307 u32 fwsm;
Bruce Allana4f58f52009-06-02 11:29:18 +0000308 s32 ret_val = 0;
309
310 phy->addr = 1;
311 phy->reset_delay_us = 100;
312
Bruce Allan2b6b1682011-05-13 07:20:09 +0000313 phy->ops.set_page = e1000_set_page_igp;
Bruce Allan94d81862009-11-20 23:25:26 +0000314 phy->ops.read_reg = e1000_read_phy_reg_hv;
315 phy->ops.read_reg_locked = e1000_read_phy_reg_hv_locked;
Bruce Allan2b6b1682011-05-13 07:20:09 +0000316 phy->ops.read_reg_page = e1000_read_phy_reg_page_hv;
Bruce Allanfa2ce132009-10-26 11:23:25 +0000317 phy->ops.set_d0_lplu_state = e1000_set_lplu_state_pchlan;
318 phy->ops.set_d3_lplu_state = e1000_set_lplu_state_pchlan;
Bruce Allan94d81862009-11-20 23:25:26 +0000319 phy->ops.write_reg = e1000_write_phy_reg_hv;
320 phy->ops.write_reg_locked = e1000_write_phy_reg_hv_locked;
Bruce Allan2b6b1682011-05-13 07:20:09 +0000321 phy->ops.write_reg_page = e1000_write_phy_reg_page_hv;
Bruce Allan17f208d2009-12-01 15:47:22 +0000322 phy->ops.power_up = e1000_power_up_phy_copper;
323 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000324 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
325
Bruce Alland3738bb2010-06-16 13:27:28 +0000326 /*
327 * The MAC-PHY interconnect may still be in SMBus mode
328 * after Sx->S0. If the manageability engine (ME) is
329 * disabled, then toggle the LANPHYPC Value bit to force
330 * the interconnect to PCIe mode.
331 */
Bruce Allan605c82b2010-09-22 17:17:01 +0000332 fwsm = er32(FWSM);
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000333 if (!(fwsm & E1000_ICH_FWSM_FW_VALID) && !e1000_check_reset_block(hw)) {
Bruce Allan99730e42011-05-13 07:19:48 +0000334 e1000_toggle_lanphypc_value_ich8lan(hw);
Bruce Allan6dfaa762010-05-05 22:00:06 +0000335 msleep(50);
Bruce Allan605c82b2010-09-22 17:17:01 +0000336
337 /*
338 * Gate automatic PHY configuration by hardware on
339 * non-managed 82579
340 */
341 if (hw->mac.type == e1000_pch2lan)
342 e1000_gate_hw_phy_config_ich8lan(hw, true);
Bruce Allan6dfaa762010-05-05 22:00:06 +0000343 }
344
Bruce Allan627c8a02010-05-05 22:00:27 +0000345 /*
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400346 * Reset the PHY before any access to it. Doing so, ensures that
Bruce Allan627c8a02010-05-05 22:00:27 +0000347 * the PHY is in a known good state before we read/write PHY registers.
348 * The generic reset is sufficient here, because we haven't determined
349 * the PHY type yet.
350 */
351 ret_val = e1000e_phy_hw_reset_generic(hw);
352 if (ret_val)
353 goto out;
354
Bruce Allan605c82b2010-09-22 17:17:01 +0000355 /* Ungate automatic PHY configuration on non-managed 82579 */
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000356 if ((hw->mac.type == e1000_pch2lan) &&
Bruce Allan605c82b2010-09-22 17:17:01 +0000357 !(fwsm & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000358 usleep_range(10000, 20000);
Bruce Allan605c82b2010-09-22 17:17:01 +0000359 e1000_gate_hw_phy_config_ich8lan(hw, false);
360 }
361
Bruce Allana4f58f52009-06-02 11:29:18 +0000362 phy->id = e1000_phy_unknown;
Bruce Allan664dc872010-11-24 06:01:46 +0000363 switch (hw->mac.type) {
364 default:
365 ret_val = e1000e_get_phy_id(hw);
366 if (ret_val)
367 goto out;
368 if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK))
369 break;
370 /* fall-through */
371 case e1000_pch2lan:
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000372 /*
Bruce Allan664dc872010-11-24 06:01:46 +0000373 * In case the PHY needs to be in mdio slow mode,
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000374 * set slow mode and try to get the PHY id again.
375 */
376 ret_val = e1000_set_mdio_slow_mode_hv(hw);
377 if (ret_val)
378 goto out;
379 ret_val = e1000e_get_phy_id(hw);
380 if (ret_val)
381 goto out;
Bruce Allan664dc872010-11-24 06:01:46 +0000382 break;
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000383 }
Bruce Allana4f58f52009-06-02 11:29:18 +0000384 phy->type = e1000e_get_phy_type_from_id(phy->id);
385
Bruce Allan0be84012009-12-02 17:03:18 +0000386 switch (phy->type) {
387 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +0000388 case e1000_phy_82579:
Bruce Allana4f58f52009-06-02 11:29:18 +0000389 phy->ops.check_polarity = e1000_check_polarity_82577;
390 phy->ops.force_speed_duplex =
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000391 e1000_phy_force_speed_duplex_82577;
Bruce Allan0be84012009-12-02 17:03:18 +0000392 phy->ops.get_cable_length = e1000_get_cable_length_82577;
Bruce Allan94d81862009-11-20 23:25:26 +0000393 phy->ops.get_info = e1000_get_phy_info_82577;
394 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allaneab50ff2010-05-10 15:01:30 +0000395 break;
Bruce Allan0be84012009-12-02 17:03:18 +0000396 case e1000_phy_82578:
397 phy->ops.check_polarity = e1000_check_polarity_m88;
398 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
399 phy->ops.get_cable_length = e1000e_get_cable_length_m88;
400 phy->ops.get_info = e1000e_get_phy_info_m88;
401 break;
402 default:
403 ret_val = -E1000_ERR_PHY;
404 break;
Bruce Allana4f58f52009-06-02 11:29:18 +0000405 }
406
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000407out:
Bruce Allana4f58f52009-06-02 11:29:18 +0000408 return ret_val;
409}
410
411/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700412 * e1000_init_phy_params_ich8lan - Initialize PHY function pointers
413 * @hw: pointer to the HW structure
414 *
415 * Initialize family-specific PHY parameters and function pointers.
416 **/
417static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw)
418{
419 struct e1000_phy_info *phy = &hw->phy;
420 s32 ret_val;
421 u16 i = 0;
422
423 phy->addr = 1;
424 phy->reset_delay_us = 100;
425
Bruce Allan17f208d2009-12-01 15:47:22 +0000426 phy->ops.power_up = e1000_power_up_phy_copper;
427 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
428
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700429 /*
430 * We may need to do this twice - once for IGP and if that fails,
431 * we'll set BM func pointers and try again
432 */
433 ret_val = e1000e_determine_phy_address(hw);
434 if (ret_val) {
Bruce Allan94d81862009-11-20 23:25:26 +0000435 phy->ops.write_reg = e1000e_write_phy_reg_bm;
436 phy->ops.read_reg = e1000e_read_phy_reg_bm;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700437 ret_val = e1000e_determine_phy_address(hw);
Bruce Allan9b71b412009-12-01 15:53:07 +0000438 if (ret_val) {
439 e_dbg("Cannot determine PHY addr. Erroring out\n");
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700440 return ret_val;
Bruce Allan9b71b412009-12-01 15:53:07 +0000441 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700442 }
443
Auke Kokbc7f75f2007-09-17 12:30:59 -0700444 phy->id = 0;
445 while ((e1000_phy_unknown == e1000e_get_phy_type_from_id(phy->id)) &&
446 (i++ < 100)) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000447 usleep_range(1000, 2000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700448 ret_val = e1000e_get_phy_id(hw);
449 if (ret_val)
450 return ret_val;
451 }
452
453 /* Verify phy id */
454 switch (phy->id) {
455 case IGP03E1000_E_PHY_ID:
456 phy->type = e1000_phy_igp_3;
457 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000458 phy->ops.read_reg_locked = e1000e_read_phy_reg_igp_locked;
459 phy->ops.write_reg_locked = e1000e_write_phy_reg_igp_locked;
Bruce Allan0be84012009-12-02 17:03:18 +0000460 phy->ops.get_info = e1000e_get_phy_info_igp;
461 phy->ops.check_polarity = e1000_check_polarity_igp;
462 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_igp;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700463 break;
464 case IFE_E_PHY_ID:
465 case IFE_PLUS_E_PHY_ID:
466 case IFE_C_E_PHY_ID:
467 phy->type = e1000_phy_ife;
468 phy->autoneg_mask = E1000_ALL_NOT_GIG;
Bruce Allan0be84012009-12-02 17:03:18 +0000469 phy->ops.get_info = e1000_get_phy_info_ife;
470 phy->ops.check_polarity = e1000_check_polarity_ife;
471 phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700472 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700473 case BME1000_E_PHY_ID:
474 phy->type = e1000_phy_bm;
475 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000476 phy->ops.read_reg = e1000e_read_phy_reg_bm;
477 phy->ops.write_reg = e1000e_write_phy_reg_bm;
478 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allan0be84012009-12-02 17:03:18 +0000479 phy->ops.get_info = e1000e_get_phy_info_m88;
480 phy->ops.check_polarity = e1000_check_polarity_m88;
481 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700482 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700483 default:
484 return -E1000_ERR_PHY;
485 break;
486 }
487
488 return 0;
489}
490
491/**
492 * e1000_init_nvm_params_ich8lan - Initialize NVM function pointers
493 * @hw: pointer to the HW structure
494 *
495 * Initialize family-specific NVM parameters and function
496 * pointers.
497 **/
498static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw)
499{
500 struct e1000_nvm_info *nvm = &hw->nvm;
501 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan148675a2009-08-07 07:41:56 +0000502 u32 gfpreg, sector_base_addr, sector_end_addr;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700503 u16 i;
504
Bruce Allanad680762008-03-28 09:15:03 -0700505 /* Can't read flash registers if the register set isn't mapped. */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700506 if (!hw->flash_address) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000507 e_dbg("ERROR: Flash registers not mapped\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -0700508 return -E1000_ERR_CONFIG;
509 }
510
511 nvm->type = e1000_nvm_flash_sw;
512
513 gfpreg = er32flash(ICH_FLASH_GFPREG);
514
Bruce Allanad680762008-03-28 09:15:03 -0700515 /*
516 * sector_X_addr is a "sector"-aligned address (4096 bytes)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700517 * Add 1 to sector_end_addr since this sector is included in
Bruce Allanad680762008-03-28 09:15:03 -0700518 * the overall size.
519 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700520 sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK;
521 sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1;
522
523 /* flash_base_addr is byte-aligned */
524 nvm->flash_base_addr = sector_base_addr << FLASH_SECTOR_ADDR_SHIFT;
525
Bruce Allanad680762008-03-28 09:15:03 -0700526 /*
527 * find total size of the NVM, then cut in half since the total
528 * size represents two separate NVM banks.
529 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700530 nvm->flash_bank_size = (sector_end_addr - sector_base_addr)
531 << FLASH_SECTOR_ADDR_SHIFT;
532 nvm->flash_bank_size /= 2;
533 /* Adjust to word count */
534 nvm->flash_bank_size /= sizeof(u16);
535
536 nvm->word_size = E1000_ICH8_SHADOW_RAM_WORDS;
537
538 /* Clear shadow ram */
539 for (i = 0; i < nvm->word_size; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +0000540 dev_spec->shadow_ram[i].modified = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700541 dev_spec->shadow_ram[i].value = 0xFFFF;
542 }
543
544 return 0;
545}
546
547/**
548 * e1000_init_mac_params_ich8lan - Initialize MAC function pointers
549 * @hw: pointer to the HW structure
550 *
551 * Initialize family-specific MAC parameters and function
552 * pointers.
553 **/
554static s32 e1000_init_mac_params_ich8lan(struct e1000_adapter *adapter)
555{
556 struct e1000_hw *hw = &adapter->hw;
557 struct e1000_mac_info *mac = &hw->mac;
558
559 /* Set media type function pointer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700560 hw->phy.media_type = e1000_media_type_copper;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700561
562 /* Set mta register count */
563 mac->mta_reg_count = 32;
564 /* Set rar entry count */
565 mac->rar_entry_count = E1000_ICH_RAR_ENTRIES;
566 if (mac->type == e1000_ich8lan)
567 mac->rar_entry_count--;
Bruce Allana65a4a02010-05-10 15:01:51 +0000568 /* FWSM register */
569 mac->has_fwsm = true;
570 /* ARC subsystem not supported */
571 mac->arc_subsystem_valid = false;
Bruce Allanf464ba82010-01-07 16:31:35 +0000572 /* Adaptive IFS supported */
573 mac->adaptive_ifs = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700574
Bruce Allana4f58f52009-06-02 11:29:18 +0000575 /* LED operations */
576 switch (mac->type) {
577 case e1000_ich8lan:
578 case e1000_ich9lan:
579 case e1000_ich10lan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000580 /* check management mode */
581 mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000582 /* ID LED init */
583 mac->ops.id_led_init = e1000e_id_led_init;
Bruce Allandbf80dc2011-04-16 00:34:40 +0000584 /* blink LED */
585 mac->ops.blink_led = e1000e_blink_led_generic;
Bruce Allana4f58f52009-06-02 11:29:18 +0000586 /* setup LED */
587 mac->ops.setup_led = e1000e_setup_led_generic;
588 /* cleanup LED */
589 mac->ops.cleanup_led = e1000_cleanup_led_ich8lan;
590 /* turn on/off LED */
591 mac->ops.led_on = e1000_led_on_ich8lan;
592 mac->ops.led_off = e1000_led_off_ich8lan;
593 break;
594 case e1000_pchlan:
Bruce Alland3738bb2010-06-16 13:27:28 +0000595 case e1000_pch2lan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000596 /* check management mode */
597 mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000598 /* ID LED init */
599 mac->ops.id_led_init = e1000_id_led_init_pchlan;
600 /* setup LED */
601 mac->ops.setup_led = e1000_setup_led_pchlan;
602 /* cleanup LED */
603 mac->ops.cleanup_led = e1000_cleanup_led_pchlan;
604 /* turn on/off LED */
605 mac->ops.led_on = e1000_led_on_pchlan;
606 mac->ops.led_off = e1000_led_off_pchlan;
607 break;
608 default:
609 break;
610 }
611
Auke Kokbc7f75f2007-09-17 12:30:59 -0700612 /* Enable PCS Lock-loss workaround for ICH8 */
613 if (mac->type == e1000_ich8lan)
Bruce Allan564ea9b2009-11-20 23:26:44 +0000614 e1000e_set_kmrn_lock_loss_workaround_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700615
Bruce Allan605c82b2010-09-22 17:17:01 +0000616 /* Gate automatic PHY configuration by hardware on managed 82579 */
617 if ((mac->type == e1000_pch2lan) &&
618 (er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
619 e1000_gate_hw_phy_config_ich8lan(hw, true);
Bruce Alland3738bb2010-06-16 13:27:28 +0000620
Auke Kokbc7f75f2007-09-17 12:30:59 -0700621 return 0;
622}
623
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000624/**
Bruce Allane52997f2010-06-16 13:27:49 +0000625 * e1000_set_eee_pchlan - Enable/disable EEE support
626 * @hw: pointer to the HW structure
627 *
628 * Enable/disable EEE based on setting in dev_spec structure. The bits in
629 * the LPI Control register will remain set only if/when link is up.
630 **/
631static s32 e1000_set_eee_pchlan(struct e1000_hw *hw)
632{
633 s32 ret_val = 0;
634 u16 phy_reg;
635
636 if (hw->phy.type != e1000_phy_82579)
637 goto out;
638
639 ret_val = e1e_rphy(hw, I82579_LPI_CTRL, &phy_reg);
640 if (ret_val)
641 goto out;
642
643 if (hw->dev_spec.ich8lan.eee_disable)
644 phy_reg &= ~I82579_LPI_CTRL_ENABLE_MASK;
645 else
646 phy_reg |= I82579_LPI_CTRL_ENABLE_MASK;
647
648 ret_val = e1e_wphy(hw, I82579_LPI_CTRL, phy_reg);
649out:
650 return ret_val;
651}
652
653/**
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000654 * e1000_check_for_copper_link_ich8lan - Check for link (Copper)
655 * @hw: pointer to the HW structure
656 *
657 * Checks to see of the link status of the hardware has changed. If a
658 * change in link status has been detected, then we read the PHY registers
659 * to get the current speed/duplex if link exists.
660 **/
661static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw)
662{
663 struct e1000_mac_info *mac = &hw->mac;
664 s32 ret_val;
665 bool link;
Bruce Allan1d2101a72011-07-22 06:21:56 +0000666 u16 phy_reg;
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000667
668 /*
669 * We only want to go out to the PHY registers to see if Auto-Neg
670 * has completed and/or if our link status has changed. The
671 * get_link_status flag is set upon receiving a Link Status
672 * Change or Rx Sequence Error interrupt.
673 */
674 if (!mac->get_link_status) {
675 ret_val = 0;
676 goto out;
677 }
678
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000679 /*
680 * First we want to see if the MII Status Register reports
681 * link. If so, then we want to get the current speed/duplex
682 * of the PHY.
683 */
684 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
685 if (ret_val)
686 goto out;
687
Bruce Allan1d5846b2009-10-29 13:46:05 +0000688 if (hw->mac.type == e1000_pchlan) {
689 ret_val = e1000_k1_gig_workaround_hv(hw, link);
690 if (ret_val)
691 goto out;
692 }
693
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000694 if (!link)
695 goto out; /* No link detected */
696
697 mac->get_link_status = false;
698
Bruce Allan1d2101a72011-07-22 06:21:56 +0000699 switch (hw->mac.type) {
700 case e1000_pch2lan:
Bruce Allan831bd2e2010-09-22 17:16:18 +0000701 ret_val = e1000_k1_workaround_lv(hw);
702 if (ret_val)
703 goto out;
Bruce Allan1d2101a72011-07-22 06:21:56 +0000704 /* fall-thru */
705 case e1000_pchlan:
706 if (hw->phy.type == e1000_phy_82578) {
707 ret_val = e1000_link_stall_workaround_hv(hw);
708 if (ret_val)
709 goto out;
710 }
711
712 /*
713 * Workaround for PCHx parts in half-duplex:
714 * Set the number of preambles removed from the packet
715 * when it is passed from the PHY to the MAC to prevent
716 * the MAC from misinterpreting the packet type.
717 */
718 e1e_rphy(hw, HV_KMRN_FIFO_CTRLSTA, &phy_reg);
719 phy_reg &= ~HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK;
720
721 if ((er32(STATUS) & E1000_STATUS_FD) != E1000_STATUS_FD)
722 phy_reg |= (1 << HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT);
723
724 e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, phy_reg);
725 break;
726 default:
727 break;
Bruce Allan831bd2e2010-09-22 17:16:18 +0000728 }
729
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000730 /*
731 * Check if there was DownShift, must be checked
732 * immediately after link-up
733 */
734 e1000e_check_downshift(hw);
735
Bruce Allane52997f2010-06-16 13:27:49 +0000736 /* Enable/Disable EEE after link up */
737 ret_val = e1000_set_eee_pchlan(hw);
738 if (ret_val)
739 goto out;
740
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000741 /*
742 * If we are forcing speed/duplex, then we simply return since
743 * we have already determined whether we have link or not.
744 */
745 if (!mac->autoneg) {
746 ret_val = -E1000_ERR_CONFIG;
747 goto out;
748 }
749
750 /*
751 * Auto-Neg is enabled. Auto Speed Detection takes care
752 * of MAC speed/duplex configuration. So we only need to
753 * configure Collision Distance in the MAC.
754 */
755 e1000e_config_collision_dist(hw);
756
757 /*
758 * Configure Flow Control now that Auto-Neg has completed.
759 * First, we need to restore the desired flow control
760 * settings because we may have had to re-autoneg with a
761 * different link partner.
762 */
763 ret_val = e1000e_config_fc_after_link_up(hw);
764 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000765 e_dbg("Error configuring flow control\n");
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000766
767out:
768 return ret_val;
769}
770
Jeff Kirsher69e3fd82008-04-02 13:48:18 -0700771static s32 e1000_get_variants_ich8lan(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700772{
773 struct e1000_hw *hw = &adapter->hw;
774 s32 rc;
775
776 rc = e1000_init_mac_params_ich8lan(adapter);
777 if (rc)
778 return rc;
779
780 rc = e1000_init_nvm_params_ich8lan(hw);
781 if (rc)
782 return rc;
783
Bruce Alland3738bb2010-06-16 13:27:28 +0000784 switch (hw->mac.type) {
785 case e1000_ich8lan:
786 case e1000_ich9lan:
787 case e1000_ich10lan:
Bruce Allana4f58f52009-06-02 11:29:18 +0000788 rc = e1000_init_phy_params_ich8lan(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +0000789 break;
790 case e1000_pchlan:
791 case e1000_pch2lan:
792 rc = e1000_init_phy_params_pchlan(hw);
793 break;
794 default:
795 break;
796 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700797 if (rc)
798 return rc;
799
Bruce Allan23e4f062011-02-25 07:44:51 +0000800 /*
801 * Disable Jumbo Frame support on parts with Intel 10/100 PHY or
802 * on parts with MACsec enabled in NVM (reflected in CTRL_EXT).
803 */
804 if ((adapter->hw.phy.type == e1000_phy_ife) ||
805 ((adapter->hw.mac.type >= e1000_pch2lan) &&
806 (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LSECCK)))) {
Bruce Allan2adc55c2009-06-02 11:28:58 +0000807 adapter->flags &= ~FLAG_HAS_JUMBO_FRAMES;
808 adapter->max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN;
Bruce Allandbf80dc2011-04-16 00:34:40 +0000809
810 hw->mac.ops.blink_led = NULL;
Bruce Allan2adc55c2009-06-02 11:28:58 +0000811 }
812
Auke Kokbc7f75f2007-09-17 12:30:59 -0700813 if ((adapter->hw.mac.type == e1000_ich8lan) &&
Bruce Allan462d5992011-09-30 08:07:11 +0000814 (adapter->hw.phy.type != e1000_phy_ife))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700815 adapter->flags |= FLAG_LSC_GIG_SPEED_DROP;
816
Bruce Allanc6e7f512011-07-29 05:53:02 +0000817 /* Enable workaround for 82579 w/ ME enabled */
818 if ((adapter->hw.mac.type == e1000_pch2lan) &&
819 (er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
820 adapter->flags2 |= FLAG2_PCIM2PCI_ARBITER_WA;
821
Bruce Allan5a86f282010-06-29 18:13:13 +0000822 /* Disable EEE by default until IEEE802.3az spec is finalized */
823 if (adapter->flags2 & FLAG2_HAS_EEE)
824 adapter->hw.dev_spec.ich8lan.eee_disable = true;
825
Auke Kokbc7f75f2007-09-17 12:30:59 -0700826 return 0;
827}
828
Thomas Gleixner717d4382008-10-02 16:33:40 -0700829static DEFINE_MUTEX(nvm_mutex);
Thomas Gleixner717d4382008-10-02 16:33:40 -0700830
Auke Kokbc7f75f2007-09-17 12:30:59 -0700831/**
Bruce Allanca15df52009-10-26 11:23:43 +0000832 * e1000_acquire_nvm_ich8lan - Acquire NVM mutex
833 * @hw: pointer to the HW structure
834 *
835 * Acquires the mutex for performing NVM operations.
836 **/
837static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw *hw)
838{
839 mutex_lock(&nvm_mutex);
840
841 return 0;
842}
843
844/**
845 * e1000_release_nvm_ich8lan - Release NVM mutex
846 * @hw: pointer to the HW structure
847 *
848 * Releases the mutex used while performing NVM operations.
849 **/
850static void e1000_release_nvm_ich8lan(struct e1000_hw *hw)
851{
852 mutex_unlock(&nvm_mutex);
Bruce Allanca15df52009-10-26 11:23:43 +0000853}
854
855static DEFINE_MUTEX(swflag_mutex);
856
857/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700858 * e1000_acquire_swflag_ich8lan - Acquire software control flag
859 * @hw: pointer to the HW structure
860 *
Bruce Allanca15df52009-10-26 11:23:43 +0000861 * Acquires the software control flag for performing PHY and select
862 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700863 **/
864static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw)
865{
Bruce Allan373a88d2009-08-07 07:41:37 +0000866 u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT;
867 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700868
Bruce Allanca15df52009-10-26 11:23:43 +0000869 mutex_lock(&swflag_mutex);
Thomas Gleixner717d4382008-10-02 16:33:40 -0700870
Auke Kokbc7f75f2007-09-17 12:30:59 -0700871 while (timeout) {
872 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allan373a88d2009-08-07 07:41:37 +0000873 if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG))
874 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700875
Auke Kokbc7f75f2007-09-17 12:30:59 -0700876 mdelay(1);
877 timeout--;
878 }
879
880 if (!timeout) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000881 e_dbg("SW/FW/HW has locked the resource for too long.\n");
Bruce Allan373a88d2009-08-07 07:41:37 +0000882 ret_val = -E1000_ERR_CONFIG;
883 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700884 }
885
Bruce Allan53ac5a82009-10-26 11:23:06 +0000886 timeout = SW_FLAG_TIMEOUT;
Bruce Allan373a88d2009-08-07 07:41:37 +0000887
888 extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
889 ew32(EXTCNF_CTRL, extcnf_ctrl);
890
891 while (timeout) {
892 extcnf_ctrl = er32(EXTCNF_CTRL);
893 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
894 break;
895
896 mdelay(1);
897 timeout--;
898 }
899
900 if (!timeout) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +0000901 e_dbg("Failed to acquire the semaphore.\n");
Bruce Allan373a88d2009-08-07 07:41:37 +0000902 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
903 ew32(EXTCNF_CTRL, extcnf_ctrl);
904 ret_val = -E1000_ERR_CONFIG;
905 goto out;
906 }
907
908out:
909 if (ret_val)
Bruce Allanca15df52009-10-26 11:23:43 +0000910 mutex_unlock(&swflag_mutex);
Bruce Allan373a88d2009-08-07 07:41:37 +0000911
912 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700913}
914
915/**
916 * e1000_release_swflag_ich8lan - Release software control flag
917 * @hw: pointer to the HW structure
918 *
Bruce Allanca15df52009-10-26 11:23:43 +0000919 * Releases the software control flag for performing PHY and select
920 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -0700921 **/
922static void e1000_release_swflag_ich8lan(struct e1000_hw *hw)
923{
924 u32 extcnf_ctrl;
925
926 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allanc5caf482011-05-13 07:19:53 +0000927
928 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) {
929 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
930 ew32(EXTCNF_CTRL, extcnf_ctrl);
931 } else {
932 e_dbg("Semaphore unexpectedly released by sw/fw/hw\n");
933 }
Thomas Gleixner717d4382008-10-02 16:33:40 -0700934
Bruce Allanca15df52009-10-26 11:23:43 +0000935 mutex_unlock(&swflag_mutex);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700936}
937
938/**
Bruce Allan4662e822008-08-26 18:37:06 -0700939 * e1000_check_mng_mode_ich8lan - Checks management mode
940 * @hw: pointer to the HW structure
941 *
Bruce Allaneb7700d2010-06-16 13:27:05 +0000942 * This checks if the adapter has any manageability enabled.
Bruce Allan4662e822008-08-26 18:37:06 -0700943 * This is a function pointer entry point only called by read/write
944 * routines for the PHY and NVM parts.
945 **/
946static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw)
947{
Bruce Allana708dd82009-11-20 23:28:37 +0000948 u32 fwsm;
949
950 fwsm = er32(FWSM);
Bruce Allaneb7700d2010-06-16 13:27:05 +0000951 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
952 ((fwsm & E1000_FWSM_MODE_MASK) ==
953 (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
954}
Bruce Allan4662e822008-08-26 18:37:06 -0700955
Bruce Allaneb7700d2010-06-16 13:27:05 +0000956/**
957 * e1000_check_mng_mode_pchlan - Checks management mode
958 * @hw: pointer to the HW structure
959 *
960 * This checks if the adapter has iAMT enabled.
961 * This is a function pointer entry point only called by read/write
962 * routines for the PHY and NVM parts.
963 **/
964static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw)
965{
966 u32 fwsm;
967
968 fwsm = er32(FWSM);
969 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
970 (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
Bruce Allan4662e822008-08-26 18:37:06 -0700971}
972
973/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700974 * e1000_check_reset_block_ich8lan - Check if PHY reset is blocked
975 * @hw: pointer to the HW structure
976 *
977 * Checks if firmware is blocking the reset of the PHY.
978 * This is a function pointer entry point only called by
979 * reset routines.
980 **/
981static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw)
982{
983 u32 fwsm;
984
985 fwsm = er32(FWSM);
986
987 return (fwsm & E1000_ICH_FWSM_RSPCIPHY) ? 0 : E1000_BLK_PHY_RESET;
988}
989
990/**
Bruce Allan8395ae82010-09-22 17:15:08 +0000991 * e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states
992 * @hw: pointer to the HW structure
993 *
994 * Assumes semaphore already acquired.
995 *
996 **/
997static s32 e1000_write_smbus_addr(struct e1000_hw *hw)
998{
999 u16 phy_data;
1000 u32 strap = er32(STRAP);
1001 s32 ret_val = 0;
1002
1003 strap &= E1000_STRAP_SMBUS_ADDRESS_MASK;
1004
1005 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data);
1006 if (ret_val)
1007 goto out;
1008
1009 phy_data &= ~HV_SMB_ADDR_MASK;
1010 phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT);
1011 phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;
1012 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data);
1013
1014out:
1015 return ret_val;
1016}
1017
1018/**
Bruce Allanf523d212009-10-29 13:45:45 +00001019 * e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration
1020 * @hw: pointer to the HW structure
1021 *
1022 * SW should configure the LCD from the NVM extended configuration region
1023 * as a workaround for certain parts.
1024 **/
1025static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw)
1026{
1027 struct e1000_phy_info *phy = &hw->phy;
1028 u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask;
Bruce Allan8b802a72010-05-10 15:01:10 +00001029 s32 ret_val = 0;
Bruce Allanf523d212009-10-29 13:45:45 +00001030 u16 word_addr, reg_data, reg_addr, phy_page = 0;
1031
Bruce Allanf523d212009-10-29 13:45:45 +00001032 /*
1033 * Initialize the PHY from the NVM on ICH platforms. This
1034 * is needed due to an issue where the NVM configuration is
1035 * not properly autoloaded after power transitions.
1036 * Therefore, after each PHY reset, we will load the
1037 * configuration data out of the NVM manually.
1038 */
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001039 switch (hw->mac.type) {
1040 case e1000_ich8lan:
1041 if (phy->type != e1000_phy_igp_3)
1042 return ret_val;
1043
Bruce Allan5f3eed62010-09-22 17:15:54 +00001044 if ((hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_AMT) ||
1045 (hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_C)) {
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001046 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG;
1047 break;
1048 }
1049 /* Fall-thru */
1050 case e1000_pchlan:
Bruce Alland3738bb2010-06-16 13:27:28 +00001051 case e1000_pch2lan:
Bruce Allan8b802a72010-05-10 15:01:10 +00001052 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M;
Bruce Allan3f0c16e2010-06-16 13:26:17 +00001053 break;
1054 default:
1055 return ret_val;
1056 }
1057
1058 ret_val = hw->phy.ops.acquire(hw);
1059 if (ret_val)
1060 return ret_val;
Bruce Allanf523d212009-10-29 13:45:45 +00001061
Bruce Allan8b802a72010-05-10 15:01:10 +00001062 data = er32(FEXTNVM);
1063 if (!(data & sw_cfg_mask))
1064 goto out;
Bruce Allanf523d212009-10-29 13:45:45 +00001065
Bruce Allan8b802a72010-05-10 15:01:10 +00001066 /*
1067 * Make sure HW does not configure LCD from PHY
1068 * extended configuration before SW configuration
1069 */
1070 data = er32(EXTCNF_CTRL);
Bruce Alland3738bb2010-06-16 13:27:28 +00001071 if (!(hw->mac.type == e1000_pch2lan)) {
1072 if (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE)
1073 goto out;
1074 }
Bruce Allanf523d212009-10-29 13:45:45 +00001075
Bruce Allan8b802a72010-05-10 15:01:10 +00001076 cnf_size = er32(EXTCNF_SIZE);
1077 cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK;
1078 cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT;
1079 if (!cnf_size)
1080 goto out;
1081
1082 cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK;
1083 cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT;
1084
Bruce Allan87fb7412010-09-22 17:15:33 +00001085 if ((!(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE) &&
1086 (hw->mac.type == e1000_pchlan)) ||
1087 (hw->mac.type == e1000_pch2lan)) {
Bruce Allanf523d212009-10-29 13:45:45 +00001088 /*
Bruce Allan8b802a72010-05-10 15:01:10 +00001089 * HW configures the SMBus address and LEDs when the
1090 * OEM and LCD Write Enable bits are set in the NVM.
1091 * When both NVM bits are cleared, SW will configure
1092 * them instead.
Bruce Allanf523d212009-10-29 13:45:45 +00001093 */
Bruce Allan8395ae82010-09-22 17:15:08 +00001094 ret_val = e1000_write_smbus_addr(hw);
Bruce Allan8b802a72010-05-10 15:01:10 +00001095 if (ret_val)
Bruce Allanf523d212009-10-29 13:45:45 +00001096 goto out;
1097
Bruce Allan8b802a72010-05-10 15:01:10 +00001098 data = er32(LEDCTL);
1099 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG,
1100 (u16)data);
1101 if (ret_val)
1102 goto out;
1103 }
1104
1105 /* Configure LCD from extended configuration region. */
1106
1107 /* cnf_base_addr is in DWORD */
1108 word_addr = (u16)(cnf_base_addr << 1);
1109
1110 for (i = 0; i < cnf_size; i++) {
1111 ret_val = e1000_read_nvm(hw, (word_addr + i * 2), 1,
1112 &reg_data);
1113 if (ret_val)
Bruce Allanf523d212009-10-29 13:45:45 +00001114 goto out;
1115
Bruce Allan8b802a72010-05-10 15:01:10 +00001116 ret_val = e1000_read_nvm(hw, (word_addr + i * 2 + 1),
1117 1, &reg_addr);
1118 if (ret_val)
1119 goto out;
Bruce Allanf523d212009-10-29 13:45:45 +00001120
Bruce Allan8b802a72010-05-10 15:01:10 +00001121 /* Save off the PHY page for future writes. */
1122 if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) {
1123 phy_page = reg_data;
1124 continue;
Bruce Allanf523d212009-10-29 13:45:45 +00001125 }
Bruce Allanf523d212009-10-29 13:45:45 +00001126
Bruce Allan8b802a72010-05-10 15:01:10 +00001127 reg_addr &= PHY_REG_MASK;
1128 reg_addr |= phy_page;
Bruce Allanf523d212009-10-29 13:45:45 +00001129
Bruce Allan8b802a72010-05-10 15:01:10 +00001130 ret_val = phy->ops.write_reg_locked(hw, (u32)reg_addr,
1131 reg_data);
1132 if (ret_val)
1133 goto out;
Bruce Allanf523d212009-10-29 13:45:45 +00001134 }
1135
1136out:
Bruce Allan94d81862009-11-20 23:25:26 +00001137 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001138 return ret_val;
1139}
1140
1141/**
Bruce Allan1d5846b2009-10-29 13:46:05 +00001142 * e1000_k1_gig_workaround_hv - K1 Si workaround
1143 * @hw: pointer to the HW structure
1144 * @link: link up bool flag
1145 *
1146 * If K1 is enabled for 1Gbps, the MAC might stall when transitioning
1147 * from a lower speed. This workaround disables K1 whenever link is at 1Gig
1148 * If link is down, the function will restore the default K1 setting located
1149 * in the NVM.
1150 **/
1151static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link)
1152{
1153 s32 ret_val = 0;
1154 u16 status_reg = 0;
1155 bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled;
1156
1157 if (hw->mac.type != e1000_pchlan)
1158 goto out;
1159
1160 /* Wrap the whole flow with the sw flag */
Bruce Allan94d81862009-11-20 23:25:26 +00001161 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001162 if (ret_val)
1163 goto out;
1164
1165 /* Disable K1 when link is 1Gbps, otherwise use the NVM setting */
1166 if (link) {
1167 if (hw->phy.type == e1000_phy_82578) {
Bruce Allan94d81862009-11-20 23:25:26 +00001168 ret_val = hw->phy.ops.read_reg_locked(hw, BM_CS_STATUS,
Bruce Allan1d5846b2009-10-29 13:46:05 +00001169 &status_reg);
1170 if (ret_val)
1171 goto release;
1172
1173 status_reg &= BM_CS_STATUS_LINK_UP |
1174 BM_CS_STATUS_RESOLVED |
1175 BM_CS_STATUS_SPEED_MASK;
1176
1177 if (status_reg == (BM_CS_STATUS_LINK_UP |
1178 BM_CS_STATUS_RESOLVED |
1179 BM_CS_STATUS_SPEED_1000))
1180 k1_enable = false;
1181 }
1182
1183 if (hw->phy.type == e1000_phy_82577) {
Bruce Allan94d81862009-11-20 23:25:26 +00001184 ret_val = hw->phy.ops.read_reg_locked(hw, HV_M_STATUS,
Bruce Allan1d5846b2009-10-29 13:46:05 +00001185 &status_reg);
1186 if (ret_val)
1187 goto release;
1188
1189 status_reg &= HV_M_STATUS_LINK_UP |
1190 HV_M_STATUS_AUTONEG_COMPLETE |
1191 HV_M_STATUS_SPEED_MASK;
1192
1193 if (status_reg == (HV_M_STATUS_LINK_UP |
1194 HV_M_STATUS_AUTONEG_COMPLETE |
1195 HV_M_STATUS_SPEED_1000))
1196 k1_enable = false;
1197 }
1198
1199 /* Link stall fix for link up */
Bruce Allan94d81862009-11-20 23:25:26 +00001200 ret_val = hw->phy.ops.write_reg_locked(hw, PHY_REG(770, 19),
Bruce Allan1d5846b2009-10-29 13:46:05 +00001201 0x0100);
1202 if (ret_val)
1203 goto release;
1204
1205 } else {
1206 /* Link stall fix for link down */
Bruce Allan94d81862009-11-20 23:25:26 +00001207 ret_val = hw->phy.ops.write_reg_locked(hw, PHY_REG(770, 19),
Bruce Allan1d5846b2009-10-29 13:46:05 +00001208 0x4100);
1209 if (ret_val)
1210 goto release;
1211 }
1212
1213 ret_val = e1000_configure_k1_ich8lan(hw, k1_enable);
1214
1215release:
Bruce Allan94d81862009-11-20 23:25:26 +00001216 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001217out:
1218 return ret_val;
1219}
1220
1221/**
1222 * e1000_configure_k1_ich8lan - Configure K1 power state
1223 * @hw: pointer to the HW structure
1224 * @enable: K1 state to configure
1225 *
1226 * Configure the K1 power state based on the provided parameter.
1227 * Assumes semaphore already acquired.
1228 *
1229 * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
1230 **/
Bruce Allanbb436b22009-11-20 23:24:11 +00001231s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable)
Bruce Allan1d5846b2009-10-29 13:46:05 +00001232{
1233 s32 ret_val = 0;
1234 u32 ctrl_reg = 0;
1235 u32 ctrl_ext = 0;
1236 u32 reg = 0;
1237 u16 kmrn_reg = 0;
1238
1239 ret_val = e1000e_read_kmrn_reg_locked(hw,
1240 E1000_KMRNCTRLSTA_K1_CONFIG,
1241 &kmrn_reg);
1242 if (ret_val)
1243 goto out;
1244
1245 if (k1_enable)
1246 kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE;
1247 else
1248 kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE;
1249
1250 ret_val = e1000e_write_kmrn_reg_locked(hw,
1251 E1000_KMRNCTRLSTA_K1_CONFIG,
1252 kmrn_reg);
1253 if (ret_val)
1254 goto out;
1255
1256 udelay(20);
1257 ctrl_ext = er32(CTRL_EXT);
1258 ctrl_reg = er32(CTRL);
1259
1260 reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
1261 reg |= E1000_CTRL_FRCSPD;
1262 ew32(CTRL, reg);
1263
1264 ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001265 e1e_flush();
Bruce Allan1d5846b2009-10-29 13:46:05 +00001266 udelay(20);
1267 ew32(CTRL, ctrl_reg);
1268 ew32(CTRL_EXT, ctrl_ext);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001269 e1e_flush();
Bruce Allan1d5846b2009-10-29 13:46:05 +00001270 udelay(20);
1271
1272out:
1273 return ret_val;
1274}
1275
1276/**
Bruce Allanf523d212009-10-29 13:45:45 +00001277 * e1000_oem_bits_config_ich8lan - SW-based LCD Configuration
1278 * @hw: pointer to the HW structure
1279 * @d0_state: boolean if entering d0 or d3 device state
1280 *
1281 * SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
1282 * collectively called OEM bits. The OEM Write Enable bit and SW Config bit
1283 * in NVM determines whether HW should configure LPLU and Gbe Disable.
1284 **/
1285static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state)
1286{
1287 s32 ret_val = 0;
1288 u32 mac_reg;
1289 u16 oem_reg;
1290
Bruce Alland3738bb2010-06-16 13:27:28 +00001291 if ((hw->mac.type != e1000_pch2lan) && (hw->mac.type != e1000_pchlan))
Bruce Allanf523d212009-10-29 13:45:45 +00001292 return ret_val;
1293
Bruce Allan94d81862009-11-20 23:25:26 +00001294 ret_val = hw->phy.ops.acquire(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001295 if (ret_val)
1296 return ret_val;
1297
Bruce Alland3738bb2010-06-16 13:27:28 +00001298 if (!(hw->mac.type == e1000_pch2lan)) {
1299 mac_reg = er32(EXTCNF_CTRL);
1300 if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)
1301 goto out;
1302 }
Bruce Allanf523d212009-10-29 13:45:45 +00001303
1304 mac_reg = er32(FEXTNVM);
1305 if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M))
1306 goto out;
1307
1308 mac_reg = er32(PHY_CTRL);
1309
Bruce Allan94d81862009-11-20 23:25:26 +00001310 ret_val = hw->phy.ops.read_reg_locked(hw, HV_OEM_BITS, &oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00001311 if (ret_val)
1312 goto out;
1313
1314 oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU);
1315
1316 if (d0_state) {
1317 if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE)
1318 oem_reg |= HV_OEM_BITS_GBE_DIS;
1319
1320 if (mac_reg & E1000_PHY_CTRL_D0A_LPLU)
1321 oem_reg |= HV_OEM_BITS_LPLU;
Bruce Allan03299e42011-09-30 08:07:05 +00001322
1323 /* Set Restart auto-neg to activate the bits */
1324 if (!e1000_check_reset_block(hw))
1325 oem_reg |= HV_OEM_BITS_RESTART_AN;
Bruce Allanf523d212009-10-29 13:45:45 +00001326 } else {
Bruce Allan03299e42011-09-30 08:07:05 +00001327 if (mac_reg & (E1000_PHY_CTRL_GBE_DISABLE |
1328 E1000_PHY_CTRL_NOND0A_GBE_DISABLE))
Bruce Allanf523d212009-10-29 13:45:45 +00001329 oem_reg |= HV_OEM_BITS_GBE_DIS;
1330
Bruce Allan03299e42011-09-30 08:07:05 +00001331 if (mac_reg & (E1000_PHY_CTRL_D0A_LPLU |
1332 E1000_PHY_CTRL_NOND0A_LPLU))
Bruce Allanf523d212009-10-29 13:45:45 +00001333 oem_reg |= HV_OEM_BITS_LPLU;
1334 }
Bruce Allan03299e42011-09-30 08:07:05 +00001335
Bruce Allan94d81862009-11-20 23:25:26 +00001336 ret_val = hw->phy.ops.write_reg_locked(hw, HV_OEM_BITS, oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00001337
1338out:
Bruce Allan94d81862009-11-20 23:25:26 +00001339 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00001340
1341 return ret_val;
1342}
1343
1344
1345/**
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001346 * e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode
1347 * @hw: pointer to the HW structure
1348 **/
1349static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw)
1350{
1351 s32 ret_val;
1352 u16 data;
1353
1354 ret_val = e1e_rphy(hw, HV_KMRN_MODE_CTRL, &data);
1355 if (ret_val)
1356 return ret_val;
1357
1358 data |= HV_KMRN_MDIO_SLOW;
1359
1360 ret_val = e1e_wphy(hw, HV_KMRN_MODE_CTRL, data);
1361
1362 return ret_val;
1363}
1364
1365/**
Bruce Allana4f58f52009-06-02 11:29:18 +00001366 * e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be
1367 * done after every PHY reset.
1368 **/
1369static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw)
1370{
1371 s32 ret_val = 0;
Bruce Allanbaf86c92010-01-13 01:53:08 +00001372 u16 phy_data;
Bruce Allana4f58f52009-06-02 11:29:18 +00001373
1374 if (hw->mac.type != e1000_pchlan)
1375 return ret_val;
1376
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001377 /* Set MDIO slow mode before any other MDIO access */
1378 if (hw->phy.type == e1000_phy_82577) {
1379 ret_val = e1000_set_mdio_slow_mode_hv(hw);
1380 if (ret_val)
1381 goto out;
1382 }
1383
Bruce Allana4f58f52009-06-02 11:29:18 +00001384 if (((hw->phy.type == e1000_phy_82577) &&
1385 ((hw->phy.revision == 1) || (hw->phy.revision == 2))) ||
1386 ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) {
1387 /* Disable generation of early preamble */
1388 ret_val = e1e_wphy(hw, PHY_REG(769, 25), 0x4431);
1389 if (ret_val)
1390 return ret_val;
1391
1392 /* Preamble tuning for SSC */
Bruce Allan1d2101a72011-07-22 06:21:56 +00001393 ret_val = e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, 0xA204);
Bruce Allana4f58f52009-06-02 11:29:18 +00001394 if (ret_val)
1395 return ret_val;
1396 }
1397
1398 if (hw->phy.type == e1000_phy_82578) {
1399 /*
1400 * Return registers to default by doing a soft reset then
1401 * writing 0x3140 to the control register.
1402 */
1403 if (hw->phy.revision < 2) {
1404 e1000e_phy_sw_reset(hw);
1405 ret_val = e1e_wphy(hw, PHY_CONTROL, 0x3140);
1406 }
1407 }
1408
1409 /* Select page 0 */
Bruce Allan94d81862009-11-20 23:25:26 +00001410 ret_val = hw->phy.ops.acquire(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00001411 if (ret_val)
1412 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001413
Bruce Allana4f58f52009-06-02 11:29:18 +00001414 hw->phy.addr = 1;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001415 ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001416 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001417 if (ret_val)
1418 goto out;
Bruce Allana4f58f52009-06-02 11:29:18 +00001419
Bruce Allan1d5846b2009-10-29 13:46:05 +00001420 /*
1421 * Configure the K1 Si workaround during phy reset assuming there is
1422 * link so that it disables K1 if link is in 1Gbps.
1423 */
1424 ret_val = e1000_k1_gig_workaround_hv(hw, true);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001425 if (ret_val)
1426 goto out;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001427
Bruce Allanbaf86c92010-01-13 01:53:08 +00001428 /* Workaround for link disconnects on a busy hub in half duplex */
1429 ret_val = hw->phy.ops.acquire(hw);
1430 if (ret_val)
1431 goto out;
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00001432 ret_val = hw->phy.ops.read_reg_locked(hw, BM_PORT_GEN_CFG, &phy_data);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001433 if (ret_val)
1434 goto release;
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00001435 ret_val = hw->phy.ops.write_reg_locked(hw, BM_PORT_GEN_CFG,
1436 phy_data & 0x00FF);
Bruce Allanbaf86c92010-01-13 01:53:08 +00001437release:
1438 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00001439out:
Bruce Allana4f58f52009-06-02 11:29:18 +00001440 return ret_val;
1441}
1442
1443/**
Bruce Alland3738bb2010-06-16 13:27:28 +00001444 * e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY
1445 * @hw: pointer to the HW structure
1446 **/
1447void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw)
1448{
1449 u32 mac_reg;
Bruce Allan2b6b1682011-05-13 07:20:09 +00001450 u16 i, phy_reg = 0;
1451 s32 ret_val;
1452
1453 ret_val = hw->phy.ops.acquire(hw);
1454 if (ret_val)
1455 return;
1456 ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
1457 if (ret_val)
1458 goto release;
Bruce Alland3738bb2010-06-16 13:27:28 +00001459
1460 /* Copy both RAL/H (rar_entry_count) and SHRAL/H (+4) to PHY */
1461 for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
1462 mac_reg = er32(RAL(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00001463 hw->phy.ops.write_reg_page(hw, BM_RAR_L(i),
1464 (u16)(mac_reg & 0xFFFF));
1465 hw->phy.ops.write_reg_page(hw, BM_RAR_M(i),
1466 (u16)((mac_reg >> 16) & 0xFFFF));
1467
Bruce Alland3738bb2010-06-16 13:27:28 +00001468 mac_reg = er32(RAH(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00001469 hw->phy.ops.write_reg_page(hw, BM_RAR_H(i),
1470 (u16)(mac_reg & 0xFFFF));
1471 hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i),
1472 (u16)((mac_reg & E1000_RAH_AV)
1473 >> 16));
Bruce Alland3738bb2010-06-16 13:27:28 +00001474 }
Bruce Allan2b6b1682011-05-13 07:20:09 +00001475
1476 e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);
1477
1478release:
1479 hw->phy.ops.release(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +00001480}
1481
Bruce Alland3738bb2010-06-16 13:27:28 +00001482/**
1483 * e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation
1484 * with 82579 PHY
1485 * @hw: pointer to the HW structure
1486 * @enable: flag to enable/disable workaround when enabling/disabling jumbos
1487 **/
1488s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable)
1489{
1490 s32 ret_val = 0;
1491 u16 phy_reg, data;
1492 u32 mac_reg;
1493 u16 i;
1494
1495 if (hw->mac.type != e1000_pch2lan)
1496 goto out;
1497
1498 /* disable Rx path while enabling/disabling workaround */
1499 e1e_rphy(hw, PHY_REG(769, 20), &phy_reg);
1500 ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg | (1 << 14));
1501 if (ret_val)
1502 goto out;
1503
1504 if (enable) {
1505 /*
1506 * Write Rx addresses (rar_entry_count for RAL/H, +4 for
1507 * SHRAL/H) and initial CRC values to the MAC
1508 */
1509 for (i = 0; i < (hw->mac.rar_entry_count + 4); i++) {
1510 u8 mac_addr[ETH_ALEN] = {0};
1511 u32 addr_high, addr_low;
1512
1513 addr_high = er32(RAH(i));
1514 if (!(addr_high & E1000_RAH_AV))
1515 continue;
1516 addr_low = er32(RAL(i));
1517 mac_addr[0] = (addr_low & 0xFF);
1518 mac_addr[1] = ((addr_low >> 8) & 0xFF);
1519 mac_addr[2] = ((addr_low >> 16) & 0xFF);
1520 mac_addr[3] = ((addr_low >> 24) & 0xFF);
1521 mac_addr[4] = (addr_high & 0xFF);
1522 mac_addr[5] = ((addr_high >> 8) & 0xFF);
1523
Bruce Allanfe46f582011-01-06 14:29:51 +00001524 ew32(PCH_RAICC(i), ~ether_crc_le(ETH_ALEN, mac_addr));
Bruce Alland3738bb2010-06-16 13:27:28 +00001525 }
1526
1527 /* Write Rx addresses to the PHY */
1528 e1000_copy_rx_addrs_to_phy_ich8lan(hw);
1529
1530 /* Enable jumbo frame workaround in the MAC */
1531 mac_reg = er32(FFLT_DBG);
1532 mac_reg &= ~(1 << 14);
1533 mac_reg |= (7 << 15);
1534 ew32(FFLT_DBG, mac_reg);
1535
1536 mac_reg = er32(RCTL);
1537 mac_reg |= E1000_RCTL_SECRC;
1538 ew32(RCTL, mac_reg);
1539
1540 ret_val = e1000e_read_kmrn_reg(hw,
1541 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1542 &data);
1543 if (ret_val)
1544 goto out;
1545 ret_val = e1000e_write_kmrn_reg(hw,
1546 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1547 data | (1 << 0));
1548 if (ret_val)
1549 goto out;
1550 ret_val = e1000e_read_kmrn_reg(hw,
1551 E1000_KMRNCTRLSTA_HD_CTRL,
1552 &data);
1553 if (ret_val)
1554 goto out;
1555 data &= ~(0xF << 8);
1556 data |= (0xB << 8);
1557 ret_val = e1000e_write_kmrn_reg(hw,
1558 E1000_KMRNCTRLSTA_HD_CTRL,
1559 data);
1560 if (ret_val)
1561 goto out;
1562
1563 /* Enable jumbo frame workaround in the PHY */
Bruce Alland3738bb2010-06-16 13:27:28 +00001564 e1e_rphy(hw, PHY_REG(769, 23), &data);
1565 data &= ~(0x7F << 5);
1566 data |= (0x37 << 5);
1567 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
1568 if (ret_val)
1569 goto out;
1570 e1e_rphy(hw, PHY_REG(769, 16), &data);
1571 data &= ~(1 << 13);
Bruce Alland3738bb2010-06-16 13:27:28 +00001572 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
1573 if (ret_val)
1574 goto out;
1575 e1e_rphy(hw, PHY_REG(776, 20), &data);
1576 data &= ~(0x3FF << 2);
1577 data |= (0x1A << 2);
1578 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
1579 if (ret_val)
1580 goto out;
1581 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0xFE00);
1582 if (ret_val)
1583 goto out;
1584 e1e_rphy(hw, HV_PM_CTRL, &data);
1585 ret_val = e1e_wphy(hw, HV_PM_CTRL, data | (1 << 10));
1586 if (ret_val)
1587 goto out;
1588 } else {
1589 /* Write MAC register values back to h/w defaults */
1590 mac_reg = er32(FFLT_DBG);
1591 mac_reg &= ~(0xF << 14);
1592 ew32(FFLT_DBG, mac_reg);
1593
1594 mac_reg = er32(RCTL);
1595 mac_reg &= ~E1000_RCTL_SECRC;
Bruce Allana1ce6472010-09-22 17:16:40 +00001596 ew32(RCTL, mac_reg);
Bruce Alland3738bb2010-06-16 13:27:28 +00001597
1598 ret_val = e1000e_read_kmrn_reg(hw,
1599 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1600 &data);
1601 if (ret_val)
1602 goto out;
1603 ret_val = e1000e_write_kmrn_reg(hw,
1604 E1000_KMRNCTRLSTA_CTRL_OFFSET,
1605 data & ~(1 << 0));
1606 if (ret_val)
1607 goto out;
1608 ret_val = e1000e_read_kmrn_reg(hw,
1609 E1000_KMRNCTRLSTA_HD_CTRL,
1610 &data);
1611 if (ret_val)
1612 goto out;
1613 data &= ~(0xF << 8);
1614 data |= (0xB << 8);
1615 ret_val = e1000e_write_kmrn_reg(hw,
1616 E1000_KMRNCTRLSTA_HD_CTRL,
1617 data);
1618 if (ret_val)
1619 goto out;
1620
1621 /* Write PHY register values back to h/w defaults */
Bruce Alland3738bb2010-06-16 13:27:28 +00001622 e1e_rphy(hw, PHY_REG(769, 23), &data);
1623 data &= ~(0x7F << 5);
1624 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
1625 if (ret_val)
1626 goto out;
1627 e1e_rphy(hw, PHY_REG(769, 16), &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00001628 data |= (1 << 13);
1629 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
1630 if (ret_val)
1631 goto out;
1632 e1e_rphy(hw, PHY_REG(776, 20), &data);
1633 data &= ~(0x3FF << 2);
1634 data |= (0x8 << 2);
1635 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
1636 if (ret_val)
1637 goto out;
1638 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0x7E00);
1639 if (ret_val)
1640 goto out;
1641 e1e_rphy(hw, HV_PM_CTRL, &data);
1642 ret_val = e1e_wphy(hw, HV_PM_CTRL, data & ~(1 << 10));
1643 if (ret_val)
1644 goto out;
1645 }
1646
1647 /* re-enable Rx path after enabling/disabling workaround */
1648 ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg & ~(1 << 14));
1649
1650out:
1651 return ret_val;
1652}
1653
1654/**
1655 * e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be
1656 * done after every PHY reset.
1657 **/
1658static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw)
1659{
1660 s32 ret_val = 0;
1661
1662 if (hw->mac.type != e1000_pch2lan)
1663 goto out;
1664
1665 /* Set MDIO slow mode before any other MDIO access */
1666 ret_val = e1000_set_mdio_slow_mode_hv(hw);
1667
1668out:
1669 return ret_val;
1670}
1671
1672/**
Bruce Allan831bd2e2010-09-22 17:16:18 +00001673 * e1000_k1_gig_workaround_lv - K1 Si workaround
1674 * @hw: pointer to the HW structure
1675 *
1676 * Workaround to set the K1 beacon duration for 82579 parts
1677 **/
1678static s32 e1000_k1_workaround_lv(struct e1000_hw *hw)
1679{
1680 s32 ret_val = 0;
1681 u16 status_reg = 0;
1682 u32 mac_reg;
Bruce Allan0ed013e2011-07-29 05:52:56 +00001683 u16 phy_reg;
Bruce Allan831bd2e2010-09-22 17:16:18 +00001684
1685 if (hw->mac.type != e1000_pch2lan)
1686 goto out;
1687
1688 /* Set K1 beacon duration based on 1Gbps speed or otherwise */
1689 ret_val = e1e_rphy(hw, HV_M_STATUS, &status_reg);
1690 if (ret_val)
1691 goto out;
1692
1693 if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE))
1694 == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) {
1695 mac_reg = er32(FEXTNVM4);
1696 mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;
1697
Bruce Allan0ed013e2011-07-29 05:52:56 +00001698 ret_val = e1e_rphy(hw, I82579_LPI_CTRL, &phy_reg);
1699 if (ret_val)
1700 goto out;
Bruce Allan831bd2e2010-09-22 17:16:18 +00001701
Bruce Allan0ed013e2011-07-29 05:52:56 +00001702 if (status_reg & HV_M_STATUS_SPEED_1000) {
1703 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_8USEC;
1704 phy_reg &= ~I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
1705 } else {
1706 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC;
1707 phy_reg |= I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT;
1708 }
Bruce Allan831bd2e2010-09-22 17:16:18 +00001709 ew32(FEXTNVM4, mac_reg);
Bruce Allan0ed013e2011-07-29 05:52:56 +00001710 ret_val = e1e_wphy(hw, I82579_LPI_CTRL, phy_reg);
Bruce Allan831bd2e2010-09-22 17:16:18 +00001711 }
1712
1713out:
1714 return ret_val;
1715}
1716
1717/**
Bruce Allan605c82b2010-09-22 17:17:01 +00001718 * e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware
1719 * @hw: pointer to the HW structure
1720 * @gate: boolean set to true to gate, false to ungate
1721 *
1722 * Gate/ungate the automatic PHY configuration via hardware; perform
1723 * the configuration via software instead.
1724 **/
1725static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate)
1726{
1727 u32 extcnf_ctrl;
1728
1729 if (hw->mac.type != e1000_pch2lan)
1730 return;
1731
1732 extcnf_ctrl = er32(EXTCNF_CTRL);
1733
1734 if (gate)
1735 extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG;
1736 else
1737 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG;
1738
1739 ew32(EXTCNF_CTRL, extcnf_ctrl);
1740 return;
1741}
1742
1743/**
Bruce Allanfc0c7762009-07-01 13:27:55 +00001744 * e1000_lan_init_done_ich8lan - Check for PHY config completion
1745 * @hw: pointer to the HW structure
1746 *
1747 * Check the appropriate indication the MAC has finished configuring the
1748 * PHY after a software reset.
1749 **/
1750static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw)
1751{
1752 u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT;
1753
1754 /* Wait for basic configuration completes before proceeding */
1755 do {
1756 data = er32(STATUS);
1757 data &= E1000_STATUS_LAN_INIT_DONE;
1758 udelay(100);
1759 } while ((!data) && --loop);
1760
1761 /*
1762 * If basic configuration is incomplete before the above loop
1763 * count reaches 0, loading the configuration from NVM will
1764 * leave the PHY in a bad state possibly resulting in no link.
1765 */
1766 if (loop == 0)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001767 e_dbg("LAN_INIT_DONE not set, increase timeout\n");
Bruce Allanfc0c7762009-07-01 13:27:55 +00001768
1769 /* Clear the Init Done bit for the next init event */
1770 data = er32(STATUS);
1771 data &= ~E1000_STATUS_LAN_INIT_DONE;
1772 ew32(STATUS, data);
1773}
1774
1775/**
Bruce Allane98cac42010-05-10 15:02:32 +00001776 * e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset
Auke Kokbc7f75f2007-09-17 12:30:59 -07001777 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -07001778 **/
Bruce Allane98cac42010-05-10 15:02:32 +00001779static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001780{
Bruce Allanf523d212009-10-29 13:45:45 +00001781 s32 ret_val = 0;
1782 u16 reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001783
Bruce Allane98cac42010-05-10 15:02:32 +00001784 if (e1000_check_reset_block(hw))
1785 goto out;
Bruce Allanfc0c7762009-07-01 13:27:55 +00001786
Bruce Allan5f3eed62010-09-22 17:15:54 +00001787 /* Allow time for h/w to get to quiescent state after reset */
Bruce Allan1bba4382011-03-19 00:27:20 +00001788 usleep_range(10000, 20000);
Bruce Allan5f3eed62010-09-22 17:15:54 +00001789
Bruce Allanfddaa1a2010-01-13 01:52:49 +00001790 /* Perform any necessary post-reset workarounds */
Bruce Allane98cac42010-05-10 15:02:32 +00001791 switch (hw->mac.type) {
1792 case e1000_pchlan:
Bruce Allana4f58f52009-06-02 11:29:18 +00001793 ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
1794 if (ret_val)
Bruce Allane98cac42010-05-10 15:02:32 +00001795 goto out;
1796 break;
Bruce Alland3738bb2010-06-16 13:27:28 +00001797 case e1000_pch2lan:
1798 ret_val = e1000_lv_phy_workarounds_ich8lan(hw);
1799 if (ret_val)
1800 goto out;
1801 break;
Bruce Allane98cac42010-05-10 15:02:32 +00001802 default:
1803 break;
Bruce Allana4f58f52009-06-02 11:29:18 +00001804 }
1805
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00001806 /* Clear the host wakeup bit after lcd reset */
1807 if (hw->mac.type >= e1000_pchlan) {
1808 e1e_rphy(hw, BM_PORT_GEN_CFG, &reg);
1809 reg &= ~BM_WUC_HOST_WU_BIT;
1810 e1e_wphy(hw, BM_PORT_GEN_CFG, reg);
1811 }
Bruce Allandb2932e2009-10-26 11:22:47 +00001812
Bruce Allanf523d212009-10-29 13:45:45 +00001813 /* Configure the LCD with the extended configuration region in NVM */
1814 ret_val = e1000_sw_lcd_config_ich8lan(hw);
1815 if (ret_val)
1816 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001817
Bruce Allanf523d212009-10-29 13:45:45 +00001818 /* Configure the LCD with the OEM bits in NVM */
Bruce Allane98cac42010-05-10 15:02:32 +00001819 ret_val = e1000_oem_bits_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001820
Bruce Allan1effb452011-02-25 06:58:03 +00001821 if (hw->mac.type == e1000_pch2lan) {
1822 /* Ungate automatic PHY configuration on non-managed 82579 */
1823 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan1bba4382011-03-19 00:27:20 +00001824 usleep_range(10000, 20000);
Bruce Allan1effb452011-02-25 06:58:03 +00001825 e1000_gate_hw_phy_config_ich8lan(hw, false);
1826 }
1827
1828 /* Set EEE LPI Update Timer to 200usec */
1829 ret_val = hw->phy.ops.acquire(hw);
1830 if (ret_val)
1831 goto out;
1832 ret_val = hw->phy.ops.write_reg_locked(hw, I82579_EMI_ADDR,
1833 I82579_LPI_UPDATE_TIMER);
1834 if (ret_val)
1835 goto release;
1836 ret_val = hw->phy.ops.write_reg_locked(hw, I82579_EMI_DATA,
1837 0x1387);
1838release:
1839 hw->phy.ops.release(hw);
Bruce Allan605c82b2010-09-22 17:17:01 +00001840 }
1841
Bruce Allanf523d212009-10-29 13:45:45 +00001842out:
Bruce Allane98cac42010-05-10 15:02:32 +00001843 return ret_val;
1844}
1845
1846/**
1847 * e1000_phy_hw_reset_ich8lan - Performs a PHY reset
1848 * @hw: pointer to the HW structure
1849 *
1850 * Resets the PHY
1851 * This is a function pointer entry point called by drivers
1852 * or other shared routines.
1853 **/
1854static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw)
1855{
1856 s32 ret_val = 0;
1857
Bruce Allan605c82b2010-09-22 17:17:01 +00001858 /* Gate automatic PHY configuration by hardware on non-managed 82579 */
1859 if ((hw->mac.type == e1000_pch2lan) &&
1860 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
1861 e1000_gate_hw_phy_config_ich8lan(hw, true);
1862
Bruce Allane98cac42010-05-10 15:02:32 +00001863 ret_val = e1000e_phy_hw_reset_generic(hw);
1864 if (ret_val)
1865 goto out;
1866
1867 ret_val = e1000_post_phy_reset_ich8lan(hw);
1868
1869out:
1870 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001871}
1872
1873/**
Bruce Allanfa2ce132009-10-26 11:23:25 +00001874 * e1000_set_lplu_state_pchlan - Set Low Power Link Up state
1875 * @hw: pointer to the HW structure
1876 * @active: true to enable LPLU, false to disable
1877 *
1878 * Sets the LPLU state according to the active flag. For PCH, if OEM write
1879 * bit are disabled in the NVM, writing the LPLU bits in the MAC will not set
1880 * the phy speed. This function will manually set the LPLU bit and restart
1881 * auto-neg as hw would do. D3 and D0 LPLU will call the same function
1882 * since it configures the same bit.
1883 **/
1884static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active)
1885{
1886 s32 ret_val = 0;
1887 u16 oem_reg;
1888
1889 ret_val = e1e_rphy(hw, HV_OEM_BITS, &oem_reg);
1890 if (ret_val)
1891 goto out;
1892
1893 if (active)
1894 oem_reg |= HV_OEM_BITS_LPLU;
1895 else
1896 oem_reg &= ~HV_OEM_BITS_LPLU;
1897
1898 oem_reg |= HV_OEM_BITS_RESTART_AN;
1899 ret_val = e1e_wphy(hw, HV_OEM_BITS, oem_reg);
1900
1901out:
1902 return ret_val;
1903}
1904
1905/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001906 * e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state
1907 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00001908 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07001909 *
1910 * Sets the LPLU D0 state according to the active flag. When
1911 * activating LPLU this function also disables smart speed
1912 * and vice versa. LPLU will not be activated unless the
1913 * device autonegotiation advertisement meets standards of
1914 * either 10 or 10/100 or 10/100/1000 at all duplexes.
1915 * This is a function pointer entry point only called by
1916 * PHY setup routines.
1917 **/
1918static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
1919{
1920 struct e1000_phy_info *phy = &hw->phy;
1921 u32 phy_ctrl;
1922 s32 ret_val = 0;
1923 u16 data;
1924
Bruce Allan97ac8ca2008-04-29 09:16:05 -07001925 if (phy->type == e1000_phy_ife)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001926 return ret_val;
1927
1928 phy_ctrl = er32(PHY_CTRL);
1929
1930 if (active) {
1931 phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU;
1932 ew32(PHY_CTRL, phy_ctrl);
1933
Bruce Allan60f12922009-07-01 13:28:14 +00001934 if (phy->type != e1000_phy_igp_3)
1935 return 0;
1936
Bruce Allanad680762008-03-28 09:15:03 -07001937 /*
1938 * Call gig speed drop workaround on LPLU before accessing
1939 * any PHY registers
1940 */
Bruce Allan60f12922009-07-01 13:28:14 +00001941 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001942 e1000e_gig_downshift_workaround_ich8lan(hw);
1943
1944 /* When LPLU is enabled, we should disable SmartSpeed */
1945 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
1946 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
1947 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
1948 if (ret_val)
1949 return ret_val;
1950 } else {
1951 phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU;
1952 ew32(PHY_CTRL, phy_ctrl);
1953
Bruce Allan60f12922009-07-01 13:28:14 +00001954 if (phy->type != e1000_phy_igp_3)
1955 return 0;
1956
Bruce Allanad680762008-03-28 09:15:03 -07001957 /*
1958 * LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07001959 * during Dx states where the power conservation is most
1960 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07001961 * SmartSpeed, so performance is maintained.
1962 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07001963 if (phy->smart_speed == e1000_smart_speed_on) {
1964 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001965 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001966 if (ret_val)
1967 return ret_val;
1968
1969 data |= IGP01E1000_PSCFR_SMART_SPEED;
1970 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001971 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001972 if (ret_val)
1973 return ret_val;
1974 } else if (phy->smart_speed == e1000_smart_speed_off) {
1975 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001976 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001977 if (ret_val)
1978 return ret_val;
1979
1980 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
1981 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07001982 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001983 if (ret_val)
1984 return ret_val;
1985 }
1986 }
1987
1988 return 0;
1989}
1990
1991/**
1992 * e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state
1993 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00001994 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07001995 *
1996 * Sets the LPLU D3 state according to the active flag. When
1997 * activating LPLU this function also disables smart speed
1998 * and vice versa. LPLU will not be activated unless the
1999 * device autonegotiation advertisement meets standards of
2000 * either 10 or 10/100 or 10/100/1000 at all duplexes.
2001 * This is a function pointer entry point only called by
2002 * PHY setup routines.
2003 **/
2004static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
2005{
2006 struct e1000_phy_info *phy = &hw->phy;
2007 u32 phy_ctrl;
2008 s32 ret_val;
2009 u16 data;
2010
2011 phy_ctrl = er32(PHY_CTRL);
2012
2013 if (!active) {
2014 phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU;
2015 ew32(PHY_CTRL, phy_ctrl);
Bruce Allan60f12922009-07-01 13:28:14 +00002016
2017 if (phy->type != e1000_phy_igp_3)
2018 return 0;
2019
Bruce Allanad680762008-03-28 09:15:03 -07002020 /*
2021 * LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07002022 * during Dx states where the power conservation is most
2023 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07002024 * SmartSpeed, so performance is maintained.
2025 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002026 if (phy->smart_speed == e1000_smart_speed_on) {
Bruce Allanad680762008-03-28 09:15:03 -07002027 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2028 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002029 if (ret_val)
2030 return ret_val;
2031
2032 data |= IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07002033 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2034 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002035 if (ret_val)
2036 return ret_val;
2037 } else if (phy->smart_speed == e1000_smart_speed_off) {
Bruce Allanad680762008-03-28 09:15:03 -07002038 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2039 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002040 if (ret_val)
2041 return ret_val;
2042
2043 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07002044 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
2045 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002046 if (ret_val)
2047 return ret_val;
2048 }
2049 } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
2050 (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
2051 (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
2052 phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU;
2053 ew32(PHY_CTRL, phy_ctrl);
2054
Bruce Allan60f12922009-07-01 13:28:14 +00002055 if (phy->type != e1000_phy_igp_3)
2056 return 0;
2057
Bruce Allanad680762008-03-28 09:15:03 -07002058 /*
2059 * Call gig speed drop workaround on LPLU before accessing
2060 * any PHY registers
2061 */
Bruce Allan60f12922009-07-01 13:28:14 +00002062 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002063 e1000e_gig_downshift_workaround_ich8lan(hw);
2064
2065 /* When LPLU is enabled, we should disable SmartSpeed */
Bruce Allanad680762008-03-28 09:15:03 -07002066 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002067 if (ret_val)
2068 return ret_val;
2069
2070 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07002071 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002072 }
2073
2074 return 0;
2075}
2076
2077/**
Bruce Allanf4187b52008-08-26 18:36:50 -07002078 * e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1
2079 * @hw: pointer to the HW structure
2080 * @bank: pointer to the variable that returns the active bank
2081 *
2082 * Reads signature byte from the NVM using the flash access registers.
Bruce Allane2434552008-11-21 17:02:41 -08002083 * Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank.
Bruce Allanf4187b52008-08-26 18:36:50 -07002084 **/
2085static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank)
2086{
Bruce Allane2434552008-11-21 17:02:41 -08002087 u32 eecd;
Bruce Allanf4187b52008-08-26 18:36:50 -07002088 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allanf4187b52008-08-26 18:36:50 -07002089 u32 bank1_offset = nvm->flash_bank_size * sizeof(u16);
2090 u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1;
Bruce Allane2434552008-11-21 17:02:41 -08002091 u8 sig_byte = 0;
2092 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07002093
Bruce Allane2434552008-11-21 17:02:41 -08002094 switch (hw->mac.type) {
2095 case e1000_ich8lan:
2096 case e1000_ich9lan:
2097 eecd = er32(EECD);
2098 if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) ==
2099 E1000_EECD_SEC1VAL_VALID_MASK) {
2100 if (eecd & E1000_EECD_SEC1VAL)
Bruce Allanf4187b52008-08-26 18:36:50 -07002101 *bank = 1;
Bruce Allane2434552008-11-21 17:02:41 -08002102 else
2103 *bank = 0;
2104
2105 return 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07002106 }
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002107 e_dbg("Unable to determine valid NVM bank via EEC - "
Bruce Allane2434552008-11-21 17:02:41 -08002108 "reading flash signature\n");
2109 /* fall-thru */
2110 default:
2111 /* set bank to 0 in case flash read fails */
2112 *bank = 0;
2113
2114 /* Check bank 0 */
2115 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset,
2116 &sig_byte);
2117 if (ret_val)
2118 return ret_val;
2119 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
2120 E1000_ICH_NVM_SIG_VALUE) {
2121 *bank = 0;
2122 return 0;
2123 }
2124
2125 /* Check bank 1 */
2126 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset +
2127 bank1_offset,
2128 &sig_byte);
2129 if (ret_val)
2130 return ret_val;
2131 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
2132 E1000_ICH_NVM_SIG_VALUE) {
2133 *bank = 1;
2134 return 0;
2135 }
2136
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002137 e_dbg("ERROR: No valid NVM bank present\n");
Bruce Allane2434552008-11-21 17:02:41 -08002138 return -E1000_ERR_NVM;
Bruce Allanf4187b52008-08-26 18:36:50 -07002139 }
2140
2141 return 0;
2142}
2143
2144/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002145 * e1000_read_nvm_ich8lan - Read word(s) from the NVM
2146 * @hw: pointer to the HW structure
2147 * @offset: The offset (in bytes) of the word(s) to read.
2148 * @words: Size of data to read in words
2149 * @data: Pointer to the word(s) to read at offset.
2150 *
2151 * Reads a word(s) from the NVM using the flash access registers.
2152 **/
2153static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
2154 u16 *data)
2155{
2156 struct e1000_nvm_info *nvm = &hw->nvm;
2157 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
2158 u32 act_offset;
Bruce Allan148675a2009-08-07 07:41:56 +00002159 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07002160 u32 bank = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002161 u16 i, word;
2162
2163 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
2164 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002165 e_dbg("nvm parameter(s) out of bounds\n");
Bruce Allanca15df52009-10-26 11:23:43 +00002166 ret_val = -E1000_ERR_NVM;
2167 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002168 }
2169
Bruce Allan94d81862009-11-20 23:25:26 +00002170 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002171
Bruce Allanf4187b52008-08-26 18:36:50 -07002172 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allan148675a2009-08-07 07:41:56 +00002173 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002174 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00002175 bank = 0;
2176 }
Bruce Allanf4187b52008-08-26 18:36:50 -07002177
2178 act_offset = (bank) ? nvm->flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002179 act_offset += offset;
2180
Bruce Allan148675a2009-08-07 07:41:56 +00002181 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002182 for (i = 0; i < words; i++) {
Bruce Allanb9e06f72011-07-22 06:21:41 +00002183 if (dev_spec->shadow_ram[offset+i].modified) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002184 data[i] = dev_spec->shadow_ram[offset+i].value;
2185 } else {
2186 ret_val = e1000_read_flash_word_ich8lan(hw,
2187 act_offset + i,
2188 &word);
2189 if (ret_val)
2190 break;
2191 data[i] = word;
2192 }
2193 }
2194
Bruce Allan94d81862009-11-20 23:25:26 +00002195 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002196
Bruce Allane2434552008-11-21 17:02:41 -08002197out:
2198 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002199 e_dbg("NVM read error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08002200
Auke Kokbc7f75f2007-09-17 12:30:59 -07002201 return ret_val;
2202}
2203
2204/**
2205 * e1000_flash_cycle_init_ich8lan - Initialize flash
2206 * @hw: pointer to the HW structure
2207 *
2208 * This function does initial flash setup so that a new read/write/erase cycle
2209 * can be started.
2210 **/
2211static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
2212{
2213 union ich8_hws_flash_status hsfsts;
2214 s32 ret_val = -E1000_ERR_NVM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002215
2216 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2217
2218 /* Check if the flash descriptor is valid */
2219 if (hsfsts.hsf_status.fldesvalid == 0) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002220 e_dbg("Flash descriptor invalid. "
Joe Perches2c73e1f2010-03-26 20:16:59 +00002221 "SW Sequencing must be used.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002222 return -E1000_ERR_NVM;
2223 }
2224
2225 /* Clear FCERR and DAEL in hw status by writing 1 */
2226 hsfsts.hsf_status.flcerr = 1;
2227 hsfsts.hsf_status.dael = 1;
2228
2229 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2230
Bruce Allanad680762008-03-28 09:15:03 -07002231 /*
2232 * Either we should have a hardware SPI cycle in progress
Auke Kokbc7f75f2007-09-17 12:30:59 -07002233 * bit to check against, in order to start a new cycle or
2234 * FDONE bit should be changed in the hardware so that it
Auke Kok489815c2008-02-21 15:11:07 -08002235 * is 1 after hardware reset, which can then be used as an
Auke Kokbc7f75f2007-09-17 12:30:59 -07002236 * indication whether a cycle is in progress or has been
2237 * completed.
2238 */
2239
2240 if (hsfsts.hsf_status.flcinprog == 0) {
Bruce Allanad680762008-03-28 09:15:03 -07002241 /*
2242 * There is no cycle running at present,
Bruce Allan5ff5b662009-12-01 15:51:11 +00002243 * so we can start a cycle.
Bruce Allanad680762008-03-28 09:15:03 -07002244 * Begin by setting Flash Cycle Done.
2245 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002246 hsfsts.hsf_status.flcdone = 1;
2247 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2248 ret_val = 0;
2249 } else {
Bruce Allan90da0662011-01-06 07:02:53 +00002250 s32 i = 0;
2251
Bruce Allanad680762008-03-28 09:15:03 -07002252 /*
Bruce Allan5ff5b662009-12-01 15:51:11 +00002253 * Otherwise poll for sometime so the current
Bruce Allanad680762008-03-28 09:15:03 -07002254 * cycle has a chance to end before giving up.
2255 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002256 for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
2257 hsfsts.regval = __er16flash(hw, ICH_FLASH_HSFSTS);
2258 if (hsfsts.hsf_status.flcinprog == 0) {
2259 ret_val = 0;
2260 break;
2261 }
2262 udelay(1);
2263 }
2264 if (ret_val == 0) {
Bruce Allanad680762008-03-28 09:15:03 -07002265 /*
2266 * Successful in waiting for previous cycle to timeout,
2267 * now set the Flash Cycle Done.
2268 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002269 hsfsts.hsf_status.flcdone = 1;
2270 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2271 } else {
Joe Perches2c73e1f2010-03-26 20:16:59 +00002272 e_dbg("Flash controller busy, cannot get access\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002273 }
2274 }
2275
2276 return ret_val;
2277}
2278
2279/**
2280 * e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase)
2281 * @hw: pointer to the HW structure
2282 * @timeout: maximum time to wait for completion
2283 *
2284 * This function starts a flash cycle and waits for its completion.
2285 **/
2286static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
2287{
2288 union ich8_hws_flash_ctrl hsflctl;
2289 union ich8_hws_flash_status hsfsts;
2290 s32 ret_val = -E1000_ERR_NVM;
2291 u32 i = 0;
2292
2293 /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
2294 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2295 hsflctl.hsf_ctrl.flcgo = 1;
2296 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2297
2298 /* wait till FDONE bit is set to 1 */
2299 do {
2300 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2301 if (hsfsts.hsf_status.flcdone == 1)
2302 break;
2303 udelay(1);
2304 } while (i++ < timeout);
2305
2306 if (hsfsts.hsf_status.flcdone == 1 && hsfsts.hsf_status.flcerr == 0)
2307 return 0;
2308
2309 return ret_val;
2310}
2311
2312/**
2313 * e1000_read_flash_word_ich8lan - Read word from flash
2314 * @hw: pointer to the HW structure
2315 * @offset: offset to data location
2316 * @data: pointer to the location for storing the data
2317 *
2318 * Reads the flash word at offset into data. Offset is converted
2319 * to bytes before read.
2320 **/
2321static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
2322 u16 *data)
2323{
2324 /* Must convert offset into bytes. */
2325 offset <<= 1;
2326
2327 return e1000_read_flash_data_ich8lan(hw, offset, 2, data);
2328}
2329
2330/**
Bruce Allanf4187b52008-08-26 18:36:50 -07002331 * e1000_read_flash_byte_ich8lan - Read byte from flash
2332 * @hw: pointer to the HW structure
2333 * @offset: The offset of the byte to read.
2334 * @data: Pointer to a byte to store the value read.
2335 *
2336 * Reads a single byte from the NVM using the flash access registers.
2337 **/
2338static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
2339 u8 *data)
2340{
2341 s32 ret_val;
2342 u16 word = 0;
2343
2344 ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word);
2345 if (ret_val)
2346 return ret_val;
2347
2348 *data = (u8)word;
2349
2350 return 0;
2351}
2352
2353/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002354 * e1000_read_flash_data_ich8lan - Read byte or word from NVM
2355 * @hw: pointer to the HW structure
2356 * @offset: The offset (in bytes) of the byte or word to read.
2357 * @size: Size of data to read, 1=byte 2=word
2358 * @data: Pointer to the word to store the value read.
2359 *
2360 * Reads a byte or word from the NVM using the flash access registers.
2361 **/
2362static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
2363 u8 size, u16 *data)
2364{
2365 union ich8_hws_flash_status hsfsts;
2366 union ich8_hws_flash_ctrl hsflctl;
2367 u32 flash_linear_addr;
2368 u32 flash_data = 0;
2369 s32 ret_val = -E1000_ERR_NVM;
2370 u8 count = 0;
2371
2372 if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
2373 return -E1000_ERR_NVM;
2374
2375 flash_linear_addr = (ICH_FLASH_LINEAR_ADDR_MASK & offset) +
2376 hw->nvm.flash_base_addr;
2377
2378 do {
2379 udelay(1);
2380 /* Steps */
2381 ret_val = e1000_flash_cycle_init_ich8lan(hw);
2382 if (ret_val != 0)
2383 break;
2384
2385 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2386 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
2387 hsflctl.hsf_ctrl.fldbcount = size - 1;
2388 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
2389 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2390
2391 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
2392
2393 ret_val = e1000_flash_cycle_ich8lan(hw,
2394 ICH_FLASH_READ_COMMAND_TIMEOUT);
2395
Bruce Allanad680762008-03-28 09:15:03 -07002396 /*
2397 * Check if FCERR is set to 1, if set to 1, clear it
Auke Kokbc7f75f2007-09-17 12:30:59 -07002398 * and try the whole sequence a few more times, else
2399 * read in (shift in) the Flash Data0, the order is
Bruce Allanad680762008-03-28 09:15:03 -07002400 * least significant byte first msb to lsb
2401 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002402 if (ret_val == 0) {
2403 flash_data = er32flash(ICH_FLASH_FDATA0);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002404 if (size == 1)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002405 *data = (u8)(flash_data & 0x000000FF);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00002406 else if (size == 2)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002407 *data = (u16)(flash_data & 0x0000FFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002408 break;
2409 } else {
Bruce Allanad680762008-03-28 09:15:03 -07002410 /*
2411 * If we've gotten here, then things are probably
Auke Kokbc7f75f2007-09-17 12:30:59 -07002412 * completely hosed, but if the error condition is
2413 * detected, it won't hurt to give it another try...
2414 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
2415 */
2416 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2417 if (hsfsts.hsf_status.flcerr == 1) {
2418 /* Repeat for some time before giving up. */
2419 continue;
2420 } else if (hsfsts.hsf_status.flcdone == 0) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002421 e_dbg("Timeout error - flash cycle "
Joe Perches2c73e1f2010-03-26 20:16:59 +00002422 "did not complete.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002423 break;
2424 }
2425 }
2426 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
2427
2428 return ret_val;
2429}
2430
2431/**
2432 * e1000_write_nvm_ich8lan - Write word(s) to the NVM
2433 * @hw: pointer to the HW structure
2434 * @offset: The offset (in bytes) of the word(s) to write.
2435 * @words: Size of data to write in words
2436 * @data: Pointer to the word(s) to write at offset.
2437 *
2438 * Writes a byte or word to the NVM using the flash access registers.
2439 **/
2440static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
2441 u16 *data)
2442{
2443 struct e1000_nvm_info *nvm = &hw->nvm;
2444 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002445 u16 i;
2446
2447 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
2448 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002449 e_dbg("nvm parameter(s) out of bounds\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002450 return -E1000_ERR_NVM;
2451 }
2452
Bruce Allan94d81862009-11-20 23:25:26 +00002453 nvm->ops.acquire(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00002454
Auke Kokbc7f75f2007-09-17 12:30:59 -07002455 for (i = 0; i < words; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +00002456 dev_spec->shadow_ram[offset+i].modified = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002457 dev_spec->shadow_ram[offset+i].value = data[i];
2458 }
2459
Bruce Allan94d81862009-11-20 23:25:26 +00002460 nvm->ops.release(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00002461
Auke Kokbc7f75f2007-09-17 12:30:59 -07002462 return 0;
2463}
2464
2465/**
2466 * e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM
2467 * @hw: pointer to the HW structure
2468 *
2469 * The NVM checksum is updated by calling the generic update_nvm_checksum,
2470 * which writes the checksum to the shadow ram. The changes in the shadow
2471 * ram are then committed to the EEPROM by processing each bank at a time
2472 * checking for the modified bit and writing only the pending changes.
Auke Kok489815c2008-02-21 15:11:07 -08002473 * After a successful commit, the shadow ram is cleared and is ready for
Auke Kokbc7f75f2007-09-17 12:30:59 -07002474 * future writes.
2475 **/
2476static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw)
2477{
2478 struct e1000_nvm_info *nvm = &hw->nvm;
2479 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allanf4187b52008-08-26 18:36:50 -07002480 u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002481 s32 ret_val;
2482 u16 data;
2483
2484 ret_val = e1000e_update_nvm_checksum_generic(hw);
2485 if (ret_val)
Bruce Allane2434552008-11-21 17:02:41 -08002486 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002487
2488 if (nvm->type != e1000_nvm_flash_sw)
Bruce Allane2434552008-11-21 17:02:41 -08002489 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002490
Bruce Allan94d81862009-11-20 23:25:26 +00002491 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002492
Bruce Allanad680762008-03-28 09:15:03 -07002493 /*
2494 * We're writing to the opposite bank so if we're on bank 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07002495 * write to bank 0 etc. We also need to erase the segment that
Bruce Allanad680762008-03-28 09:15:03 -07002496 * is going to be written
2497 */
Bruce Allanf4187b52008-08-26 18:36:50 -07002498 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allane2434552008-11-21 17:02:41 -08002499 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002500 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00002501 bank = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002502 }
Bruce Allanf4187b52008-08-26 18:36:50 -07002503
2504 if (bank == 0) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07002505 new_bank_offset = nvm->flash_bank_size;
2506 old_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002507 ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002508 if (ret_val)
2509 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002510 } else {
2511 old_bank_offset = nvm->flash_bank_size;
2512 new_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08002513 ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002514 if (ret_val)
2515 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002516 }
2517
2518 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Bruce Allanad680762008-03-28 09:15:03 -07002519 /*
2520 * Determine whether to write the value stored
Auke Kokbc7f75f2007-09-17 12:30:59 -07002521 * in the other NVM bank or a modified value stored
Bruce Allanad680762008-03-28 09:15:03 -07002522 * in the shadow RAM
2523 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002524 if (dev_spec->shadow_ram[i].modified) {
2525 data = dev_spec->shadow_ram[i].value;
2526 } else {
Bruce Allane2434552008-11-21 17:02:41 -08002527 ret_val = e1000_read_flash_word_ich8lan(hw, i +
2528 old_bank_offset,
2529 &data);
2530 if (ret_val)
2531 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002532 }
2533
Bruce Allanad680762008-03-28 09:15:03 -07002534 /*
2535 * If the word is 0x13, then make sure the signature bits
Auke Kokbc7f75f2007-09-17 12:30:59 -07002536 * (15:14) are 11b until the commit has completed.
2537 * This will allow us to write 10b which indicates the
2538 * signature is valid. We want to do this after the write
2539 * has completed so that we don't mark the segment valid
Bruce Allanad680762008-03-28 09:15:03 -07002540 * while the write is still in progress
2541 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002542 if (i == E1000_ICH_NVM_SIG_WORD)
2543 data |= E1000_ICH_NVM_SIG_MASK;
2544
2545 /* Convert offset to bytes. */
2546 act_offset = (i + new_bank_offset) << 1;
2547
2548 udelay(100);
2549 /* Write the bytes to the new bank. */
2550 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2551 act_offset,
2552 (u8)data);
2553 if (ret_val)
2554 break;
2555
2556 udelay(100);
2557 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2558 act_offset + 1,
2559 (u8)(data >> 8));
2560 if (ret_val)
2561 break;
2562 }
2563
Bruce Allanad680762008-03-28 09:15:03 -07002564 /*
2565 * Don't bother writing the segment valid bits if sector
2566 * programming failed.
2567 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002568 if (ret_val) {
Bruce Allan4a770352008-10-01 17:18:35 -07002569 /* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002570 e_dbg("Flash commit failed.\n");
Bruce Allan9c5e2092010-05-10 15:00:31 +00002571 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002572 }
2573
Bruce Allanad680762008-03-28 09:15:03 -07002574 /*
2575 * Finally validate the new segment by setting bit 15:14
Auke Kokbc7f75f2007-09-17 12:30:59 -07002576 * to 10b in word 0x13 , this can be done without an
2577 * erase as well since these bits are 11 to start with
Bruce Allanad680762008-03-28 09:15:03 -07002578 * and we need to change bit 14 to 0b
2579 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002580 act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
Bruce Allane2434552008-11-21 17:02:41 -08002581 ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002582 if (ret_val)
2583 goto release;
2584
Auke Kokbc7f75f2007-09-17 12:30:59 -07002585 data &= 0xBFFF;
2586 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
2587 act_offset * 2 + 1,
2588 (u8)(data >> 8));
Bruce Allan9c5e2092010-05-10 15:00:31 +00002589 if (ret_val)
2590 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002591
Bruce Allanad680762008-03-28 09:15:03 -07002592 /*
2593 * And invalidate the previously valid segment by setting
Auke Kokbc7f75f2007-09-17 12:30:59 -07002594 * its signature word (0x13) high_byte to 0b. This can be
2595 * done without an erase because flash erase sets all bits
Bruce Allanad680762008-03-28 09:15:03 -07002596 * to 1's. We can write 1's to 0's without an erase
2597 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002598 act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
2599 ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002600 if (ret_val)
2601 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002602
2603 /* Great! Everything worked, we can now clear the cached entries. */
2604 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +00002605 dev_spec->shadow_ram[i].modified = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002606 dev_spec->shadow_ram[i].value = 0xFFFF;
2607 }
2608
Bruce Allan9c5e2092010-05-10 15:00:31 +00002609release:
Bruce Allan94d81862009-11-20 23:25:26 +00002610 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002611
Bruce Allanad680762008-03-28 09:15:03 -07002612 /*
2613 * Reload the EEPROM, or else modifications will not appear
Auke Kokbc7f75f2007-09-17 12:30:59 -07002614 * until after the next adapter reset.
2615 */
Bruce Allan9c5e2092010-05-10 15:00:31 +00002616 if (!ret_val) {
2617 e1000e_reload_nvm(hw);
Bruce Allan1bba4382011-03-19 00:27:20 +00002618 usleep_range(10000, 20000);
Bruce Allan9c5e2092010-05-10 15:00:31 +00002619 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07002620
Bruce Allane2434552008-11-21 17:02:41 -08002621out:
2622 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002623 e_dbg("NVM update error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08002624
Auke Kokbc7f75f2007-09-17 12:30:59 -07002625 return ret_val;
2626}
2627
2628/**
2629 * e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum
2630 * @hw: pointer to the HW structure
2631 *
2632 * Check to see if checksum needs to be fixed by reading bit 6 in word 0x19.
2633 * If the bit is 0, that the EEPROM had been modified, but the checksum was not
2634 * calculated, in which case we need to calculate the checksum and set bit 6.
2635 **/
2636static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
2637{
2638 s32 ret_val;
2639 u16 data;
2640
Bruce Allanad680762008-03-28 09:15:03 -07002641 /*
2642 * Read 0x19 and check bit 6. If this bit is 0, the checksum
Auke Kokbc7f75f2007-09-17 12:30:59 -07002643 * needs to be fixed. This bit is an indication that the NVM
2644 * was prepared by OEM software and did not calculate the
2645 * checksum...a likely scenario.
2646 */
2647 ret_val = e1000_read_nvm(hw, 0x19, 1, &data);
2648 if (ret_val)
2649 return ret_val;
2650
2651 if ((data & 0x40) == 0) {
2652 data |= 0x40;
2653 ret_val = e1000_write_nvm(hw, 0x19, 1, &data);
2654 if (ret_val)
2655 return ret_val;
2656 ret_val = e1000e_update_nvm_checksum(hw);
2657 if (ret_val)
2658 return ret_val;
2659 }
2660
2661 return e1000e_validate_nvm_checksum_generic(hw);
2662}
2663
2664/**
Bruce Allan4a770352008-10-01 17:18:35 -07002665 * e1000e_write_protect_nvm_ich8lan - Make the NVM read-only
2666 * @hw: pointer to the HW structure
2667 *
2668 * To prevent malicious write/erase of the NVM, set it to be read-only
2669 * so that the hardware ignores all write/erase cycles of the NVM via
2670 * the flash control registers. The shadow-ram copy of the NVM will
2671 * still be updated, however any updates to this copy will not stick
2672 * across driver reloads.
2673 **/
2674void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw)
2675{
Bruce Allanca15df52009-10-26 11:23:43 +00002676 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allan4a770352008-10-01 17:18:35 -07002677 union ich8_flash_protected_range pr0;
2678 union ich8_hws_flash_status hsfsts;
2679 u32 gfpreg;
Bruce Allan4a770352008-10-01 17:18:35 -07002680
Bruce Allan94d81862009-11-20 23:25:26 +00002681 nvm->ops.acquire(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07002682
2683 gfpreg = er32flash(ICH_FLASH_GFPREG);
2684
2685 /* Write-protect GbE Sector of NVM */
2686 pr0.regval = er32flash(ICH_FLASH_PR0);
2687 pr0.range.base = gfpreg & FLASH_GFPREG_BASE_MASK;
2688 pr0.range.limit = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK);
2689 pr0.range.wpe = true;
2690 ew32flash(ICH_FLASH_PR0, pr0.regval);
2691
2692 /*
2693 * Lock down a subset of GbE Flash Control Registers, e.g.
2694 * PR0 to prevent the write-protection from being lifted.
2695 * Once FLOCKDN is set, the registers protected by it cannot
2696 * be written until FLOCKDN is cleared by a hardware reset.
2697 */
2698 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2699 hsfsts.hsf_status.flockdn = true;
2700 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval);
2701
Bruce Allan94d81862009-11-20 23:25:26 +00002702 nvm->ops.release(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07002703}
2704
2705/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002706 * e1000_write_flash_data_ich8lan - Writes bytes to the NVM
2707 * @hw: pointer to the HW structure
2708 * @offset: The offset (in bytes) of the byte/word to read.
2709 * @size: Size of data to read, 1=byte 2=word
2710 * @data: The byte(s) to write to the NVM.
2711 *
2712 * Writes one/two bytes to the NVM using the flash access registers.
2713 **/
2714static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
2715 u8 size, u16 data)
2716{
2717 union ich8_hws_flash_status hsfsts;
2718 union ich8_hws_flash_ctrl hsflctl;
2719 u32 flash_linear_addr;
2720 u32 flash_data = 0;
2721 s32 ret_val;
2722 u8 count = 0;
2723
2724 if (size < 1 || size > 2 || data > size * 0xff ||
2725 offset > ICH_FLASH_LINEAR_ADDR_MASK)
2726 return -E1000_ERR_NVM;
2727
2728 flash_linear_addr = (ICH_FLASH_LINEAR_ADDR_MASK & offset) +
2729 hw->nvm.flash_base_addr;
2730
2731 do {
2732 udelay(1);
2733 /* Steps */
2734 ret_val = e1000_flash_cycle_init_ich8lan(hw);
2735 if (ret_val)
2736 break;
2737
2738 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2739 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
2740 hsflctl.hsf_ctrl.fldbcount = size -1;
2741 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
2742 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2743
2744 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
2745
2746 if (size == 1)
2747 flash_data = (u32)data & 0x00FF;
2748 else
2749 flash_data = (u32)data;
2750
2751 ew32flash(ICH_FLASH_FDATA0, flash_data);
2752
Bruce Allanad680762008-03-28 09:15:03 -07002753 /*
2754 * check if FCERR is set to 1 , if set to 1, clear it
2755 * and try the whole sequence a few more times else done
2756 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002757 ret_val = e1000_flash_cycle_ich8lan(hw,
2758 ICH_FLASH_WRITE_COMMAND_TIMEOUT);
2759 if (!ret_val)
2760 break;
2761
Bruce Allanad680762008-03-28 09:15:03 -07002762 /*
2763 * If we're here, then things are most likely
Auke Kokbc7f75f2007-09-17 12:30:59 -07002764 * completely hosed, but if the error condition
2765 * is detected, it won't hurt to give it another
2766 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
2767 */
2768 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2769 if (hsfsts.hsf_status.flcerr == 1)
2770 /* Repeat for some time before giving up. */
2771 continue;
2772 if (hsfsts.hsf_status.flcdone == 0) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002773 e_dbg("Timeout error - flash cycle "
Auke Kokbc7f75f2007-09-17 12:30:59 -07002774 "did not complete.");
2775 break;
2776 }
2777 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
2778
2779 return ret_val;
2780}
2781
2782/**
2783 * e1000_write_flash_byte_ich8lan - Write a single byte to NVM
2784 * @hw: pointer to the HW structure
2785 * @offset: The index of the byte to read.
2786 * @data: The byte to write to the NVM.
2787 *
2788 * Writes a single byte to the NVM using the flash access registers.
2789 **/
2790static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
2791 u8 data)
2792{
2793 u16 word = (u16)data;
2794
2795 return e1000_write_flash_data_ich8lan(hw, offset, 1, word);
2796}
2797
2798/**
2799 * e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM
2800 * @hw: pointer to the HW structure
2801 * @offset: The offset of the byte to write.
2802 * @byte: The byte to write to the NVM.
2803 *
2804 * Writes a single byte to the NVM using the flash access registers.
2805 * Goes through a retry algorithm before giving up.
2806 **/
2807static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
2808 u32 offset, u8 byte)
2809{
2810 s32 ret_val;
2811 u16 program_retries;
2812
2813 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
2814 if (!ret_val)
2815 return ret_val;
2816
2817 for (program_retries = 0; program_retries < 100; program_retries++) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002818 e_dbg("Retrying Byte %2.2X at offset %u\n", byte, offset);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002819 udelay(100);
2820 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
2821 if (!ret_val)
2822 break;
2823 }
2824 if (program_retries == 100)
2825 return -E1000_ERR_NVM;
2826
2827 return 0;
2828}
2829
2830/**
2831 * e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM
2832 * @hw: pointer to the HW structure
2833 * @bank: 0 for first bank, 1 for second bank, etc.
2834 *
2835 * Erases the bank specified. Each bank is a 4k block. Banks are 0 based.
2836 * bank N is 4096 * N + flash_reg_addr.
2837 **/
2838static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
2839{
2840 struct e1000_nvm_info *nvm = &hw->nvm;
2841 union ich8_hws_flash_status hsfsts;
2842 union ich8_hws_flash_ctrl hsflctl;
2843 u32 flash_linear_addr;
2844 /* bank size is in 16bit words - adjust to bytes */
2845 u32 flash_bank_size = nvm->flash_bank_size * 2;
2846 s32 ret_val;
2847 s32 count = 0;
Bruce Allana708dd82009-11-20 23:28:37 +00002848 s32 j, iteration, sector_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002849
2850 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2851
Bruce Allanad680762008-03-28 09:15:03 -07002852 /*
2853 * Determine HW Sector size: Read BERASE bits of hw flash status
2854 * register
2855 * 00: The Hw sector is 256 bytes, hence we need to erase 16
Auke Kokbc7f75f2007-09-17 12:30:59 -07002856 * consecutive sectors. The start index for the nth Hw sector
2857 * can be calculated as = bank * 4096 + n * 256
2858 * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector.
2859 * The start index for the nth Hw sector can be calculated
2860 * as = bank * 4096
2861 * 10: The Hw sector is 8K bytes, nth sector = bank * 8192
2862 * (ich9 only, otherwise error condition)
2863 * 11: The Hw sector is 64K bytes, nth sector = bank * 65536
2864 */
2865 switch (hsfsts.hsf_status.berasesz) {
2866 case 0:
2867 /* Hw sector size 256 */
2868 sector_size = ICH_FLASH_SEG_SIZE_256;
2869 iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256;
2870 break;
2871 case 1:
2872 sector_size = ICH_FLASH_SEG_SIZE_4K;
Bruce Allan28c91952009-07-01 13:28:32 +00002873 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002874 break;
2875 case 2:
Bruce Allan148675a2009-08-07 07:41:56 +00002876 sector_size = ICH_FLASH_SEG_SIZE_8K;
2877 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002878 break;
2879 case 3:
2880 sector_size = ICH_FLASH_SEG_SIZE_64K;
Bruce Allan28c91952009-07-01 13:28:32 +00002881 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002882 break;
2883 default:
2884 return -E1000_ERR_NVM;
2885 }
2886
2887 /* Start with the base address, then add the sector offset. */
2888 flash_linear_addr = hw->nvm.flash_base_addr;
Bruce Allan148675a2009-08-07 07:41:56 +00002889 flash_linear_addr += (bank) ? flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002890
2891 for (j = 0; j < iteration ; j++) {
2892 do {
2893 /* Steps */
2894 ret_val = e1000_flash_cycle_init_ich8lan(hw);
2895 if (ret_val)
2896 return ret_val;
2897
Bruce Allanad680762008-03-28 09:15:03 -07002898 /*
2899 * Write a value 11 (block Erase) in Flash
2900 * Cycle field in hw flash control
2901 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002902 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
2903 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE;
2904 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
2905
Bruce Allanad680762008-03-28 09:15:03 -07002906 /*
2907 * Write the last 24 bits of an index within the
Auke Kokbc7f75f2007-09-17 12:30:59 -07002908 * block into Flash Linear address field in Flash
2909 * Address.
2910 */
2911 flash_linear_addr += (j * sector_size);
2912 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
2913
2914 ret_val = e1000_flash_cycle_ich8lan(hw,
2915 ICH_FLASH_ERASE_COMMAND_TIMEOUT);
2916 if (ret_val == 0)
2917 break;
2918
Bruce Allanad680762008-03-28 09:15:03 -07002919 /*
2920 * Check if FCERR is set to 1. If 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07002921 * clear it and try the whole sequence
Bruce Allanad680762008-03-28 09:15:03 -07002922 * a few more times else Done
2923 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002924 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
2925 if (hsfsts.hsf_status.flcerr == 1)
Bruce Allanad680762008-03-28 09:15:03 -07002926 /* repeat for some time before giving up */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002927 continue;
2928 else if (hsfsts.hsf_status.flcdone == 0)
2929 return ret_val;
2930 } while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
2931 }
2932
2933 return 0;
2934}
2935
2936/**
2937 * e1000_valid_led_default_ich8lan - Set the default LED settings
2938 * @hw: pointer to the HW structure
2939 * @data: Pointer to the LED settings
2940 *
2941 * Reads the LED default settings from the NVM to data. If the NVM LED
2942 * settings is all 0's or F's, set the LED default to a valid LED default
2943 * setting.
2944 **/
2945static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data)
2946{
2947 s32 ret_val;
2948
2949 ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
2950 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002951 e_dbg("NVM Read Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07002952 return ret_val;
2953 }
2954
2955 if (*data == ID_LED_RESERVED_0000 ||
2956 *data == ID_LED_RESERVED_FFFF)
2957 *data = ID_LED_DEFAULT_ICH8LAN;
2958
2959 return 0;
2960}
2961
2962/**
Bruce Allana4f58f52009-06-02 11:29:18 +00002963 * e1000_id_led_init_pchlan - store LED configurations
2964 * @hw: pointer to the HW structure
2965 *
2966 * PCH does not control LEDs via the LEDCTL register, rather it uses
2967 * the PHY LED configuration register.
2968 *
2969 * PCH also does not have an "always on" or "always off" mode which
2970 * complicates the ID feature. Instead of using the "on" mode to indicate
2971 * in ledctl_mode2 the LEDs to use for ID (see e1000e_id_led_init()),
2972 * use "link_up" mode. The LEDs will still ID on request if there is no
2973 * link based on logic in e1000_led_[on|off]_pchlan().
2974 **/
2975static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw)
2976{
2977 struct e1000_mac_info *mac = &hw->mac;
2978 s32 ret_val;
2979 const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP;
2980 const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT;
2981 u16 data, i, temp, shift;
2982
2983 /* Get default ID LED modes */
2984 ret_val = hw->nvm.ops.valid_led_default(hw, &data);
2985 if (ret_val)
2986 goto out;
2987
2988 mac->ledctl_default = er32(LEDCTL);
2989 mac->ledctl_mode1 = mac->ledctl_default;
2990 mac->ledctl_mode2 = mac->ledctl_default;
2991
2992 for (i = 0; i < 4; i++) {
2993 temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK;
2994 shift = (i * 5);
2995 switch (temp) {
2996 case ID_LED_ON1_DEF2:
2997 case ID_LED_ON1_ON2:
2998 case ID_LED_ON1_OFF2:
2999 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
3000 mac->ledctl_mode1 |= (ledctl_on << shift);
3001 break;
3002 case ID_LED_OFF1_DEF2:
3003 case ID_LED_OFF1_ON2:
3004 case ID_LED_OFF1_OFF2:
3005 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
3006 mac->ledctl_mode1 |= (ledctl_off << shift);
3007 break;
3008 default:
3009 /* Do nothing */
3010 break;
3011 }
3012 switch (temp) {
3013 case ID_LED_DEF1_ON2:
3014 case ID_LED_ON1_ON2:
3015 case ID_LED_OFF1_ON2:
3016 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
3017 mac->ledctl_mode2 |= (ledctl_on << shift);
3018 break;
3019 case ID_LED_DEF1_OFF2:
3020 case ID_LED_ON1_OFF2:
3021 case ID_LED_OFF1_OFF2:
3022 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
3023 mac->ledctl_mode2 |= (ledctl_off << shift);
3024 break;
3025 default:
3026 /* Do nothing */
3027 break;
3028 }
3029 }
3030
3031out:
3032 return ret_val;
3033}
3034
3035/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003036 * e1000_get_bus_info_ich8lan - Get/Set the bus type and width
3037 * @hw: pointer to the HW structure
3038 *
3039 * ICH8 use the PCI Express bus, but does not contain a PCI Express Capability
3040 * register, so the the bus width is hard coded.
3041 **/
3042static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw)
3043{
3044 struct e1000_bus_info *bus = &hw->bus;
3045 s32 ret_val;
3046
3047 ret_val = e1000e_get_bus_info_pcie(hw);
3048
Bruce Allanad680762008-03-28 09:15:03 -07003049 /*
3050 * ICH devices are "PCI Express"-ish. They have
Auke Kokbc7f75f2007-09-17 12:30:59 -07003051 * a configuration space, but do not contain
3052 * PCI Express Capability registers, so bus width
3053 * must be hardcoded.
3054 */
3055 if (bus->width == e1000_bus_width_unknown)
3056 bus->width = e1000_bus_width_pcie_x1;
3057
3058 return ret_val;
3059}
3060
3061/**
3062 * e1000_reset_hw_ich8lan - Reset the hardware
3063 * @hw: pointer to the HW structure
3064 *
3065 * Does a full reset of the hardware which includes a reset of the PHY and
3066 * MAC.
3067 **/
3068static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw)
3069{
Bruce Allan1d5846b2009-10-29 13:46:05 +00003070 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allandb2932e2009-10-26 11:22:47 +00003071 u16 reg;
Bruce Allandd93f952011-01-06 14:29:48 +00003072 u32 ctrl, kab;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003073 s32 ret_val;
3074
Bruce Allanad680762008-03-28 09:15:03 -07003075 /*
3076 * Prevent the PCI-E bus from sticking if there is no TLP connection
Auke Kokbc7f75f2007-09-17 12:30:59 -07003077 * on the last TLP read/write transaction when MAC is reset.
3078 */
3079 ret_val = e1000e_disable_pcie_master(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00003080 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003081 e_dbg("PCI-E Master disable polling has failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003082
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003083 e_dbg("Masking off all interrupts\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003084 ew32(IMC, 0xffffffff);
3085
Bruce Allanad680762008-03-28 09:15:03 -07003086 /*
3087 * Disable the Transmit and Receive units. Then delay to allow
Auke Kokbc7f75f2007-09-17 12:30:59 -07003088 * any pending transactions to complete before we hit the MAC
3089 * with the global reset.
3090 */
3091 ew32(RCTL, 0);
3092 ew32(TCTL, E1000_TCTL_PSP);
3093 e1e_flush();
3094
Bruce Allan1bba4382011-03-19 00:27:20 +00003095 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003096
3097 /* Workaround for ICH8 bit corruption issue in FIFO memory */
3098 if (hw->mac.type == e1000_ich8lan) {
3099 /* Set Tx and Rx buffer allocation to 8k apiece. */
3100 ew32(PBA, E1000_PBA_8K);
3101 /* Set Packet Buffer Size to 16k. */
3102 ew32(PBS, E1000_PBS_16K);
3103 }
3104
Bruce Allan1d5846b2009-10-29 13:46:05 +00003105 if (hw->mac.type == e1000_pchlan) {
3106 /* Save the NVM K1 bit setting*/
3107 ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &reg);
3108 if (ret_val)
3109 return ret_val;
3110
3111 if (reg & E1000_NVM_K1_ENABLE)
3112 dev_spec->nvm_k1_enabled = true;
3113 else
3114 dev_spec->nvm_k1_enabled = false;
3115 }
3116
Auke Kokbc7f75f2007-09-17 12:30:59 -07003117 ctrl = er32(CTRL);
3118
3119 if (!e1000_check_reset_block(hw)) {
Bruce Allanad680762008-03-28 09:15:03 -07003120 /*
Bruce Allane98cac42010-05-10 15:02:32 +00003121 * Full-chip reset requires MAC and PHY reset at the same
Auke Kokbc7f75f2007-09-17 12:30:59 -07003122 * time to make sure the interface between MAC and the
3123 * external PHY is reset.
3124 */
3125 ctrl |= E1000_CTRL_PHY_RST;
Bruce Allan605c82b2010-09-22 17:17:01 +00003126
3127 /*
3128 * Gate automatic PHY configuration by hardware on
3129 * non-managed 82579
3130 */
3131 if ((hw->mac.type == e1000_pch2lan) &&
3132 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
3133 e1000_gate_hw_phy_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003134 }
3135 ret_val = e1000_acquire_swflag_ich8lan(hw);
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003136 e_dbg("Issuing a global reset to ich8lan\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003137 ew32(CTRL, (ctrl | E1000_CTRL_RST));
Jesse Brandeburg945a5152011-07-20 00:56:21 +00003138 /* cannot issue a flush here because it hangs the hardware */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003139 msleep(20);
3140
Bruce Allanfc0c7762009-07-01 13:27:55 +00003141 if (!ret_val)
Bruce Allanc5caf482011-05-13 07:19:53 +00003142 mutex_unlock(&swflag_mutex);
Jesse Brandeburg37f40232008-10-02 16:33:20 -07003143
Bruce Allane98cac42010-05-10 15:02:32 +00003144 if (ctrl & E1000_CTRL_PHY_RST) {
Bruce Allanfc0c7762009-07-01 13:27:55 +00003145 ret_val = hw->phy.ops.get_cfg_done(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00003146 if (ret_val)
3147 goto out;
Bruce Allanfc0c7762009-07-01 13:27:55 +00003148
Bruce Allane98cac42010-05-10 15:02:32 +00003149 ret_val = e1000_post_phy_reset_ich8lan(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00003150 if (ret_val)
3151 goto out;
3152 }
Bruce Allane98cac42010-05-10 15:02:32 +00003153
Bruce Allan7d3cabb2009-07-01 13:29:08 +00003154 /*
3155 * For PCH, this write will make sure that any noise
3156 * will be detected as a CRC error and be dropped rather than show up
3157 * as a bad packet to the DMA engine.
3158 */
3159 if (hw->mac.type == e1000_pchlan)
3160 ew32(CRC_OFFSET, 0x65656565);
3161
Auke Kokbc7f75f2007-09-17 12:30:59 -07003162 ew32(IMC, 0xffffffff);
Bruce Allandd93f952011-01-06 14:29:48 +00003163 er32(ICR);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003164
3165 kab = er32(KABGTXD);
3166 kab |= E1000_KABGTXD_BGSQLBIAS;
3167 ew32(KABGTXD, kab);
3168
Bruce Allanf523d212009-10-29 13:45:45 +00003169out:
Auke Kokbc7f75f2007-09-17 12:30:59 -07003170 return ret_val;
3171}
3172
3173/**
3174 * e1000_init_hw_ich8lan - Initialize the hardware
3175 * @hw: pointer to the HW structure
3176 *
3177 * Prepares the hardware for transmit and receive by doing the following:
3178 * - initialize hardware bits
3179 * - initialize LED identification
3180 * - setup receive address registers
3181 * - setup flow control
Auke Kok489815c2008-02-21 15:11:07 -08003182 * - setup transmit descriptors
Auke Kokbc7f75f2007-09-17 12:30:59 -07003183 * - clear statistics
3184 **/
3185static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw)
3186{
3187 struct e1000_mac_info *mac = &hw->mac;
3188 u32 ctrl_ext, txdctl, snoop;
3189 s32 ret_val;
3190 u16 i;
3191
3192 e1000_initialize_hw_bits_ich8lan(hw);
3193
3194 /* Initialize identification LED */
Bruce Allana4f58f52009-06-02 11:29:18 +00003195 ret_val = mac->ops.id_led_init(hw);
Bruce Allande39b752009-11-20 23:27:59 +00003196 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003197 e_dbg("Error initializing identification LED\n");
Bruce Allande39b752009-11-20 23:27:59 +00003198 /* This is not fatal and we should not stop init due to this */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003199
3200 /* Setup the receive address. */
3201 e1000e_init_rx_addrs(hw, mac->rar_entry_count);
3202
3203 /* Zero out the Multicast HASH table */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003204 e_dbg("Zeroing the MTA\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003205 for (i = 0; i < mac->mta_reg_count; i++)
3206 E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);
3207
Bruce Allanfc0c7762009-07-01 13:27:55 +00003208 /*
3209 * The 82578 Rx buffer will stall if wakeup is enabled in host and
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00003210 * the ME. Disable wakeup by clearing the host wakeup bit.
Bruce Allanfc0c7762009-07-01 13:27:55 +00003211 * Reset the phy after disabling host wakeup to reset the Rx buffer.
3212 */
3213 if (hw->phy.type == e1000_phy_82578) {
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00003214 e1e_rphy(hw, BM_PORT_GEN_CFG, &i);
3215 i &= ~BM_WUC_HOST_WU_BIT;
3216 e1e_wphy(hw, BM_PORT_GEN_CFG, i);
Bruce Allanfc0c7762009-07-01 13:27:55 +00003217 ret_val = e1000_phy_hw_reset_ich8lan(hw);
3218 if (ret_val)
3219 return ret_val;
3220 }
3221
Auke Kokbc7f75f2007-09-17 12:30:59 -07003222 /* Setup link and flow control */
3223 ret_val = e1000_setup_link_ich8lan(hw);
3224
3225 /* Set the transmit descriptor write-back policy for both queues */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003226 txdctl = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003227 txdctl = (txdctl & ~E1000_TXDCTL_WTHRESH) |
3228 E1000_TXDCTL_FULL_TX_DESC_WB;
3229 txdctl = (txdctl & ~E1000_TXDCTL_PTHRESH) |
3230 E1000_TXDCTL_MAX_TX_DESC_PREFETCH;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003231 ew32(TXDCTL(0), txdctl);
3232 txdctl = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003233 txdctl = (txdctl & ~E1000_TXDCTL_WTHRESH) |
3234 E1000_TXDCTL_FULL_TX_DESC_WB;
3235 txdctl = (txdctl & ~E1000_TXDCTL_PTHRESH) |
3236 E1000_TXDCTL_MAX_TX_DESC_PREFETCH;
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003237 ew32(TXDCTL(1), txdctl);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003238
Bruce Allanad680762008-03-28 09:15:03 -07003239 /*
3240 * ICH8 has opposite polarity of no_snoop bits.
3241 * By default, we should use snoop behavior.
3242 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003243 if (mac->type == e1000_ich8lan)
3244 snoop = PCIE_ICH8_SNOOP_ALL;
3245 else
3246 snoop = (u32) ~(PCIE_NO_SNOOP_ALL);
3247 e1000e_set_pcie_no_snoop(hw, snoop);
3248
3249 ctrl_ext = er32(CTRL_EXT);
3250 ctrl_ext |= E1000_CTRL_EXT_RO_DIS;
3251 ew32(CTRL_EXT, ctrl_ext);
3252
Bruce Allanad680762008-03-28 09:15:03 -07003253 /*
3254 * Clear all of the statistics registers (clear on read). It is
Auke Kokbc7f75f2007-09-17 12:30:59 -07003255 * important that we do this after we have tried to establish link
3256 * because the symbol error count will increment wildly if there
3257 * is no link.
3258 */
3259 e1000_clear_hw_cntrs_ich8lan(hw);
3260
3261 return 0;
3262}
3263/**
3264 * e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits
3265 * @hw: pointer to the HW structure
3266 *
3267 * Sets/Clears required hardware bits necessary for correctly setting up the
3268 * hardware for transmit and receive.
3269 **/
3270static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw)
3271{
3272 u32 reg;
3273
3274 /* Extended Device Control */
3275 reg = er32(CTRL_EXT);
3276 reg |= (1 << 22);
Bruce Allana4f58f52009-06-02 11:29:18 +00003277 /* Enable PHY low-power state when MAC is at D3 w/o WoL */
3278 if (hw->mac.type >= e1000_pchlan)
3279 reg |= E1000_CTRL_EXT_PHYPDEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003280 ew32(CTRL_EXT, reg);
3281
3282 /* Transmit Descriptor Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003283 reg = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003284 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003285 ew32(TXDCTL(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003286
3287 /* Transmit Descriptor Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003288 reg = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003289 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003290 ew32(TXDCTL(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003291
3292 /* Transmit Arbitration Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003293 reg = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003294 if (hw->mac.type == e1000_ich8lan)
3295 reg |= (1 << 28) | (1 << 29);
3296 reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003297 ew32(TARC(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003298
3299 /* Transmit Arbitration Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003300 reg = er32(TARC(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003301 if (er32(TCTL) & E1000_TCTL_MULR)
3302 reg &= ~(1 << 28);
3303 else
3304 reg |= (1 << 28);
3305 reg |= (1 << 24) | (1 << 26) | (1 << 30);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07003306 ew32(TARC(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003307
3308 /* Device Status */
3309 if (hw->mac.type == e1000_ich8lan) {
3310 reg = er32(STATUS);
3311 reg &= ~(1 << 31);
3312 ew32(STATUS, reg);
3313 }
Jesse Brandeburga80483d2010-03-05 02:21:44 +00003314
3315 /*
3316 * work-around descriptor data corruption issue during nfs v2 udp
3317 * traffic, just disable the nfs filtering capability
3318 */
3319 reg = er32(RFCTL);
3320 reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS);
3321 ew32(RFCTL, reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003322}
3323
3324/**
3325 * e1000_setup_link_ich8lan - Setup flow control and link settings
3326 * @hw: pointer to the HW structure
3327 *
3328 * Determines which flow control settings to use, then configures flow
3329 * control. Calls the appropriate media-specific link configuration
3330 * function. Assuming the adapter has a valid link partner, a valid link
3331 * should be established. Assumes the hardware has previously been reset
3332 * and the transmitter and receiver are not enabled.
3333 **/
3334static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw)
3335{
Auke Kokbc7f75f2007-09-17 12:30:59 -07003336 s32 ret_val;
3337
3338 if (e1000_check_reset_block(hw))
3339 return 0;
3340
Bruce Allanad680762008-03-28 09:15:03 -07003341 /*
3342 * ICH parts do not have a word in the NVM to determine
Auke Kokbc7f75f2007-09-17 12:30:59 -07003343 * the default flow control setting, so we explicitly
3344 * set it to full.
3345 */
Bruce Allan37289d92009-06-02 11:29:37 +00003346 if (hw->fc.requested_mode == e1000_fc_default) {
3347 /* Workaround h/w hang when Tx flow control enabled */
3348 if (hw->mac.type == e1000_pchlan)
3349 hw->fc.requested_mode = e1000_fc_rx_pause;
3350 else
3351 hw->fc.requested_mode = e1000_fc_full;
3352 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003353
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08003354 /*
3355 * Save off the requested flow control mode for use later. Depending
3356 * on the link partner's capabilities, we may or may not use this mode.
3357 */
3358 hw->fc.current_mode = hw->fc.requested_mode;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003359
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003360 e_dbg("After fix-ups FlowControl is now = %x\n",
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08003361 hw->fc.current_mode);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003362
3363 /* Continue to configure the copper link. */
3364 ret_val = e1000_setup_copper_link_ich8lan(hw);
3365 if (ret_val)
3366 return ret_val;
3367
Jeff Kirsher318a94d2008-03-28 09:15:16 -07003368 ew32(FCTTV, hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00003369 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00003370 (hw->phy.type == e1000_phy_82579) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00003371 (hw->phy.type == e1000_phy_82577)) {
Bruce Allana3055952010-05-10 15:02:12 +00003372 ew32(FCRTV_PCH, hw->fc.refresh_time);
3373
Bruce Allan482fed82011-01-06 14:29:49 +00003374 ret_val = e1e_wphy(hw, PHY_REG(BM_PORT_CTRL_PAGE, 27),
3375 hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00003376 if (ret_val)
3377 return ret_val;
3378 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003379
3380 return e1000e_set_fc_watermarks(hw);
3381}
3382
3383/**
3384 * e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface
3385 * @hw: pointer to the HW structure
3386 *
3387 * Configures the kumeran interface to the PHY to wait the appropriate time
3388 * when polling the PHY, then call the generic setup_copper_link to finish
3389 * configuring the copper link.
3390 **/
3391static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw)
3392{
3393 u32 ctrl;
3394 s32 ret_val;
3395 u16 reg_data;
3396
3397 ctrl = er32(CTRL);
3398 ctrl |= E1000_CTRL_SLU;
3399 ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
3400 ew32(CTRL, ctrl);
3401
Bruce Allanad680762008-03-28 09:15:03 -07003402 /*
3403 * Set the mac to wait the maximum time between each iteration
Auke Kokbc7f75f2007-09-17 12:30:59 -07003404 * and increase the max iterations when polling the phy;
Bruce Allanad680762008-03-28 09:15:03 -07003405 * this fixes erroneous timeouts at 10Mbps.
3406 */
Bruce Allan07818952009-12-08 07:28:01 +00003407 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 0xFFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003408 if (ret_val)
3409 return ret_val;
Bruce Allan07818952009-12-08 07:28:01 +00003410 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3411 &reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003412 if (ret_val)
3413 return ret_val;
3414 reg_data |= 0x3F;
Bruce Allan07818952009-12-08 07:28:01 +00003415 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
3416 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003417 if (ret_val)
3418 return ret_val;
3419
Bruce Allana4f58f52009-06-02 11:29:18 +00003420 switch (hw->phy.type) {
3421 case e1000_phy_igp_3:
Auke Kokbc7f75f2007-09-17 12:30:59 -07003422 ret_val = e1000e_copper_link_setup_igp(hw);
3423 if (ret_val)
3424 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003425 break;
3426 case e1000_phy_bm:
3427 case e1000_phy_82578:
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003428 ret_val = e1000e_copper_link_setup_m88(hw);
3429 if (ret_val)
3430 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003431 break;
3432 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +00003433 case e1000_phy_82579:
Bruce Allana4f58f52009-06-02 11:29:18 +00003434 ret_val = e1000_copper_link_setup_82577(hw);
3435 if (ret_val)
3436 return ret_val;
3437 break;
3438 case e1000_phy_ife:
Bruce Allan482fed82011-01-06 14:29:49 +00003439 ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003440 if (ret_val)
3441 return ret_val;
3442
3443 reg_data &= ~IFE_PMC_AUTO_MDIX;
3444
3445 switch (hw->phy.mdix) {
3446 case 1:
3447 reg_data &= ~IFE_PMC_FORCE_MDIX;
3448 break;
3449 case 2:
3450 reg_data |= IFE_PMC_FORCE_MDIX;
3451 break;
3452 case 0:
3453 default:
3454 reg_data |= IFE_PMC_AUTO_MDIX;
3455 break;
3456 }
Bruce Allan482fed82011-01-06 14:29:49 +00003457 ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003458 if (ret_val)
3459 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00003460 break;
3461 default:
3462 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003463 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07003464 return e1000e_setup_copper_link(hw);
3465}
3466
3467/**
3468 * e1000_get_link_up_info_ich8lan - Get current link speed and duplex
3469 * @hw: pointer to the HW structure
3470 * @speed: pointer to store current link speed
3471 * @duplex: pointer to store the current link duplex
3472 *
Bruce Allanad680762008-03-28 09:15:03 -07003473 * Calls the generic get_speed_and_duplex to retrieve the current link
Auke Kokbc7f75f2007-09-17 12:30:59 -07003474 * information and then calls the Kumeran lock loss workaround for links at
3475 * gigabit speeds.
3476 **/
3477static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed,
3478 u16 *duplex)
3479{
3480 s32 ret_val;
3481
3482 ret_val = e1000e_get_speed_and_duplex_copper(hw, speed, duplex);
3483 if (ret_val)
3484 return ret_val;
3485
3486 if ((hw->mac.type == e1000_ich8lan) &&
3487 (hw->phy.type == e1000_phy_igp_3) &&
3488 (*speed == SPEED_1000)) {
3489 ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw);
3490 }
3491
3492 return ret_val;
3493}
3494
3495/**
3496 * e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround
3497 * @hw: pointer to the HW structure
3498 *
3499 * Work-around for 82566 Kumeran PCS lock loss:
3500 * On link status change (i.e. PCI reset, speed change) and link is up and
3501 * speed is gigabit-
3502 * 0) if workaround is optionally disabled do nothing
3503 * 1) wait 1ms for Kumeran link to come up
3504 * 2) check Kumeran Diagnostic register PCS lock loss bit
3505 * 3) if not set the link is locked (all is good), otherwise...
3506 * 4) reset the PHY
3507 * 5) repeat up to 10 times
3508 * Note: this is only called for IGP3 copper when speed is 1gb.
3509 **/
3510static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw)
3511{
3512 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3513 u32 phy_ctrl;
3514 s32 ret_val;
3515 u16 i, data;
3516 bool link;
3517
3518 if (!dev_spec->kmrn_lock_loss_workaround_enabled)
3519 return 0;
3520
Bruce Allanad680762008-03-28 09:15:03 -07003521 /*
3522 * Make sure link is up before proceeding. If not just return.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003523 * Attempting this while link is negotiating fouled up link
Bruce Allanad680762008-03-28 09:15:03 -07003524 * stability
3525 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003526 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
3527 if (!link)
3528 return 0;
3529
3530 for (i = 0; i < 10; i++) {
3531 /* read once to clear */
3532 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
3533 if (ret_val)
3534 return ret_val;
3535 /* and again to get new status */
3536 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
3537 if (ret_val)
3538 return ret_val;
3539
3540 /* check for PCS lock */
3541 if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS))
3542 return 0;
3543
3544 /* Issue PHY reset */
3545 e1000_phy_hw_reset(hw);
3546 mdelay(5);
3547 }
3548 /* Disable GigE link negotiation */
3549 phy_ctrl = er32(PHY_CTRL);
3550 phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE |
3551 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
3552 ew32(PHY_CTRL, phy_ctrl);
3553
Bruce Allanad680762008-03-28 09:15:03 -07003554 /*
3555 * Call gig speed drop workaround on Gig disable before accessing
3556 * any PHY registers
3557 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003558 e1000e_gig_downshift_workaround_ich8lan(hw);
3559
3560 /* unable to acquire PCS lock */
3561 return -E1000_ERR_PHY;
3562}
3563
3564/**
Bruce Allanad680762008-03-28 09:15:03 -07003565 * e1000_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07003566 * @hw: pointer to the HW structure
Auke Kok489815c2008-02-21 15:11:07 -08003567 * @state: boolean value used to set the current Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07003568 *
Bruce Allan564ea9b2009-11-20 23:26:44 +00003569 * If ICH8, set the current Kumeran workaround state (enabled - true
3570 * /disabled - false).
Auke Kokbc7f75f2007-09-17 12:30:59 -07003571 **/
3572void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
3573 bool state)
3574{
3575 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3576
3577 if (hw->mac.type != e1000_ich8lan) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003578 e_dbg("Workaround applies to ICH8 only.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003579 return;
3580 }
3581
3582 dev_spec->kmrn_lock_loss_workaround_enabled = state;
3583}
3584
3585/**
3586 * e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3
3587 * @hw: pointer to the HW structure
3588 *
3589 * Workaround for 82566 power-down on D3 entry:
3590 * 1) disable gigabit link
3591 * 2) write VR power-down enable
3592 * 3) read it back
3593 * Continue if successful, else issue LCD reset and repeat
3594 **/
3595void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
3596{
3597 u32 reg;
3598 u16 data;
3599 u8 retry = 0;
3600
3601 if (hw->phy.type != e1000_phy_igp_3)
3602 return;
3603
3604 /* Try the workaround twice (if needed) */
3605 do {
3606 /* Disable link */
3607 reg = er32(PHY_CTRL);
3608 reg |= (E1000_PHY_CTRL_GBE_DISABLE |
3609 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
3610 ew32(PHY_CTRL, reg);
3611
Bruce Allanad680762008-03-28 09:15:03 -07003612 /*
3613 * Call gig speed drop workaround on Gig disable before
3614 * accessing any PHY registers
3615 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003616 if (hw->mac.type == e1000_ich8lan)
3617 e1000e_gig_downshift_workaround_ich8lan(hw);
3618
3619 /* Write VR power-down enable */
3620 e1e_rphy(hw, IGP3_VR_CTRL, &data);
3621 data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
3622 e1e_wphy(hw, IGP3_VR_CTRL, data | IGP3_VR_CTRL_MODE_SHUTDOWN);
3623
3624 /* Read it back and test */
3625 e1e_rphy(hw, IGP3_VR_CTRL, &data);
3626 data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
3627 if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry)
3628 break;
3629
3630 /* Issue PHY reset and repeat at most one more time */
3631 reg = er32(CTRL);
3632 ew32(CTRL, reg | E1000_CTRL_PHY_RST);
3633 retry++;
3634 } while (retry);
3635}
3636
3637/**
3638 * e1000e_gig_downshift_workaround_ich8lan - WoL from S5 stops working
3639 * @hw: pointer to the HW structure
3640 *
3641 * Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
Auke Kok489815c2008-02-21 15:11:07 -08003642 * LPLU, Gig disable, MDIC PHY reset):
Auke Kokbc7f75f2007-09-17 12:30:59 -07003643 * 1) Set Kumeran Near-end loopback
3644 * 2) Clear Kumeran Near-end loopback
Bruce Allan462d5992011-09-30 08:07:11 +00003645 * Should only be called for ICH8[m] devices with any 1G Phy.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003646 **/
3647void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw)
3648{
3649 s32 ret_val;
3650 u16 reg_data;
3651
Bruce Allan462d5992011-09-30 08:07:11 +00003652 if ((hw->mac.type != e1000_ich8lan) || (hw->phy.type == e1000_phy_ife))
Auke Kokbc7f75f2007-09-17 12:30:59 -07003653 return;
3654
3655 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
3656 &reg_data);
3657 if (ret_val)
3658 return;
3659 reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK;
3660 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
3661 reg_data);
3662 if (ret_val)
3663 return;
3664 reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK;
3665 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
3666 reg_data);
3667}
3668
3669/**
Bruce Allan99730e42011-05-13 07:19:48 +00003670 * e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003671 * @hw: pointer to the HW structure
3672 *
3673 * During S0 to Sx transition, it is possible the link remains at gig
3674 * instead of negotiating to a lower speed. Before going to Sx, set
3675 * 'LPLU Enabled' and 'Gig Disable' to force link speed negotiation
Bruce Allan99730e42011-05-13 07:19:48 +00003676 * to a lower speed. For PCH and newer parts, the OEM bits PHY register
3677 * (LED, GbE disable and LPLU configurations) also needs to be written.
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003678 **/
Bruce Allan99730e42011-05-13 07:19:48 +00003679void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003680{
3681 u32 phy_ctrl;
Bruce Allan8395ae82010-09-22 17:15:08 +00003682 s32 ret_val;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003683
Bruce Allan17f085d2010-06-17 18:59:48 +00003684 phy_ctrl = er32(PHY_CTRL);
3685 phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU | E1000_PHY_CTRL_GBE_DISABLE;
3686 ew32(PHY_CTRL, phy_ctrl);
Bruce Allana4f58f52009-06-02 11:29:18 +00003687
Bruce Allan462d5992011-09-30 08:07:11 +00003688 if (hw->mac.type == e1000_ich8lan)
3689 e1000e_gig_downshift_workaround_ich8lan(hw);
3690
Bruce Allan8395ae82010-09-22 17:15:08 +00003691 if (hw->mac.type >= e1000_pchlan) {
Bruce Allance54afd2010-11-24 06:01:41 +00003692 e1000_oem_bits_config_ich8lan(hw, false);
Bruce Allan03299e42011-09-30 08:07:05 +00003693 e1000_phy_hw_reset_ich8lan(hw);
Bruce Allan8395ae82010-09-22 17:15:08 +00003694 ret_val = hw->phy.ops.acquire(hw);
3695 if (ret_val)
3696 return;
3697 e1000_write_smbus_addr(hw);
3698 hw->phy.ops.release(hw);
3699 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07003700}
3701
3702/**
Bruce Allan99730e42011-05-13 07:19:48 +00003703 * e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0
3704 * @hw: pointer to the HW structure
3705 *
3706 * During Sx to S0 transitions on non-managed devices or managed devices
3707 * on which PHY resets are not blocked, if the PHY registers cannot be
3708 * accessed properly by the s/w toggle the LANPHYPC value to power cycle
3709 * the PHY.
3710 **/
3711void e1000_resume_workarounds_pchlan(struct e1000_hw *hw)
3712{
3713 u32 fwsm;
3714
3715 if (hw->mac.type != e1000_pch2lan)
3716 return;
3717
3718 fwsm = er32(FWSM);
3719 if (!(fwsm & E1000_ICH_FWSM_FW_VALID) || !e1000_check_reset_block(hw)) {
3720 u16 phy_id1, phy_id2;
3721 s32 ret_val;
3722
3723 ret_val = hw->phy.ops.acquire(hw);
3724 if (ret_val) {
3725 e_dbg("Failed to acquire PHY semaphore in resume\n");
3726 return;
3727 }
3728
3729 /* Test access to the PHY registers by reading the ID regs */
3730 ret_val = hw->phy.ops.read_reg_locked(hw, PHY_ID1, &phy_id1);
3731 if (ret_val)
3732 goto release;
3733 ret_val = hw->phy.ops.read_reg_locked(hw, PHY_ID2, &phy_id2);
3734 if (ret_val)
3735 goto release;
3736
3737 if (hw->phy.id == ((u32)(phy_id1 << 16) |
3738 (u32)(phy_id2 & PHY_REVISION_MASK)))
3739 goto release;
3740
3741 e1000_toggle_lanphypc_value_ich8lan(hw);
3742
3743 hw->phy.ops.release(hw);
3744 msleep(50);
3745 e1000_phy_hw_reset(hw);
3746 msleep(50);
3747 return;
3748 }
3749
3750release:
3751 hw->phy.ops.release(hw);
3752
3753 return;
3754}
3755
3756/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003757 * e1000_cleanup_led_ich8lan - Restore the default LED operation
3758 * @hw: pointer to the HW structure
3759 *
3760 * Return the LED back to the default configuration.
3761 **/
3762static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw)
3763{
3764 if (hw->phy.type == e1000_phy_ife)
3765 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, 0);
3766
3767 ew32(LEDCTL, hw->mac.ledctl_default);
3768 return 0;
3769}
3770
3771/**
Auke Kok489815c2008-02-21 15:11:07 -08003772 * e1000_led_on_ich8lan - Turn LEDs on
Auke Kokbc7f75f2007-09-17 12:30:59 -07003773 * @hw: pointer to the HW structure
3774 *
Auke Kok489815c2008-02-21 15:11:07 -08003775 * Turn on the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003776 **/
3777static s32 e1000_led_on_ich8lan(struct e1000_hw *hw)
3778{
3779 if (hw->phy.type == e1000_phy_ife)
3780 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
3781 (IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON));
3782
3783 ew32(LEDCTL, hw->mac.ledctl_mode2);
3784 return 0;
3785}
3786
3787/**
Auke Kok489815c2008-02-21 15:11:07 -08003788 * e1000_led_off_ich8lan - Turn LEDs off
Auke Kokbc7f75f2007-09-17 12:30:59 -07003789 * @hw: pointer to the HW structure
3790 *
Auke Kok489815c2008-02-21 15:11:07 -08003791 * Turn off the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07003792 **/
3793static s32 e1000_led_off_ich8lan(struct e1000_hw *hw)
3794{
3795 if (hw->phy.type == e1000_phy_ife)
3796 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
Bruce Allan482fed82011-01-06 14:29:49 +00003797 (IFE_PSCL_PROBE_MODE |
3798 IFE_PSCL_PROBE_LEDS_OFF));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003799
3800 ew32(LEDCTL, hw->mac.ledctl_mode1);
3801 return 0;
3802}
3803
3804/**
Bruce Allana4f58f52009-06-02 11:29:18 +00003805 * e1000_setup_led_pchlan - Configures SW controllable LED
3806 * @hw: pointer to the HW structure
3807 *
3808 * This prepares the SW controllable LED for use.
3809 **/
3810static s32 e1000_setup_led_pchlan(struct e1000_hw *hw)
3811{
Bruce Allan482fed82011-01-06 14:29:49 +00003812 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_mode1);
Bruce Allana4f58f52009-06-02 11:29:18 +00003813}
3814
3815/**
3816 * e1000_cleanup_led_pchlan - Restore the default LED operation
3817 * @hw: pointer to the HW structure
3818 *
3819 * Return the LED back to the default configuration.
3820 **/
3821static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw)
3822{
Bruce Allan482fed82011-01-06 14:29:49 +00003823 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_default);
Bruce Allana4f58f52009-06-02 11:29:18 +00003824}
3825
3826/**
3827 * e1000_led_on_pchlan - Turn LEDs on
3828 * @hw: pointer to the HW structure
3829 *
3830 * Turn on the LEDs.
3831 **/
3832static s32 e1000_led_on_pchlan(struct e1000_hw *hw)
3833{
3834 u16 data = (u16)hw->mac.ledctl_mode2;
3835 u32 i, led;
3836
3837 /*
3838 * If no link, then turn LED on by setting the invert bit
3839 * for each LED that's mode is "link_up" in ledctl_mode2.
3840 */
3841 if (!(er32(STATUS) & E1000_STATUS_LU)) {
3842 for (i = 0; i < 3; i++) {
3843 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
3844 if ((led & E1000_PHY_LED0_MODE_MASK) !=
3845 E1000_LEDCTL_MODE_LINK_UP)
3846 continue;
3847 if (led & E1000_PHY_LED0_IVRT)
3848 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
3849 else
3850 data |= (E1000_PHY_LED0_IVRT << (i * 5));
3851 }
3852 }
3853
Bruce Allan482fed82011-01-06 14:29:49 +00003854 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00003855}
3856
3857/**
3858 * e1000_led_off_pchlan - Turn LEDs off
3859 * @hw: pointer to the HW structure
3860 *
3861 * Turn off the LEDs.
3862 **/
3863static s32 e1000_led_off_pchlan(struct e1000_hw *hw)
3864{
3865 u16 data = (u16)hw->mac.ledctl_mode1;
3866 u32 i, led;
3867
3868 /*
3869 * If no link, then turn LED off by clearing the invert bit
3870 * for each LED that's mode is "link_up" in ledctl_mode1.
3871 */
3872 if (!(er32(STATUS) & E1000_STATUS_LU)) {
3873 for (i = 0; i < 3; i++) {
3874 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
3875 if ((led & E1000_PHY_LED0_MODE_MASK) !=
3876 E1000_LEDCTL_MODE_LINK_UP)
3877 continue;
3878 if (led & E1000_PHY_LED0_IVRT)
3879 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
3880 else
3881 data |= (E1000_PHY_LED0_IVRT << (i * 5));
3882 }
3883 }
3884
Bruce Allan482fed82011-01-06 14:29:49 +00003885 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00003886}
3887
3888/**
Bruce Allane98cac42010-05-10 15:02:32 +00003889 * e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset
Bruce Allanf4187b52008-08-26 18:36:50 -07003890 * @hw: pointer to the HW structure
3891 *
Bruce Allane98cac42010-05-10 15:02:32 +00003892 * Read appropriate register for the config done bit for completion status
3893 * and configure the PHY through s/w for EEPROM-less parts.
3894 *
3895 * NOTE: some silicon which is EEPROM-less will fail trying to read the
3896 * config done bit, so only an error is logged and continues. If we were
3897 * to return with error, EEPROM-less silicon would not be able to be reset
3898 * or change link.
Bruce Allanf4187b52008-08-26 18:36:50 -07003899 **/
3900static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
3901{
Bruce Allane98cac42010-05-10 15:02:32 +00003902 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07003903 u32 bank = 0;
Bruce Allane98cac42010-05-10 15:02:32 +00003904 u32 status;
Bruce Allanfc0c7762009-07-01 13:27:55 +00003905
Bruce Allanf4187b52008-08-26 18:36:50 -07003906 e1000e_get_cfg_done(hw);
3907
Bruce Allane98cac42010-05-10 15:02:32 +00003908 /* Wait for indication from h/w that it has completed basic config */
3909 if (hw->mac.type >= e1000_ich10lan) {
3910 e1000_lan_init_done_ich8lan(hw);
3911 } else {
3912 ret_val = e1000e_get_auto_rd_done(hw);
3913 if (ret_val) {
3914 /*
3915 * When auto config read does not complete, do not
3916 * return with an error. This can happen in situations
3917 * where there is no eeprom and prevents getting link.
3918 */
3919 e_dbg("Auto Read Done did not complete\n");
3920 ret_val = 0;
3921 }
3922 }
3923
3924 /* Clear PHY Reset Asserted bit */
3925 status = er32(STATUS);
3926 if (status & E1000_STATUS_PHYRA)
3927 ew32(STATUS, status & ~E1000_STATUS_PHYRA);
3928 else
3929 e_dbg("PHY Reset Asserted not set - needs delay\n");
3930
Bruce Allanf4187b52008-08-26 18:36:50 -07003931 /* If EEPROM is not marked present, init the IGP 3 PHY manually */
Bruce Allane98cac42010-05-10 15:02:32 +00003932 if (hw->mac.type <= e1000_ich9lan) {
Bruce Allanf4187b52008-08-26 18:36:50 -07003933 if (((er32(EECD) & E1000_EECD_PRES) == 0) &&
3934 (hw->phy.type == e1000_phy_igp_3)) {
3935 e1000e_phy_init_script_igp3(hw);
3936 }
3937 } else {
3938 if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) {
3939 /* Maybe we should do a basic PHY config */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003940 e_dbg("EEPROM not present\n");
Bruce Allane98cac42010-05-10 15:02:32 +00003941 ret_val = -E1000_ERR_CONFIG;
Bruce Allanf4187b52008-08-26 18:36:50 -07003942 }
3943 }
3944
Bruce Allane98cac42010-05-10 15:02:32 +00003945 return ret_val;
Bruce Allanf4187b52008-08-26 18:36:50 -07003946}
3947
3948/**
Bruce Allan17f208d2009-12-01 15:47:22 +00003949 * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down
3950 * @hw: pointer to the HW structure
3951 *
3952 * In the case of a PHY power down to save power, or to turn off link during a
3953 * driver unload, or wake on lan is not enabled, remove the link.
3954 **/
3955static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw)
3956{
3957 /* If the management interface is not enabled, then power down */
3958 if (!(hw->mac.ops.check_mng_mode(hw) ||
3959 hw->phy.ops.check_reset_block(hw)))
3960 e1000_power_down_phy_copper(hw);
Bruce Allan17f208d2009-12-01 15:47:22 +00003961}
3962
3963/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003964 * e1000_clear_hw_cntrs_ich8lan - Clear statistical counters
3965 * @hw: pointer to the HW structure
3966 *
3967 * Clears hardware counters specific to the silicon family and calls
3968 * clear_hw_cntrs_generic to clear all general purpose counters.
3969 **/
3970static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw)
3971{
Bruce Allana4f58f52009-06-02 11:29:18 +00003972 u16 phy_data;
Bruce Allan2b6b1682011-05-13 07:20:09 +00003973 s32 ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003974
3975 e1000e_clear_hw_cntrs_base(hw);
3976
Bruce Allan99673d92009-11-20 23:27:21 +00003977 er32(ALGNERRC);
3978 er32(RXERRC);
3979 er32(TNCRS);
3980 er32(CEXTERR);
3981 er32(TSCTC);
3982 er32(TSCTFC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003983
Bruce Allan99673d92009-11-20 23:27:21 +00003984 er32(MGTPRC);
3985 er32(MGTPDC);
3986 er32(MGTPTC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003987
Bruce Allan99673d92009-11-20 23:27:21 +00003988 er32(IAC);
3989 er32(ICRXOC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003990
Bruce Allana4f58f52009-06-02 11:29:18 +00003991 /* Clear PHY statistics registers */
3992 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00003993 (hw->phy.type == e1000_phy_82579) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00003994 (hw->phy.type == e1000_phy_82577)) {
Bruce Allan2b6b1682011-05-13 07:20:09 +00003995 ret_val = hw->phy.ops.acquire(hw);
3996 if (ret_val)
3997 return;
3998 ret_val = hw->phy.ops.set_page(hw,
3999 HV_STATS_PAGE << IGP_PAGE_SHIFT);
4000 if (ret_val)
4001 goto release;
4002 hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
4003 hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
4004 hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
4005 hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
4006 hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
4007 hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
4008 hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
4009 hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
4010 hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
4011 hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
4012 hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
4013 hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
4014 hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
4015 hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
4016release:
4017 hw->phy.ops.release(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00004018 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004019}
4020
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004021static const struct e1000_mac_operations ich8_mac_ops = {
Bruce Allana4f58f52009-06-02 11:29:18 +00004022 .id_led_init = e1000e_id_led_init,
Bruce Allaneb7700d2010-06-16 13:27:05 +00004023 /* check_mng_mode dependent on mac type */
Bruce Allan7d3cabb2009-07-01 13:29:08 +00004024 .check_for_link = e1000_check_for_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00004025 /* cleanup_led dependent on mac type */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004026 .clear_hw_cntrs = e1000_clear_hw_cntrs_ich8lan,
4027 .get_bus_info = e1000_get_bus_info_ich8lan,
Bruce Allanf4d2dd42010-01-13 02:05:18 +00004028 .set_lan_id = e1000_set_lan_id_single_port,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004029 .get_link_up_info = e1000_get_link_up_info_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00004030 /* led_on dependent on mac type */
4031 /* led_off dependent on mac type */
Jeff Kirshere2de3eb2008-03-28 09:15:11 -07004032 .update_mc_addr_list = e1000e_update_mc_addr_list_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004033 .reset_hw = e1000_reset_hw_ich8lan,
4034 .init_hw = e1000_init_hw_ich8lan,
4035 .setup_link = e1000_setup_link_ich8lan,
4036 .setup_physical_interface= e1000_setup_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00004037 /* id_led_init dependent on mac type */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004038};
4039
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004040static const struct e1000_phy_operations ich8_phy_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00004041 .acquire = e1000_acquire_swflag_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004042 .check_reset_block = e1000_check_reset_block_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004043 .commit = NULL,
Bruce Allanf4187b52008-08-26 18:36:50 -07004044 .get_cfg_done = e1000_get_cfg_done_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004045 .get_cable_length = e1000e_get_cable_length_igp_2,
Bruce Allan94d81862009-11-20 23:25:26 +00004046 .read_reg = e1000e_read_phy_reg_igp,
4047 .release = e1000_release_swflag_ich8lan,
4048 .reset = e1000_phy_hw_reset_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004049 .set_d0_lplu_state = e1000_set_d0_lplu_state_ich8lan,
4050 .set_d3_lplu_state = e1000_set_d3_lplu_state_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004051 .write_reg = e1000e_write_phy_reg_igp,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004052};
4053
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004054static const struct e1000_nvm_operations ich8_nvm_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00004055 .acquire = e1000_acquire_nvm_ich8lan,
4056 .read = e1000_read_nvm_ich8lan,
4057 .release = e1000_release_nvm_ich8lan,
4058 .update = e1000_update_nvm_checksum_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004059 .valid_led_default = e1000_valid_led_default_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00004060 .validate = e1000_validate_nvm_checksum_ich8lan,
4061 .write = e1000_write_nvm_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004062};
4063
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004064const struct e1000_info e1000_ich8_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07004065 .mac = e1000_ich8lan,
4066 .flags = FLAG_HAS_WOL
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004067 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07004068 | FLAG_HAS_CTRLEXT_ON_LOAD
4069 | FLAG_HAS_AMT
4070 | FLAG_HAS_FLASH
4071 | FLAG_APME_IN_WUC,
4072 .pba = 8,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004073 .max_hw_frame_size = ETH_FRAME_LEN + ETH_FCS_LEN,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07004074 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004075 .mac_ops = &ich8_mac_ops,
4076 .phy_ops = &ich8_phy_ops,
4077 .nvm_ops = &ich8_nvm_ops,
4078};
4079
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004080const struct e1000_info e1000_ich9_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07004081 .mac = e1000_ich9lan,
4082 .flags = FLAG_HAS_JUMBO_FRAMES
Bruce Allan97ac8ca2008-04-29 09:16:05 -07004083 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07004084 | FLAG_HAS_WOL
Auke Kokbc7f75f2007-09-17 12:30:59 -07004085 | FLAG_HAS_CTRLEXT_ON_LOAD
4086 | FLAG_HAS_AMT
4087 | FLAG_HAS_ERT
4088 | FLAG_HAS_FLASH
4089 | FLAG_APME_IN_WUC,
4090 .pba = 10,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004091 .max_hw_frame_size = DEFAULT_JUMBO,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07004092 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004093 .mac_ops = &ich8_mac_ops,
4094 .phy_ops = &ich8_phy_ops,
4095 .nvm_ops = &ich8_nvm_ops,
4096};
4097
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004098const struct e1000_info e1000_ich10_info = {
Bruce Allanf4187b52008-08-26 18:36:50 -07004099 .mac = e1000_ich10lan,
4100 .flags = FLAG_HAS_JUMBO_FRAMES
4101 | FLAG_IS_ICH
4102 | FLAG_HAS_WOL
Bruce Allanf4187b52008-08-26 18:36:50 -07004103 | FLAG_HAS_CTRLEXT_ON_LOAD
4104 | FLAG_HAS_AMT
4105 | FLAG_HAS_ERT
4106 | FLAG_HAS_FLASH
4107 | FLAG_APME_IN_WUC,
4108 .pba = 10,
Bruce Allan2adc55c2009-06-02 11:28:58 +00004109 .max_hw_frame_size = DEFAULT_JUMBO,
Bruce Allanf4187b52008-08-26 18:36:50 -07004110 .get_variants = e1000_get_variants_ich8lan,
4111 .mac_ops = &ich8_mac_ops,
4112 .phy_ops = &ich8_phy_ops,
4113 .nvm_ops = &ich8_nvm_ops,
4114};
Bruce Allana4f58f52009-06-02 11:29:18 +00004115
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004116const struct e1000_info e1000_pch_info = {
Bruce Allana4f58f52009-06-02 11:29:18 +00004117 .mac = e1000_pchlan,
4118 .flags = FLAG_IS_ICH
4119 | FLAG_HAS_WOL
Bruce Allana4f58f52009-06-02 11:29:18 +00004120 | FLAG_HAS_CTRLEXT_ON_LOAD
4121 | FLAG_HAS_AMT
4122 | FLAG_HAS_FLASH
4123 | FLAG_HAS_JUMBO_FRAMES
Bruce Allan38eb3942009-11-19 12:34:20 +00004124 | FLAG_DISABLE_FC_PAUSE_TIME /* errata */
Bruce Allana4f58f52009-06-02 11:29:18 +00004125 | FLAG_APME_IN_WUC,
Bruce Allan8c7bbb92010-06-16 13:26:41 +00004126 .flags2 = FLAG2_HAS_PHY_STATS,
Bruce Allana4f58f52009-06-02 11:29:18 +00004127 .pba = 26,
4128 .max_hw_frame_size = 4096,
4129 .get_variants = e1000_get_variants_ich8lan,
4130 .mac_ops = &ich8_mac_ops,
4131 .phy_ops = &ich8_phy_ops,
4132 .nvm_ops = &ich8_nvm_ops,
4133};
Bruce Alland3738bb2010-06-16 13:27:28 +00004134
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00004135const struct e1000_info e1000_pch2_info = {
Bruce Alland3738bb2010-06-16 13:27:28 +00004136 .mac = e1000_pch2lan,
4137 .flags = FLAG_IS_ICH
4138 | FLAG_HAS_WOL
Bruce Alland3738bb2010-06-16 13:27:28 +00004139 | FLAG_HAS_CTRLEXT_ON_LOAD
4140 | FLAG_HAS_AMT
4141 | FLAG_HAS_FLASH
4142 | FLAG_HAS_JUMBO_FRAMES
4143 | FLAG_APME_IN_WUC,
Bruce Allane52997f2010-06-16 13:27:49 +00004144 .flags2 = FLAG2_HAS_PHY_STATS
4145 | FLAG2_HAS_EEE,
Bruce Allan828bac82010-09-29 21:39:37 +00004146 .pba = 26,
Bruce Alland3738bb2010-06-16 13:27:28 +00004147 .max_hw_frame_size = DEFAULT_JUMBO,
4148 .get_variants = e1000_get_variants_ich8lan,
4149 .mac_ops = &ich8_mac_ops,
4150 .phy_ops = &ich8_phy_ops,
4151 .nvm_ops = &ich8_nvm_ops,
4152};