blob: 5cb38212bbc0526f63d398aac2837f7875d5b669 [file] [log] [blame]
Baruch Siach1e9c2852009-06-18 16:48:58 -07001/*
Grant Likelyc103de22011-06-04 18:38:28 -06002 * Copyright (C) 2008, 2009 Provigent Ltd.
Baruch Siach1e9c2852009-06-18 16:48:58 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
9 *
10 * Data sheet: ARM DDI 0190B, September 2000
11 */
12#include <linux/spinlock.h>
13#include <linux/errno.h>
14#include <linux/module.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070015#include <linux/io.h>
16#include <linux/ioport.h>
Sudeep Holla2f462052015-11-27 17:19:15 +000017#include <linux/interrupt.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070018#include <linux/irq.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000019#include <linux/irqchip/chained_irq.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070020#include <linux/bitops.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070021#include <linux/gpio.h>
22#include <linux/device.h>
23#include <linux/amba/bus.h>
24#include <linux/amba/pl061.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080026#include <linux/pinctrl/consumer.h>
Deepak Sikrie198a8de2011-11-18 15:20:12 +053027#include <linux/pm.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070028
29#define GPIODIR 0x400
30#define GPIOIS 0x404
31#define GPIOIBE 0x408
32#define GPIOIEV 0x40C
33#define GPIOIE 0x410
34#define GPIORIS 0x414
35#define GPIOMIS 0x418
36#define GPIOIC 0x41C
37
38#define PL061_GPIO_NR 8
39
Deepak Sikrie198a8de2011-11-18 15:20:12 +053040#ifdef CONFIG_PM
41struct pl061_context_save_regs {
42 u8 gpio_data;
43 u8 gpio_dir;
44 u8 gpio_is;
45 u8 gpio_ibe;
46 u8 gpio_iev;
47 u8 gpio_ie;
48};
49#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070050
Baruch Siach1e9c2852009-06-18 16:48:58 -070051struct pl061_gpio {
Baruch Siach835c1922012-11-22 11:46:14 +020052 spinlock_t lock;
Baruch Siach1e9c2852009-06-18 16:48:58 -070053
54 void __iomem *base;
Baruch Siach1e9c2852009-06-18 16:48:58 -070055 struct gpio_chip gc;
Deepak Sikrie198a8de2011-11-18 15:20:12 +053056
57#ifdef CONFIG_PM
58 struct pl061_context_save_regs csave_regs;
59#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070060};
61
62static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
63{
Linus Walleijd81b37f2015-12-07 11:37:33 +010064 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070065 unsigned long flags;
66 unsigned char gpiodir;
67
68 if (offset >= gc->ngpio)
69 return -EINVAL;
70
71 spin_lock_irqsave(&chip->lock, flags);
72 gpiodir = readb(chip->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020073 gpiodir &= ~(BIT(offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -070074 writeb(gpiodir, chip->base + GPIODIR);
75 spin_unlock_irqrestore(&chip->lock, flags);
76
77 return 0;
78}
79
80static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
81 int value)
82{
Linus Walleijd81b37f2015-12-07 11:37:33 +010083 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070084 unsigned long flags;
85 unsigned char gpiodir;
86
87 if (offset >= gc->ngpio)
88 return -EINVAL;
89
90 spin_lock_irqsave(&chip->lock, flags);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020091 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -070092 gpiodir = readb(chip->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020093 gpiodir |= BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -070094 writeb(gpiodir, chip->base + GPIODIR);
viresh kumar64b997c52010-04-21 09:42:05 +010095
96 /*
97 * gpio value is set again, because pl061 doesn't allow to set value of
98 * a gpio pin before configuring it in OUT mode.
99 */
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200100 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700101 spin_unlock_irqrestore(&chip->lock, flags);
102
103 return 0;
104}
105
106static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
107{
Linus Walleijd81b37f2015-12-07 11:37:33 +0100108 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700109
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200110 return !!readb(chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700111}
112
113static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
114{
Linus Walleijd81b37f2015-12-07 11:37:33 +0100115 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700116
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200117 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700118}
119
Lennert Buytenhekb2221862011-01-12 17:00:16 -0800120static int pl061_irq_type(struct irq_data *d, unsigned trigger)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700121{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100122 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100123 struct pl061_gpio *chip = gpiochip_get_data(gc);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800124 int offset = irqd_to_hwirq(d);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700125 unsigned long flags;
126 u8 gpiois, gpioibe, gpioiev;
Linus Walleij438a2c92013-11-26 12:59:51 +0100127 u8 bit = BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700128
Axel Linc1cc9b92010-05-26 14:42:19 -0700129 if (offset < 0 || offset >= PL061_GPIO_NR)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700130 return -EINVAL;
131
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200132 if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
133 (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
134 {
Linus Walleij58383c782015-11-04 09:56:26 +0100135 dev_err(gc->parent,
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200136 "trying to configure line %d for both level and edge "
137 "detection, choose one!\n",
138 offset);
139 return -EINVAL;
140 }
141
Dan Carpenter21d4de12015-10-08 10:12:01 +0300142
143 spin_lock_irqsave(&chip->lock, flags);
144
145 gpioiev = readb(chip->base + GPIOIEV);
146 gpiois = readb(chip->base + GPIOIS);
147 gpioibe = readb(chip->base + GPIOIBE);
148
Linus Walleij438a2c92013-11-26 12:59:51 +0100149 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200150 bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
151
152 /* Disable edge detection */
153 gpioibe &= ~bit;
154 /* Enable level detection */
Linus Walleij438a2c92013-11-26 12:59:51 +0100155 gpiois |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200156 /* Select polarity */
157 if (polarity)
Linus Walleij438a2c92013-11-26 12:59:51 +0100158 gpioiev |= bit;
159 else
160 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700161 irq_set_handler_locked(d, handle_level_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100162 dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200163 offset,
164 polarity ? "HIGH" : "LOW");
165 } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
166 /* Disable level detection */
167 gpiois &= ~bit;
168 /* Select both edges, setting this makes GPIOEV be ignored */
Linus Walleij438a2c92013-11-26 12:59:51 +0100169 gpioibe |= bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700170 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100171 dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200172 } else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
173 (trigger & IRQ_TYPE_EDGE_FALLING)) {
174 bool rising = trigger & IRQ_TYPE_EDGE_RISING;
175
176 /* Disable level detection */
177 gpiois &= ~bit;
178 /* Clear detection on both edges */
Linus Walleij438a2c92013-11-26 12:59:51 +0100179 gpioibe &= ~bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200180 /* Select edge */
181 if (rising)
Linus Walleij438a2c92013-11-26 12:59:51 +0100182 gpioiev |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200183 else
Linus Walleij438a2c92013-11-26 12:59:51 +0100184 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700185 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100186 dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200187 offset,
188 rising ? "RISING" : "FALLING");
189 } else {
190 /* No trigger: disable everything */
191 gpiois &= ~bit;
192 gpioibe &= ~bit;
193 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700194 irq_set_handler_locked(d, handle_bad_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100195 dev_warn(gc->parent, "no trigger selected for line %d\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200196 offset);
Linus Walleij438a2c92013-11-26 12:59:51 +0100197 }
198
199 writeb(gpiois, chip->base + GPIOIS);
200 writeb(gpioibe, chip->base + GPIOIBE);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700201 writeb(gpioiev, chip->base + GPIOIEV);
202
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800203 spin_unlock_irqrestore(&chip->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700204
205 return 0;
206}
207
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200208static void pl061_irq_handler(struct irq_desc *desc)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700209{
Rob Herring2de0dbc2012-01-04 10:36:07 -0600210 unsigned long pending;
211 int offset;
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100212 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100213 struct pl061_gpio *chip = gpiochip_get_data(gc);
Rob Herringdece9042011-12-09 14:12:53 -0600214 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700215
Rob Herringdece9042011-12-09 14:12:53 -0600216 chained_irq_enter(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700217
Rob Herring2de0dbc2012-01-04 10:36:07 -0600218 pending = readb(chip->base + GPIOMIS);
Rob Herring2de0dbc2012-01-04 10:36:07 -0600219 if (pending) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800220 for_each_set_bit(offset, &pending, PL061_GPIO_NR)
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100221 generic_handle_irq(irq_find_mapping(gc->irqdomain,
222 offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700223 }
Rob Herring2de0dbc2012-01-04 10:36:07 -0600224
Rob Herringdece9042011-12-09 14:12:53 -0600225 chained_irq_exit(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700226}
227
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800228static void pl061_irq_mask(struct irq_data *d)
Rob Herring3ab52472011-10-21 08:05:53 -0500229{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100230 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100231 struct pl061_gpio *chip = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200232 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800233 u8 gpioie;
Rob Herring3ab52472011-10-21 08:05:53 -0500234
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800235 spin_lock(&chip->lock);
236 gpioie = readb(chip->base + GPIOIE) & ~mask;
237 writeb(gpioie, chip->base + GPIOIE);
238 spin_unlock(&chip->lock);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700239}
240
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800241static void pl061_irq_unmask(struct irq_data *d)
242{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100243 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100244 struct pl061_gpio *chip = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200245 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800246 u8 gpioie;
247
248 spin_lock(&chip->lock);
249 gpioie = readb(chip->base + GPIOIE) | mask;
250 writeb(gpioie, chip->base + GPIOIE);
251 spin_unlock(&chip->lock);
252}
253
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700254/**
255 * pl061_irq_ack() - ACK an edge IRQ
256 * @d: IRQ data for this IRQ
257 *
258 * This gets called from the edge IRQ handler to ACK the edge IRQ
259 * in the GPIOIC (interrupt-clear) register. For level IRQs this is
260 * not needed: these go away when the level signal goes away.
261 */
262static void pl061_irq_ack(struct irq_data *d)
263{
264 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100265 struct pl061_gpio *chip = gpiochip_get_data(gc);
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700266 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
267
268 spin_lock(&chip->lock);
269 writeb(mask, chip->base + GPIOIC);
270 spin_unlock(&chip->lock);
271}
272
Sudeep Holla2f462052015-11-27 17:19:15 +0000273static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
274{
275 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
276
277 return irq_set_irq_wake(gc->irq_parent, state);
278}
279
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800280static struct irq_chip pl061_irqchip = {
Linus Walleij9ae7e9e2013-11-26 14:19:44 +0100281 .name = "pl061",
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700282 .irq_ack = pl061_irq_ack,
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800283 .irq_mask = pl061_irq_mask,
284 .irq_unmask = pl061_irq_unmask,
285 .irq_set_type = pl061_irq_type,
Sudeep Holla2f462052015-11-27 17:19:15 +0000286 .irq_set_wake = pl061_irq_set_wake,
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800287};
288
Tobias Klauser8944df72012-10-05 11:45:28 +0200289static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700290{
Tobias Klauser8944df72012-10-05 11:45:28 +0200291 struct device *dev = &adev->dev;
Jingoo Hane56aee12013-07-30 17:08:05 +0900292 struct pl061_platform_data *pdata = dev_get_platdata(dev);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700293 struct pl061_gpio *chip;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800294 int ret, irq, i, irq_base;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700295
Tobias Klauser8944df72012-10-05 11:45:28 +0200296 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700297 if (chip == NULL)
298 return -ENOMEM;
299
Rob Herring76c05c82011-08-10 16:31:46 -0500300 if (pdata) {
301 chip->gc.base = pdata->gpio_base;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800302 irq_base = pdata->irq_base;
Linus Walleij78087552013-11-22 10:11:49 +0100303 if (irq_base <= 0) {
304 dev_err(&adev->dev, "invalid IRQ base in pdata\n");
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800305 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100306 }
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800307 } else {
Rob Herring76c05c82011-08-10 16:31:46 -0500308 chip->gc.base = -1;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800309 irq_base = 0;
310 }
Rob Herring76c05c82011-08-10 16:31:46 -0500311
Jingoo Han09bafc32014-02-12 11:53:58 +0900312 chip->base = devm_ioremap_resource(dev, &adev->res);
313 if (IS_ERR(chip->base))
314 return PTR_ERR(chip->base);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700315
316 spin_lock_init(&chip->lock);
Jonas Gorski31831f42015-10-11 17:34:18 +0200317 if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
318 chip->gc.request = gpiochip_generic_request;
319 chip->gc.free = gpiochip_generic_free;
320 }
Baruch Siach1e9c2852009-06-18 16:48:58 -0700321
322 chip->gc.direction_input = pl061_direction_input;
323 chip->gc.direction_output = pl061_direction_output;
324 chip->gc.get = pl061_get_value;
325 chip->gc.set = pl061_set_value;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700326 chip->gc.ngpio = PL061_GPIO_NR;
Tobias Klauser8944df72012-10-05 11:45:28 +0200327 chip->gc.label = dev_name(dev);
Linus Walleij58383c782015-11-04 09:56:26 +0100328 chip->gc.parent = dev;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700329 chip->gc.owner = THIS_MODULE;
330
Linus Walleijd81b37f2015-12-07 11:37:33 +0100331 ret = gpiochip_add_data(&chip->gc, chip);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700332 if (ret)
Tobias Klauser8944df72012-10-05 11:45:28 +0200333 return ret;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700334
335 /*
336 * irq_chip support
337 */
Baruch Siach1e9c2852009-06-18 16:48:58 -0700338 writeb(0, chip->base + GPIOIE); /* disable irqs */
Tobias Klauser8944df72012-10-05 11:45:28 +0200339 irq = adev->irq[0];
Linus Walleij78087552013-11-22 10:11:49 +0100340 if (irq < 0) {
341 dev_err(&adev->dev, "invalid IRQ\n");
Tobias Klauser8944df72012-10-05 11:45:28 +0200342 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100343 }
Tobias Klauser8944df72012-10-05 11:45:28 +0200344
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100345 ret = gpiochip_irqchip_add(&chip->gc, &pl061_irqchip,
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700346 irq_base, handle_bad_irq,
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100347 IRQ_TYPE_NONE);
348 if (ret) {
349 dev_info(&adev->dev, "could not add irqchip\n");
350 return ret;
Linus Walleij78087552013-11-22 10:11:49 +0100351 }
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100352 gpiochip_set_chained_irqchip(&chip->gc, &pl061_irqchip,
353 irq, pl061_irq_handler);
Linus Walleij2ba31542013-11-27 08:47:02 +0100354
Baruch Siach1e9c2852009-06-18 16:48:58 -0700355 for (i = 0; i < PL061_GPIO_NR; i++) {
Rob Herring76c05c82011-08-10 16:31:46 -0500356 if (pdata) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200357 if (pdata->directions & (BIT(i)))
Rob Herring76c05c82011-08-10 16:31:46 -0500358 pl061_direction_output(&chip->gc, i,
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200359 pdata->values & (BIT(i)));
Rob Herring76c05c82011-08-10 16:31:46 -0500360 else
361 pl061_direction_input(&chip->gc, i);
362 }
Baruch Siach1e9c2852009-06-18 16:48:58 -0700363 }
364
Tobias Klauser8944df72012-10-05 11:45:28 +0200365 amba_set_drvdata(adev, chip);
Fabio Estevam76b36272014-02-26 08:12:37 -0300366 dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n",
367 &adev->res.start);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530368
Baruch Siach1e9c2852009-06-18 16:48:58 -0700369 return 0;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700370}
371
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530372#ifdef CONFIG_PM
373static int pl061_suspend(struct device *dev)
374{
375 struct pl061_gpio *chip = dev_get_drvdata(dev);
376 int offset;
377
378 chip->csave_regs.gpio_data = 0;
379 chip->csave_regs.gpio_dir = readb(chip->base + GPIODIR);
380 chip->csave_regs.gpio_is = readb(chip->base + GPIOIS);
381 chip->csave_regs.gpio_ibe = readb(chip->base + GPIOIBE);
382 chip->csave_regs.gpio_iev = readb(chip->base + GPIOIEV);
383 chip->csave_regs.gpio_ie = readb(chip->base + GPIOIE);
384
385 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200386 if (chip->csave_regs.gpio_dir & (BIT(offset)))
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530387 chip->csave_regs.gpio_data |=
388 pl061_get_value(&chip->gc, offset) << offset;
389 }
390
391 return 0;
392}
393
394static int pl061_resume(struct device *dev)
395{
396 struct pl061_gpio *chip = dev_get_drvdata(dev);
397 int offset;
398
399 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200400 if (chip->csave_regs.gpio_dir & (BIT(offset)))
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530401 pl061_direction_output(&chip->gc, offset,
402 chip->csave_regs.gpio_data &
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200403 (BIT(offset)));
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530404 else
405 pl061_direction_input(&chip->gc, offset);
406 }
407
408 writeb(chip->csave_regs.gpio_is, chip->base + GPIOIS);
409 writeb(chip->csave_regs.gpio_ibe, chip->base + GPIOIBE);
410 writeb(chip->csave_regs.gpio_iev, chip->base + GPIOIEV);
411 writeb(chip->csave_regs.gpio_ie, chip->base + GPIOIE);
412
413 return 0;
414}
415
Viresh Kumar6e33ace2012-01-11 15:25:20 +0530416static const struct dev_pm_ops pl061_dev_pm_ops = {
417 .suspend = pl061_suspend,
418 .resume = pl061_resume,
419 .freeze = pl061_suspend,
420 .restore = pl061_resume,
421};
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530422#endif
423
Russell King2c39c9e2010-07-27 08:50:16 +0100424static struct amba_id pl061_ids[] = {
Baruch Siach1e9c2852009-06-18 16:48:58 -0700425 {
426 .id = 0x00041061,
427 .mask = 0x000fffff,
428 },
429 { 0, 0 },
430};
431
Dave Martin955b6782011-10-05 15:15:21 +0100432MODULE_DEVICE_TABLE(amba, pl061_ids);
433
Baruch Siach1e9c2852009-06-18 16:48:58 -0700434static struct amba_driver pl061_gpio_driver = {
435 .drv = {
436 .name = "pl061_gpio",
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530437#ifdef CONFIG_PM
438 .pm = &pl061_dev_pm_ops,
439#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -0700440 },
441 .id_table = pl061_ids,
442 .probe = pl061_probe,
443};
444
445static int __init pl061_gpio_init(void)
446{
447 return amba_driver_register(&pl061_gpio_driver);
448}
Haojian Zhuang5985d762013-01-18 15:31:13 +0800449module_init(pl061_gpio_init);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700450
451MODULE_AUTHOR("Baruch Siach <baruch@tkos.co.il>");
452MODULE_DESCRIPTION("PL061 GPIO driver");
453MODULE_LICENSE("GPL");