blob: 5fc024f2092aa4d38735793e1af2c76bf7314f69 [file] [log] [blame]
Paul Zimmerman7359d482013-03-11 17:47:59 -07001/*
2 * hcd_intr.c - DesignWare HS OTG Controller host-mode interrupt handling
3 *
4 * Copyright (C) 2004-2013 Synopsys, Inc.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions, and the following disclaimer,
11 * without modification.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. The names of the above-listed copyright holders may not be used
16 * to endorse or promote products derived from this software without
17 * specific prior written permission.
18 *
19 * ALTERNATIVELY, this software may be distributed under the terms of the
20 * GNU General Public License ("GPL") as published by the Free Software
21 * Foundation; either version 2 of the License, or (at your option) any
22 * later version.
23 *
24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
25 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
26 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
28 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
29 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
30 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
31 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
32 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
33 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
34 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35 */
36
37/*
38 * This file contains the interrupt handlers for Host mode
39 */
40#include <linux/kernel.h>
41#include <linux/module.h>
42#include <linux/spinlock.h>
43#include <linux/interrupt.h>
44#include <linux/dma-mapping.h>
45#include <linux/io.h>
46#include <linux/slab.h>
47#include <linux/usb.h>
48
49#include <linux/usb/hcd.h>
50#include <linux/usb/ch11.h>
51
52#include "core.h"
53#include "hcd.h"
54
55/* This function is for debug only */
56static void dwc2_track_missed_sofs(struct dwc2_hsotg *hsotg)
57{
Paul Zimmerman7359d482013-03-11 17:47:59 -070058 u16 curr_frame_number = hsotg->frame_number;
Douglas Anderson483bb252016-01-28 18:20:07 -080059 u16 expected = dwc2_frame_num_inc(hsotg->last_frame_num, 1);
Paul Zimmerman7359d482013-03-11 17:47:59 -070060
Douglas Anderson483bb252016-01-28 18:20:07 -080061 if (expected != curr_frame_number)
62 dwc2_sch_vdbg(hsotg, "MISSED SOF %04x != %04x\n",
63 expected, curr_frame_number);
64
65#ifdef CONFIG_USB_DWC2_TRACK_MISSED_SOFS
Paul Zimmerman7359d482013-03-11 17:47:59 -070066 if (hsotg->frame_num_idx < FRAME_NUM_ARRAY_SIZE) {
Douglas Anderson483bb252016-01-28 18:20:07 -080067 if (expected != curr_frame_number) {
Paul Zimmerman7359d482013-03-11 17:47:59 -070068 hsotg->frame_num_array[hsotg->frame_num_idx] =
69 curr_frame_number;
70 hsotg->last_frame_num_array[hsotg->frame_num_idx] =
71 hsotg->last_frame_num;
72 hsotg->frame_num_idx++;
73 }
74 } else if (!hsotg->dumped_frame_num_array) {
75 int i;
76
77 dev_info(hsotg->dev, "Frame Last Frame\n");
78 dev_info(hsotg->dev, "----- ----------\n");
79 for (i = 0; i < FRAME_NUM_ARRAY_SIZE; i++) {
80 dev_info(hsotg->dev, "0x%04x 0x%04x\n",
81 hsotg->frame_num_array[i],
82 hsotg->last_frame_num_array[i]);
83 }
84 hsotg->dumped_frame_num_array = 1;
85 }
Paul Zimmerman7359d482013-03-11 17:47:59 -070086#endif
Douglas Anderson483bb252016-01-28 18:20:07 -080087 hsotg->last_frame_num = curr_frame_number;
Paul Zimmerman7359d482013-03-11 17:47:59 -070088}
89
90static void dwc2_hc_handle_tt_clear(struct dwc2_hsotg *hsotg,
91 struct dwc2_host_chan *chan,
92 struct dwc2_qtd *qtd)
93{
Douglas Andersond82a810e2016-01-28 18:20:02 -080094 struct usb_device *root_hub = dwc2_hsotg_to_hcd(hsotg)->self.root_hub;
Paul Zimmerman7359d482013-03-11 17:47:59 -070095 struct urb *usb_urb;
96
Paul Zimmerman399fdf92013-07-13 14:53:50 -070097 if (!chan->qh)
98 return;
99
100 if (chan->qh->dev_speed == USB_SPEED_HIGH)
101 return;
102
103 if (!qtd->urb)
Paul Zimmerman7359d482013-03-11 17:47:59 -0700104 return;
105
106 usb_urb = qtd->urb->priv;
Paul Zimmerman399fdf92013-07-13 14:53:50 -0700107 if (!usb_urb || !usb_urb->dev || !usb_urb->dev->tt)
Paul Zimmerman7359d482013-03-11 17:47:59 -0700108 return;
109
Douglas Andersond82a810e2016-01-28 18:20:02 -0800110 /*
111 * The root hub doesn't really have a TT, but Linux thinks it
112 * does because how could you have a "high speed hub" that
113 * directly talks directly to low speed devices without a TT?
114 * It's all lies. Lies, I tell you.
115 */
116 if (usb_urb->dev->tt->hub == root_hub)
117 return;
118
Paul Zimmerman399fdf92013-07-13 14:53:50 -0700119 if (qtd->urb->status != -EPIPE && qtd->urb->status != -EREMOTEIO) {
Paul Zimmerman7359d482013-03-11 17:47:59 -0700120 chan->qh->tt_buffer_dirty = 1;
121 if (usb_hub_clear_tt_buffer(usb_urb))
122 /* Clear failed; let's hope things work anyway */
123 chan->qh->tt_buffer_dirty = 0;
124 }
125}
126
127/*
128 * Handles the start-of-frame interrupt in host mode. Non-periodic
129 * transactions may be queued to the DWC_otg controller for the current
130 * (micro)frame. Periodic transactions may be queued to the controller
131 * for the next (micro)frame.
132 */
133static void dwc2_sof_intr(struct dwc2_hsotg *hsotg)
134{
135 struct list_head *qh_entry;
136 struct dwc2_qh *qh;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700137 enum dwc2_transaction_type tr_type;
138
Douglas Anderson29539012015-11-20 09:06:28 -0800139 /* Clear interrupt */
140 dwc2_writel(GINTSTS_SOF, hsotg->regs + GINTSTS);
141
Paul Zimmerman7359d482013-03-11 17:47:59 -0700142#ifdef DEBUG_SOF
143 dev_vdbg(hsotg->dev, "--Start of Frame Interrupt--\n");
144#endif
145
Matthijs Kooijman37e1dcc2013-04-29 19:40:23 +0000146 hsotg->frame_number = dwc2_hcd_get_frame_number(hsotg);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700147
148 dwc2_track_missed_sofs(hsotg);
149
150 /* Determine whether any periodic QHs should be executed */
151 qh_entry = hsotg->periodic_sched_inactive.next;
152 while (qh_entry != &hsotg->periodic_sched_inactive) {
153 qh = list_entry(qh_entry, struct dwc2_qh, qh_list_entry);
154 qh_entry = qh_entry->next;
Douglas Andersonced9eee2016-01-28 18:20:04 -0800155 if (dwc2_frame_num_le(qh->next_active_frame,
156 hsotg->frame_number)) {
157 dwc2_sch_vdbg(hsotg, "QH=%p ready fn=%04x, nxt=%04x\n",
158 qh, hsotg->frame_number,
159 qh->next_active_frame);
Douglas Anderson74fc4a72016-01-28 18:19:58 -0800160
Paul Zimmerman7359d482013-03-11 17:47:59 -0700161 /*
162 * Move QH to the ready list to be executed next
163 * (micro)frame
164 */
Douglas Anderson94ef7ae2016-01-28 18:19:56 -0800165 list_move_tail(&qh->qh_list_entry,
Paul Zimmerman7359d482013-03-11 17:47:59 -0700166 &hsotg->periodic_sched_ready);
Douglas Anderson74fc4a72016-01-28 18:19:58 -0800167 }
Paul Zimmerman7359d482013-03-11 17:47:59 -0700168 }
169 tr_type = dwc2_hcd_select_transactions(hsotg);
170 if (tr_type != DWC2_TRANSACTION_NONE)
171 dwc2_hcd_queue_transactions(hsotg, tr_type);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700172}
173
174/*
175 * Handles the Rx FIFO Level Interrupt, which indicates that there is
176 * at least one packet in the Rx FIFO. The packets are moved from the FIFO to
177 * memory if the DWC_otg controller is operating in Slave mode.
178 */
179static void dwc2_rx_fifo_level_intr(struct dwc2_hsotg *hsotg)
180{
181 u32 grxsts, chnum, bcnt, dpid, pktsts;
182 struct dwc2_host_chan *chan;
183
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +0200184 if (dbg_perio())
185 dev_vdbg(hsotg->dev, "--RxFIFO Level Interrupt--\n");
Paul Zimmerman7359d482013-03-11 17:47:59 -0700186
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300187 grxsts = dwc2_readl(hsotg->regs + GRXSTSP);
Matthijs Kooijmand6ec53e2013-08-30 18:45:15 +0200188 chnum = (grxsts & GRXSTS_HCHNUM_MASK) >> GRXSTS_HCHNUM_SHIFT;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700189 chan = hsotg->hc_ptr_array[chnum];
190 if (!chan) {
191 dev_err(hsotg->dev, "Unable to get corresponding channel\n");
192 return;
193 }
194
Matthijs Kooijmand6ec53e2013-08-30 18:45:15 +0200195 bcnt = (grxsts & GRXSTS_BYTECNT_MASK) >> GRXSTS_BYTECNT_SHIFT;
196 dpid = (grxsts & GRXSTS_DPID_MASK) >> GRXSTS_DPID_SHIFT;
Matthijs Kooijmanf9234632013-08-30 18:45:13 +0200197 pktsts = (grxsts & GRXSTS_PKTSTS_MASK) >> GRXSTS_PKTSTS_SHIFT;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700198
199 /* Packet Status */
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +0200200 if (dbg_perio()) {
201 dev_vdbg(hsotg->dev, " Ch num = %d\n", chnum);
202 dev_vdbg(hsotg->dev, " Count = %d\n", bcnt);
203 dev_vdbg(hsotg->dev, " DPID = %d, chan.dpid = %d\n", dpid,
204 chan->data_pid_start);
Matthijs Kooijmanf9234632013-08-30 18:45:13 +0200205 dev_vdbg(hsotg->dev, " PStatus = %d\n", pktsts);
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +0200206 }
Paul Zimmerman7359d482013-03-11 17:47:59 -0700207
208 switch (pktsts) {
209 case GRXSTS_PKTSTS_HCHIN:
210 /* Read the data into the host buffer */
211 if (bcnt > 0) {
212 dwc2_read_packet(hsotg, chan->xfer_buf, bcnt);
213
214 /* Update the HC fields for the next packet received */
215 chan->xfer_count += bcnt;
216 chan->xfer_buf += bcnt;
217 }
218 break;
219 case GRXSTS_PKTSTS_HCHIN_XFER_COMP:
220 case GRXSTS_PKTSTS_DATATOGGLEERR:
221 case GRXSTS_PKTSTS_HCHHALTED:
222 /* Handled in interrupt, just ignore data */
223 break;
224 default:
225 dev_err(hsotg->dev,
226 "RxFIFO Level Interrupt: Unknown status %d\n", pktsts);
227 break;
228 }
229}
230
231/*
232 * This interrupt occurs when the non-periodic Tx FIFO is half-empty. More
233 * data packets may be written to the FIFO for OUT transfers. More requests
234 * may be written to the non-periodic request queue for IN transfers. This
235 * interrupt is enabled only in Slave mode.
236 */
237static void dwc2_np_tx_fifo_empty_intr(struct dwc2_hsotg *hsotg)
238{
239 dev_vdbg(hsotg->dev, "--Non-Periodic TxFIFO Empty Interrupt--\n");
240 dwc2_hcd_queue_transactions(hsotg, DWC2_TRANSACTION_NON_PERIODIC);
241}
242
243/*
244 * This interrupt occurs when the periodic Tx FIFO is half-empty. More data
245 * packets may be written to the FIFO for OUT transfers. More requests may be
246 * written to the periodic request queue for IN transfers. This interrupt is
247 * enabled only in Slave mode.
248 */
249static void dwc2_perio_tx_fifo_empty_intr(struct dwc2_hsotg *hsotg)
250{
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +0200251 if (dbg_perio())
252 dev_vdbg(hsotg->dev, "--Periodic TxFIFO Empty Interrupt--\n");
Paul Zimmerman7359d482013-03-11 17:47:59 -0700253 dwc2_hcd_queue_transactions(hsotg, DWC2_TRANSACTION_PERIODIC);
254}
255
256static void dwc2_hprt0_enable(struct dwc2_hsotg *hsotg, u32 hprt0,
257 u32 *hprt0_modify)
258{
259 struct dwc2_core_params *params = hsotg->core_params;
260 int do_reset = 0;
261 u32 usbcfg;
262 u32 prtspd;
263 u32 hcfg;
Matthijs Kooijmanbcc5def2013-04-29 19:42:00 +0000264 u32 fslspclksel;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700265 u32 hfir;
266
267 dev_vdbg(hsotg->dev, "%s(%p)\n", __func__, hsotg);
268
269 /* Every time when port enables calculate HFIR.FrInterval */
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300270 hfir = dwc2_readl(hsotg->regs + HFIR);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700271 hfir &= ~HFIR_FRINT_MASK;
272 hfir |= dwc2_calc_frame_interval(hsotg) << HFIR_FRINT_SHIFT &
273 HFIR_FRINT_MASK;
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300274 dwc2_writel(hfir, hsotg->regs + HFIR);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700275
276 /* Check if we need to adjust the PHY clock speed for low power */
277 if (!params->host_support_fs_ls_low_power) {
278 /* Port has been enabled, set the reset change flag */
279 hsotg->flags.b.port_reset_change = 1;
280 return;
281 }
282
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300283 usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
Matthijs Kooijmanf9234632013-08-30 18:45:13 +0200284 prtspd = (hprt0 & HPRT0_SPD_MASK) >> HPRT0_SPD_SHIFT;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700285
286 if (prtspd == HPRT0_SPD_LOW_SPEED || prtspd == HPRT0_SPD_FULL_SPEED) {
287 /* Low power */
288 if (!(usbcfg & GUSBCFG_PHY_LP_CLK_SEL)) {
289 /* Set PHY low power clock select for FS/LS devices */
290 usbcfg |= GUSBCFG_PHY_LP_CLK_SEL;
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300291 dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700292 do_reset = 1;
293 }
294
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300295 hcfg = dwc2_readl(hsotg->regs + HCFG);
Matthijs Kooijmanf9234632013-08-30 18:45:13 +0200296 fslspclksel = (hcfg & HCFG_FSLSPCLKSEL_MASK) >>
297 HCFG_FSLSPCLKSEL_SHIFT;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700298
299 if (prtspd == HPRT0_SPD_LOW_SPEED &&
300 params->host_ls_low_power_phy_clk ==
301 DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ) {
302 /* 6 MHZ */
303 dev_vdbg(hsotg->dev,
304 "FS_PHY programming HCFG to 6 MHz\n");
Matthijs Kooijmanbcc5def2013-04-29 19:42:00 +0000305 if (fslspclksel != HCFG_FSLSPCLKSEL_6_MHZ) {
Matthijs Kooijmanf9234632013-08-30 18:45:13 +0200306 fslspclksel = HCFG_FSLSPCLKSEL_6_MHZ;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700307 hcfg &= ~HCFG_FSLSPCLKSEL_MASK;
Matthijs Kooijmanf9234632013-08-30 18:45:13 +0200308 hcfg |= fslspclksel << HCFG_FSLSPCLKSEL_SHIFT;
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300309 dwc2_writel(hcfg, hsotg->regs + HCFG);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700310 do_reset = 1;
311 }
312 } else {
313 /* 48 MHZ */
314 dev_vdbg(hsotg->dev,
315 "FS_PHY programming HCFG to 48 MHz\n");
Matthijs Kooijmanbcc5def2013-04-29 19:42:00 +0000316 if (fslspclksel != HCFG_FSLSPCLKSEL_48_MHZ) {
Matthijs Kooijmanf9234632013-08-30 18:45:13 +0200317 fslspclksel = HCFG_FSLSPCLKSEL_48_MHZ;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700318 hcfg &= ~HCFG_FSLSPCLKSEL_MASK;
Matthijs Kooijmanf9234632013-08-30 18:45:13 +0200319 hcfg |= fslspclksel << HCFG_FSLSPCLKSEL_SHIFT;
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300320 dwc2_writel(hcfg, hsotg->regs + HCFG);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700321 do_reset = 1;
322 }
323 }
324 } else {
325 /* Not low power */
326 if (usbcfg & GUSBCFG_PHY_LP_CLK_SEL) {
327 usbcfg &= ~GUSBCFG_PHY_LP_CLK_SEL;
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300328 dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700329 do_reset = 1;
330 }
331 }
332
333 if (do_reset) {
334 *hprt0_modify |= HPRT0_RST;
Douglas Anderson29539012015-11-20 09:06:28 -0800335 dwc2_writel(*hprt0_modify, hsotg->regs + HPRT0);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700336 queue_delayed_work(hsotg->wq_otg, &hsotg->reset_work,
337 msecs_to_jiffies(60));
338 } else {
339 /* Port has been enabled, set the reset change flag */
340 hsotg->flags.b.port_reset_change = 1;
341 }
342}
343
344/*
345 * There are multiple conditions that can cause a port interrupt. This function
346 * determines which interrupt conditions have occurred and handles them
347 * appropriately.
348 */
349static void dwc2_port_intr(struct dwc2_hsotg *hsotg)
350{
351 u32 hprt0;
352 u32 hprt0_modify;
353
354 dev_vdbg(hsotg->dev, "--Port Interrupt--\n");
355
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300356 hprt0 = dwc2_readl(hsotg->regs + HPRT0);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700357 hprt0_modify = hprt0;
358
359 /*
360 * Clear appropriate bits in HPRT0 to clear the interrupt bit in
361 * GINTSTS
362 */
363 hprt0_modify &= ~(HPRT0_ENA | HPRT0_CONNDET | HPRT0_ENACHG |
364 HPRT0_OVRCURRCHG);
365
366 /*
367 * Port Connect Detected
368 * Set flag and clear if detected
369 */
370 if (hprt0 & HPRT0_CONNDET) {
Douglas Anderson29539012015-11-20 09:06:28 -0800371 dwc2_writel(hprt0_modify | HPRT0_CONNDET, hsotg->regs + HPRT0);
372
Paul Zimmerman7359d482013-03-11 17:47:59 -0700373 dev_vdbg(hsotg->dev,
374 "--Port Interrupt HPRT0=0x%08x Port Connect Detected--\n",
375 hprt0);
Douglas Anderson6a659532015-11-19 13:23:14 -0800376 dwc2_hcd_connect(hsotg);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700377
378 /*
379 * The Hub driver asserts a reset when it sees port connect
380 * status change flag
381 */
382 }
383
384 /*
385 * Port Enable Changed
386 * Clear if detected - Set internal flag if disabled
387 */
388 if (hprt0 & HPRT0_ENACHG) {
Douglas Anderson29539012015-11-20 09:06:28 -0800389 dwc2_writel(hprt0_modify | HPRT0_ENACHG, hsotg->regs + HPRT0);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700390 dev_vdbg(hsotg->dev,
391 " --Port Interrupt HPRT0=0x%08x Port Enable Changed (now %d)--\n",
392 hprt0, !!(hprt0 & HPRT0_ENA));
Mian Yousaf Kaukabfbb9e222015-11-20 11:49:28 +0100393 if (hprt0 & HPRT0_ENA) {
394 hsotg->new_connection = true;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700395 dwc2_hprt0_enable(hsotg, hprt0, &hprt0_modify);
Mian Yousaf Kaukabfbb9e222015-11-20 11:49:28 +0100396 } else {
Paul Zimmerman7359d482013-03-11 17:47:59 -0700397 hsotg->flags.b.port_enable_change = 1;
Mian Yousaf Kaukabfbb9e222015-11-20 11:49:28 +0100398 if (hsotg->core_params->dma_desc_fs_enable) {
399 u32 hcfg;
400
401 hsotg->core_params->dma_desc_enable = 0;
402 hsotg->new_connection = false;
403 hcfg = dwc2_readl(hsotg->regs + HCFG);
404 hcfg &= ~HCFG_DESCDMA;
405 dwc2_writel(hcfg, hsotg->regs + HCFG);
406 }
407 }
Paul Zimmerman7359d482013-03-11 17:47:59 -0700408 }
409
410 /* Overcurrent Change Interrupt */
411 if (hprt0 & HPRT0_OVRCURRCHG) {
Douglas Anderson29539012015-11-20 09:06:28 -0800412 dwc2_writel(hprt0_modify | HPRT0_OVRCURRCHG,
413 hsotg->regs + HPRT0);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700414 dev_vdbg(hsotg->dev,
415 " --Port Interrupt HPRT0=0x%08x Port Overcurrent Changed--\n",
416 hprt0);
417 hsotg->flags.b.port_over_current_change = 1;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700418 }
Paul Zimmerman7359d482013-03-11 17:47:59 -0700419}
420
421/*
422 * Gets the actual length of a transfer after the transfer halts. halt_status
423 * holds the reason for the halt.
424 *
425 * For IN transfers where halt_status is DWC2_HC_XFER_COMPLETE, *short_read
426 * is set to 1 upon return if less than the requested number of bytes were
427 * transferred. short_read may also be NULL on entry, in which case it remains
428 * unchanged.
429 */
430static u32 dwc2_get_actual_xfer_length(struct dwc2_hsotg *hsotg,
431 struct dwc2_host_chan *chan, int chnum,
432 struct dwc2_qtd *qtd,
433 enum dwc2_halt_status halt_status,
434 int *short_read)
435{
436 u32 hctsiz, count, length;
437
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300438 hctsiz = dwc2_readl(hsotg->regs + HCTSIZ(chnum));
Paul Zimmerman7359d482013-03-11 17:47:59 -0700439
440 if (halt_status == DWC2_HC_XFER_COMPLETE) {
441 if (chan->ep_is_in) {
Matthijs Kooijmand6ec53e2013-08-30 18:45:15 +0200442 count = (hctsiz & TSIZ_XFERSIZE_MASK) >>
443 TSIZ_XFERSIZE_SHIFT;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700444 length = chan->xfer_len - count;
445 if (short_read != NULL)
446 *short_read = (count != 0);
447 } else if (chan->qh->do_split) {
448 length = qtd->ssplit_out_xfer_count;
449 } else {
450 length = chan->xfer_len;
451 }
452 } else {
453 /*
454 * Must use the hctsiz.pktcnt field to determine how much data
455 * has been transferred. This field reflects the number of
456 * packets that have been transferred via the USB. This is
457 * always an integral number of packets if the transfer was
458 * halted before its normal completion. (Can't use the
459 * hctsiz.xfersize field because that reflects the number of
460 * bytes transferred via the AHB, not the USB).
461 */
Matthijs Kooijmand6ec53e2013-08-30 18:45:15 +0200462 count = (hctsiz & TSIZ_PKTCNT_MASK) >> TSIZ_PKTCNT_SHIFT;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700463 length = (chan->start_pkt_count - count) * chan->max_packet;
464 }
465
466 return length;
467}
468
469/**
470 * dwc2_update_urb_state() - Updates the state of the URB after a Transfer
471 * Complete interrupt on the host channel. Updates the actual_length field
472 * of the URB based on the number of bytes transferred via the host channel.
473 * Sets the URB status if the data transfer is finished.
474 *
475 * Return: 1 if the data transfer specified by the URB is completely finished,
476 * 0 otherwise
477 */
478static int dwc2_update_urb_state(struct dwc2_hsotg *hsotg,
479 struct dwc2_host_chan *chan, int chnum,
480 struct dwc2_hcd_urb *urb,
481 struct dwc2_qtd *qtd)
482{
483 u32 hctsiz;
484 int xfer_done = 0;
485 int short_read = 0;
486 int xfer_length = dwc2_get_actual_xfer_length(hsotg, chan, chnum, qtd,
487 DWC2_HC_XFER_COMPLETE,
488 &short_read);
489
490 if (urb->actual_length + xfer_length > urb->length) {
491 dev_warn(hsotg->dev, "%s(): trimming xfer length\n", __func__);
492 xfer_length = urb->length - urb->actual_length;
493 }
494
Paul Zimmerman7359d482013-03-11 17:47:59 -0700495 dev_vdbg(hsotg->dev, "urb->actual_length=%d xfer_length=%d\n",
496 urb->actual_length, xfer_length);
497 urb->actual_length += xfer_length;
498
499 if (xfer_length && chan->ep_type == USB_ENDPOINT_XFER_BULK &&
500 (urb->flags & URB_SEND_ZERO_PACKET) &&
501 urb->actual_length >= urb->length &&
502 !(urb->length % chan->max_packet)) {
503 xfer_done = 0;
504 } else if (short_read || urb->actual_length >= urb->length) {
505 xfer_done = 1;
506 urb->status = 0;
507 }
508
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300509 hctsiz = dwc2_readl(hsotg->regs + HCTSIZ(chnum));
Paul Zimmerman7359d482013-03-11 17:47:59 -0700510 dev_vdbg(hsotg->dev, "DWC_otg: %s: %s, channel %d\n",
511 __func__, (chan->ep_is_in ? "IN" : "OUT"), chnum);
512 dev_vdbg(hsotg->dev, " chan->xfer_len %d\n", chan->xfer_len);
513 dev_vdbg(hsotg->dev, " hctsiz.xfersize %d\n",
Matthijs Kooijmand6ec53e2013-08-30 18:45:15 +0200514 (hctsiz & TSIZ_XFERSIZE_MASK) >> TSIZ_XFERSIZE_SHIFT);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700515 dev_vdbg(hsotg->dev, " urb->transfer_buffer_length %d\n", urb->length);
516 dev_vdbg(hsotg->dev, " urb->actual_length %d\n", urb->actual_length);
517 dev_vdbg(hsotg->dev, " short_read %d, xfer_done %d\n", short_read,
518 xfer_done);
519
520 return xfer_done;
521}
522
523/*
524 * Save the starting data toggle for the next transfer. The data toggle is
525 * saved in the QH for non-control transfers and it's saved in the QTD for
526 * control transfers.
527 */
528void dwc2_hcd_save_data_toggle(struct dwc2_hsotg *hsotg,
529 struct dwc2_host_chan *chan, int chnum,
530 struct dwc2_qtd *qtd)
531{
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300532 u32 hctsiz = dwc2_readl(hsotg->regs + HCTSIZ(chnum));
Matthijs Kooijmanf9234632013-08-30 18:45:13 +0200533 u32 pid = (hctsiz & TSIZ_SC_MC_PID_MASK) >> TSIZ_SC_MC_PID_SHIFT;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700534
535 if (chan->ep_type != USB_ENDPOINT_XFER_CONTROL) {
Tang, Jianqiang62943b72016-02-16 15:02:07 -0800536 if (WARN(!chan || !chan->qh,
537 "chan->qh must be specified for non-control eps\n"))
538 return;
539
Paul Zimmerman7359d482013-03-11 17:47:59 -0700540 if (pid == TSIZ_SC_MC_PID_DATA0)
541 chan->qh->data_toggle = DWC2_HC_PID_DATA0;
542 else
543 chan->qh->data_toggle = DWC2_HC_PID_DATA1;
544 } else {
Tang, Jianqiang62943b72016-02-16 15:02:07 -0800545 if (WARN(!qtd,
546 "qtd must be specified for control eps\n"))
547 return;
548
Paul Zimmerman7359d482013-03-11 17:47:59 -0700549 if (pid == TSIZ_SC_MC_PID_DATA0)
550 qtd->data_toggle = DWC2_HC_PID_DATA0;
551 else
552 qtd->data_toggle = DWC2_HC_PID_DATA1;
553 }
554}
555
556/**
557 * dwc2_update_isoc_urb_state() - Updates the state of an Isochronous URB when
558 * the transfer is stopped for any reason. The fields of the current entry in
559 * the frame descriptor array are set based on the transfer state and the input
560 * halt_status. Completes the Isochronous URB if all the URB frames have been
561 * completed.
562 *
563 * Return: DWC2_HC_XFER_COMPLETE if there are more frames remaining to be
564 * transferred in the URB. Otherwise return DWC2_HC_XFER_URB_COMPLETE.
565 */
566static enum dwc2_halt_status dwc2_update_isoc_urb_state(
567 struct dwc2_hsotg *hsotg, struct dwc2_host_chan *chan,
568 int chnum, struct dwc2_qtd *qtd,
569 enum dwc2_halt_status halt_status)
570{
571 struct dwc2_hcd_iso_packet_desc *frame_desc;
572 struct dwc2_hcd_urb *urb = qtd->urb;
573
574 if (!urb)
575 return DWC2_HC_XFER_NO_HALT_STATUS;
576
577 frame_desc = &urb->iso_descs[qtd->isoc_frame_index];
578
579 switch (halt_status) {
580 case DWC2_HC_XFER_COMPLETE:
581 frame_desc->status = 0;
582 frame_desc->actual_length = dwc2_get_actual_xfer_length(hsotg,
583 chan, chnum, qtd, halt_status, NULL);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700584 break;
585 case DWC2_HC_XFER_FRAME_OVERRUN:
586 urb->error_count++;
587 if (chan->ep_is_in)
588 frame_desc->status = -ENOSR;
589 else
590 frame_desc->status = -ECOMM;
591 frame_desc->actual_length = 0;
592 break;
593 case DWC2_HC_XFER_BABBLE_ERR:
594 urb->error_count++;
595 frame_desc->status = -EOVERFLOW;
596 /* Don't need to update actual_length in this case */
597 break;
598 case DWC2_HC_XFER_XACT_ERR:
599 urb->error_count++;
600 frame_desc->status = -EPROTO;
601 frame_desc->actual_length = dwc2_get_actual_xfer_length(hsotg,
602 chan, chnum, qtd, halt_status, NULL);
603
Paul Zimmerman7359d482013-03-11 17:47:59 -0700604 /* Skip whole frame */
605 if (chan->qh->do_split &&
606 chan->ep_type == USB_ENDPOINT_XFER_ISOC && chan->ep_is_in &&
607 hsotg->core_params->dma_enable > 0) {
608 qtd->complete_split = 0;
609 qtd->isoc_split_offset = 0;
610 }
611
612 break;
613 default:
614 dev_err(hsotg->dev, "Unhandled halt_status (%d)\n",
615 halt_status);
616 break;
617 }
618
619 if (++qtd->isoc_frame_index == urb->packet_count) {
620 /*
621 * urb->status is not used for isoc transfers. The individual
622 * frame_desc statuses are used instead.
623 */
Paul Zimmerman0d012b92013-07-13 14:53:48 -0700624 dwc2_host_complete(hsotg, qtd, 0);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700625 halt_status = DWC2_HC_XFER_URB_COMPLETE;
626 } else {
627 halt_status = DWC2_HC_XFER_COMPLETE;
628 }
629
630 return halt_status;
631}
632
633/*
634 * Frees the first QTD in the QH's list if free_qtd is 1. For non-periodic
635 * QHs, removes the QH from the active non-periodic schedule. If any QTDs are
636 * still linked to the QH, the QH is added to the end of the inactive
637 * non-periodic schedule. For periodic QHs, removes the QH from the periodic
638 * schedule if no more QTDs are linked to the QH.
639 */
640static void dwc2_deactivate_qh(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh,
641 int free_qtd)
642{
643 int continue_split = 0;
644 struct dwc2_qtd *qtd;
645
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +0200646 if (dbg_qh(qh))
647 dev_vdbg(hsotg->dev, " %s(%p,%p,%d)\n", __func__,
648 hsotg, qh, free_qtd);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700649
650 if (list_empty(&qh->qtd_list)) {
651 dev_dbg(hsotg->dev, "## QTD list empty ##\n");
652 goto no_qtd;
653 }
654
655 qtd = list_first_entry(&qh->qtd_list, struct dwc2_qtd, qtd_list_entry);
656
657 if (qtd->complete_split)
658 continue_split = 1;
659 else if (qtd->isoc_split_pos == DWC2_HCSPLT_XACTPOS_MID ||
660 qtd->isoc_split_pos == DWC2_HCSPLT_XACTPOS_END)
661 continue_split = 1;
662
663 if (free_qtd) {
664 dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh);
665 continue_split = 0;
666 }
667
668no_qtd:
Paul Zimmerman7359d482013-03-11 17:47:59 -0700669 qh->channel = NULL;
670 dwc2_hcd_qh_deactivate(hsotg, qh, continue_split);
671}
672
673/**
674 * dwc2_release_channel() - Releases a host channel for use by other transfers
675 *
676 * @hsotg: The HCD state structure
677 * @chan: The host channel to release
678 * @qtd: The QTD associated with the host channel. This QTD may be
679 * freed if the transfer is complete or an error has occurred.
680 * @halt_status: Reason the channel is being released. This status
681 * determines the actions taken by this function.
682 *
683 * Also attempts to select and queue more transactions since at least one host
684 * channel is available.
685 */
686static void dwc2_release_channel(struct dwc2_hsotg *hsotg,
687 struct dwc2_host_chan *chan,
688 struct dwc2_qtd *qtd,
689 enum dwc2_halt_status halt_status)
690{
691 enum dwc2_transaction_type tr_type;
692 u32 haintmsk;
693 int free_qtd = 0;
694
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +0200695 if (dbg_hc(chan))
696 dev_vdbg(hsotg->dev, " %s: channel %d, halt_status %d\n",
697 __func__, chan->hc_num, halt_status);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700698
699 switch (halt_status) {
700 case DWC2_HC_XFER_URB_COMPLETE:
701 free_qtd = 1;
702 break;
703 case DWC2_HC_XFER_AHB_ERR:
704 case DWC2_HC_XFER_STALL:
705 case DWC2_HC_XFER_BABBLE_ERR:
706 free_qtd = 1;
707 break;
708 case DWC2_HC_XFER_XACT_ERR:
Matthijs Kooijman8509f2f2013-03-25 12:00:25 -0700709 if (qtd && qtd->error_count >= 3) {
Paul Zimmerman7359d482013-03-11 17:47:59 -0700710 dev_vdbg(hsotg->dev,
711 " Complete URB with transaction error\n");
712 free_qtd = 1;
Paul Zimmerman0d012b92013-07-13 14:53:48 -0700713 dwc2_host_complete(hsotg, qtd, -EPROTO);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700714 }
715 break;
716 case DWC2_HC_XFER_URB_DEQUEUE:
717 /*
718 * The QTD has already been removed and the QH has been
719 * deactivated. Don't want to do anything except release the
720 * host channel and try to queue more transfers.
721 */
722 goto cleanup;
723 case DWC2_HC_XFER_PERIODIC_INCOMPLETE:
724 dev_vdbg(hsotg->dev, " Complete URB with I/O error\n");
725 free_qtd = 1;
Paul Zimmerman0d012b92013-07-13 14:53:48 -0700726 dwc2_host_complete(hsotg, qtd, -EIO);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700727 break;
728 case DWC2_HC_XFER_NO_HALT_STATUS:
729 default:
730 break;
731 }
732
733 dwc2_deactivate_qh(hsotg, chan->qh, free_qtd);
734
735cleanup:
736 /*
737 * Release the host channel for use by other transfers. The cleanup
738 * function clears the channel interrupt enables and conditions, so
739 * there's no need to clear the Channel Halted interrupt separately.
740 */
741 if (!list_empty(&chan->hc_list_entry))
742 list_del(&chan->hc_list_entry);
743 dwc2_hc_cleanup(hsotg, chan);
744 list_add_tail(&chan->hc_list_entry, &hsotg->free_hc_list);
745
Dom Cobley20f2eb92013-09-23 14:23:34 -0700746 if (hsotg->core_params->uframe_sched > 0) {
747 hsotg->available_host_channels++;
748 } else {
749 switch (chan->ep_type) {
750 case USB_ENDPOINT_XFER_CONTROL:
751 case USB_ENDPOINT_XFER_BULK:
752 hsotg->non_periodic_channels--;
753 break;
754 default:
755 /*
756 * Don't release reservations for periodic channels
757 * here. That's done when a periodic transfer is
758 * descheduled (i.e. when the QH is removed from the
759 * periodic schedule).
760 */
761 break;
762 }
Paul Zimmerman7359d482013-03-11 17:47:59 -0700763 }
764
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300765 haintmsk = dwc2_readl(hsotg->regs + HAINTMSK);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700766 haintmsk &= ~(1 << chan->hc_num);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300767 dwc2_writel(haintmsk, hsotg->regs + HAINTMSK);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700768
769 /* Try to queue more transfers now that there's a free channel */
770 tr_type = dwc2_hcd_select_transactions(hsotg);
771 if (tr_type != DWC2_TRANSACTION_NONE)
772 dwc2_hcd_queue_transactions(hsotg, tr_type);
773}
774
775/*
776 * Halts a host channel. If the channel cannot be halted immediately because
777 * the request queue is full, this function ensures that the FIFO empty
778 * interrupt for the appropriate queue is enabled so that the halt request can
779 * be queued when there is space in the request queue.
780 *
781 * This function may also be called in DMA mode. In that case, the channel is
782 * simply released since the core always halts the channel automatically in
783 * DMA mode.
784 */
785static void dwc2_halt_channel(struct dwc2_hsotg *hsotg,
786 struct dwc2_host_chan *chan, struct dwc2_qtd *qtd,
787 enum dwc2_halt_status halt_status)
788{
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +0200789 if (dbg_hc(chan))
790 dev_vdbg(hsotg->dev, "%s()\n", __func__);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700791
792 if (hsotg->core_params->dma_enable > 0) {
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +0200793 if (dbg_hc(chan))
794 dev_vdbg(hsotg->dev, "DMA enabled\n");
Paul Zimmerman7359d482013-03-11 17:47:59 -0700795 dwc2_release_channel(hsotg, chan, qtd, halt_status);
796 return;
797 }
798
799 /* Slave mode processing */
800 dwc2_hc_halt(hsotg, chan, halt_status);
801
802 if (chan->halt_on_queue) {
803 u32 gintmsk;
804
805 dev_vdbg(hsotg->dev, "Halt on queue\n");
806 if (chan->ep_type == USB_ENDPOINT_XFER_CONTROL ||
807 chan->ep_type == USB_ENDPOINT_XFER_BULK) {
808 dev_vdbg(hsotg->dev, "control/bulk\n");
809 /*
810 * Make sure the Non-periodic Tx FIFO empty interrupt
811 * is enabled so that the non-periodic schedule will
812 * be processed
813 */
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300814 gintmsk = dwc2_readl(hsotg->regs + GINTMSK);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700815 gintmsk |= GINTSTS_NPTXFEMP;
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300816 dwc2_writel(gintmsk, hsotg->regs + GINTMSK);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700817 } else {
818 dev_vdbg(hsotg->dev, "isoc/intr\n");
819 /*
820 * Move the QH from the periodic queued schedule to
821 * the periodic assigned schedule. This allows the
822 * halt to be queued when the periodic schedule is
823 * processed.
824 */
Douglas Anderson94ef7ae2016-01-28 18:19:56 -0800825 list_move_tail(&chan->qh->qh_list_entry,
Paul Zimmerman7359d482013-03-11 17:47:59 -0700826 &hsotg->periodic_sched_assigned);
827
828 /*
829 * Make sure the Periodic Tx FIFO Empty interrupt is
830 * enabled so that the periodic schedule will be
831 * processed
832 */
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300833 gintmsk = dwc2_readl(hsotg->regs + GINTMSK);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700834 gintmsk |= GINTSTS_PTXFEMP;
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300835 dwc2_writel(gintmsk, hsotg->regs + GINTMSK);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700836 }
837 }
838}
839
840/*
841 * Performs common cleanup for non-periodic transfers after a Transfer
842 * Complete interrupt. This function should be called after any endpoint type
843 * specific handling is finished to release the host channel.
844 */
845static void dwc2_complete_non_periodic_xfer(struct dwc2_hsotg *hsotg,
846 struct dwc2_host_chan *chan,
847 int chnum, struct dwc2_qtd *qtd,
848 enum dwc2_halt_status halt_status)
849{
850 dev_vdbg(hsotg->dev, "%s()\n", __func__);
851
852 qtd->error_count = 0;
853
854 if (chan->hcint & HCINTMSK_NYET) {
855 /*
856 * Got a NYET on the last transaction of the transfer. This
857 * means that the endpoint should be in the PING state at the
858 * beginning of the next transfer.
859 */
860 dev_vdbg(hsotg->dev, "got NYET\n");
861 chan->qh->ping_state = 1;
862 }
863
864 /*
865 * Always halt and release the host channel to make it available for
866 * more transfers. There may still be more phases for a control
867 * transfer or more data packets for a bulk transfer at this point,
868 * but the host channel is still halted. A channel will be reassigned
869 * to the transfer when the non-periodic schedule is processed after
870 * the channel is released. This allows transactions to be queued
871 * properly via dwc2_hcd_queue_transactions, which also enables the
872 * Tx FIFO Empty interrupt if necessary.
873 */
874 if (chan->ep_is_in) {
875 /*
876 * IN transfers in Slave mode require an explicit disable to
877 * halt the channel. (In DMA mode, this call simply releases
878 * the channel.)
879 */
880 dwc2_halt_channel(hsotg, chan, qtd, halt_status);
881 } else {
882 /*
883 * The channel is automatically disabled by the core for OUT
884 * transfers in Slave mode
885 */
886 dwc2_release_channel(hsotg, chan, qtd, halt_status);
887 }
888}
889
890/*
891 * Performs common cleanup for periodic transfers after a Transfer Complete
892 * interrupt. This function should be called after any endpoint type specific
893 * handling is finished to release the host channel.
894 */
895static void dwc2_complete_periodic_xfer(struct dwc2_hsotg *hsotg,
896 struct dwc2_host_chan *chan, int chnum,
897 struct dwc2_qtd *qtd,
898 enum dwc2_halt_status halt_status)
899{
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300900 u32 hctsiz = dwc2_readl(hsotg->regs + HCTSIZ(chnum));
Paul Zimmerman7359d482013-03-11 17:47:59 -0700901
902 qtd->error_count = 0;
903
904 if (!chan->ep_is_in || (hctsiz & TSIZ_PKTCNT_MASK) == 0)
905 /* Core halts channel in these cases */
906 dwc2_release_channel(hsotg, chan, qtd, halt_status);
907 else
908 /* Flush any outstanding requests from the Tx queue */
909 dwc2_halt_channel(hsotg, chan, qtd, halt_status);
910}
911
912static int dwc2_xfercomp_isoc_split_in(struct dwc2_hsotg *hsotg,
913 struct dwc2_host_chan *chan, int chnum,
914 struct dwc2_qtd *qtd)
915{
916 struct dwc2_hcd_iso_packet_desc *frame_desc;
917 u32 len;
918
919 if (!qtd->urb)
920 return 0;
921
922 frame_desc = &qtd->urb->iso_descs[qtd->isoc_frame_index];
923 len = dwc2_get_actual_xfer_length(hsotg, chan, chnum, qtd,
924 DWC2_HC_XFER_COMPLETE, NULL);
925 if (!len) {
926 qtd->complete_split = 0;
927 qtd->isoc_split_offset = 0;
928 return 0;
929 }
930
931 frame_desc->actual_length += len;
932
Paul Zimmerman7359d482013-03-11 17:47:59 -0700933 qtd->isoc_split_offset += len;
934
935 if (frame_desc->actual_length >= frame_desc->length) {
936 frame_desc->status = 0;
937 qtd->isoc_frame_index++;
938 qtd->complete_split = 0;
939 qtd->isoc_split_offset = 0;
940 }
941
942 if (qtd->isoc_frame_index == qtd->urb->packet_count) {
Paul Zimmerman0d012b92013-07-13 14:53:48 -0700943 dwc2_host_complete(hsotg, qtd, 0);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700944 dwc2_release_channel(hsotg, chan, qtd,
945 DWC2_HC_XFER_URB_COMPLETE);
946 } else {
947 dwc2_release_channel(hsotg, chan, qtd,
948 DWC2_HC_XFER_NO_HALT_STATUS);
949 }
950
951 return 1; /* Indicates that channel released */
952}
953
954/*
955 * Handles a host channel Transfer Complete interrupt. This handler may be
956 * called in either DMA mode or Slave mode.
957 */
958static void dwc2_hc_xfercomp_intr(struct dwc2_hsotg *hsotg,
959 struct dwc2_host_chan *chan, int chnum,
960 struct dwc2_qtd *qtd)
961{
962 struct dwc2_hcd_urb *urb = qtd->urb;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700963 enum dwc2_halt_status halt_status = DWC2_HC_XFER_COMPLETE;
Paul Zimmerman2b54fa62014-02-12 17:44:35 -0800964 int pipe_type;
Paul Zimmerman7359d482013-03-11 17:47:59 -0700965 int urb_xfer_done;
966
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +0200967 if (dbg_hc(chan))
968 dev_vdbg(hsotg->dev,
969 "--Host Channel %d Interrupt: Transfer Complete--\n",
970 chnum);
Paul Zimmerman7359d482013-03-11 17:47:59 -0700971
Paul Zimmerman2b54fa62014-02-12 17:44:35 -0800972 if (!urb)
973 goto handle_xfercomp_done;
974
975 pipe_type = dwc2_hcd_get_pipe_type(&urb->pipe_info);
976
Paul Zimmerman7359d482013-03-11 17:47:59 -0700977 if (hsotg->core_params->dma_desc_enable > 0) {
978 dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum, halt_status);
979 if (pipe_type == USB_ENDPOINT_XFER_ISOC)
980 /* Do not disable the interrupt, just clear it */
981 return;
982 goto handle_xfercomp_done;
983 }
984
985 /* Handle xfer complete on CSPLIT */
986 if (chan->qh->do_split) {
987 if (chan->ep_type == USB_ENDPOINT_XFER_ISOC && chan->ep_is_in &&
988 hsotg->core_params->dma_enable > 0) {
989 if (qtd->complete_split &&
990 dwc2_xfercomp_isoc_split_in(hsotg, chan, chnum,
991 qtd))
992 goto handle_xfercomp_done;
993 } else {
994 qtd->complete_split = 0;
995 }
996 }
997
Paul Zimmerman7359d482013-03-11 17:47:59 -0700998 /* Update the QTD and URB states */
999 switch (pipe_type) {
1000 case USB_ENDPOINT_XFER_CONTROL:
1001 switch (qtd->control_phase) {
1002 case DWC2_CONTROL_SETUP:
1003 if (urb->length > 0)
1004 qtd->control_phase = DWC2_CONTROL_DATA;
1005 else
1006 qtd->control_phase = DWC2_CONTROL_STATUS;
1007 dev_vdbg(hsotg->dev,
1008 " Control setup transaction done\n");
1009 halt_status = DWC2_HC_XFER_COMPLETE;
1010 break;
1011 case DWC2_CONTROL_DATA:
1012 urb_xfer_done = dwc2_update_urb_state(hsotg, chan,
1013 chnum, urb, qtd);
1014 if (urb_xfer_done) {
1015 qtd->control_phase = DWC2_CONTROL_STATUS;
1016 dev_vdbg(hsotg->dev,
1017 " Control data transfer done\n");
1018 } else {
1019 dwc2_hcd_save_data_toggle(hsotg, chan, chnum,
1020 qtd);
1021 }
1022 halt_status = DWC2_HC_XFER_COMPLETE;
1023 break;
1024 case DWC2_CONTROL_STATUS:
1025 dev_vdbg(hsotg->dev, " Control transfer complete\n");
1026 if (urb->status == -EINPROGRESS)
1027 urb->status = 0;
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001028 dwc2_host_complete(hsotg, qtd, urb->status);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001029 halt_status = DWC2_HC_XFER_URB_COMPLETE;
1030 break;
1031 }
1032
1033 dwc2_complete_non_periodic_xfer(hsotg, chan, chnum, qtd,
1034 halt_status);
1035 break;
1036 case USB_ENDPOINT_XFER_BULK:
1037 dev_vdbg(hsotg->dev, " Bulk transfer complete\n");
1038 urb_xfer_done = dwc2_update_urb_state(hsotg, chan, chnum, urb,
1039 qtd);
1040 if (urb_xfer_done) {
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001041 dwc2_host_complete(hsotg, qtd, urb->status);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001042 halt_status = DWC2_HC_XFER_URB_COMPLETE;
1043 } else {
1044 halt_status = DWC2_HC_XFER_COMPLETE;
1045 }
1046
1047 dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
1048 dwc2_complete_non_periodic_xfer(hsotg, chan, chnum, qtd,
1049 halt_status);
1050 break;
1051 case USB_ENDPOINT_XFER_INT:
1052 dev_vdbg(hsotg->dev, " Interrupt transfer complete\n");
1053 urb_xfer_done = dwc2_update_urb_state(hsotg, chan, chnum, urb,
1054 qtd);
1055
1056 /*
1057 * Interrupt URB is done on the first transfer complete
1058 * interrupt
1059 */
1060 if (urb_xfer_done) {
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001061 dwc2_host_complete(hsotg, qtd, urb->status);
1062 halt_status = DWC2_HC_XFER_URB_COMPLETE;
Paul Zimmerman7359d482013-03-11 17:47:59 -07001063 } else {
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001064 halt_status = DWC2_HC_XFER_COMPLETE;
Paul Zimmerman7359d482013-03-11 17:47:59 -07001065 }
1066
1067 dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
1068 dwc2_complete_periodic_xfer(hsotg, chan, chnum, qtd,
1069 halt_status);
1070 break;
1071 case USB_ENDPOINT_XFER_ISOC:
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02001072 if (dbg_perio())
1073 dev_vdbg(hsotg->dev, " Isochronous transfer complete\n");
Paul Zimmerman7359d482013-03-11 17:47:59 -07001074 if (qtd->isoc_split_pos == DWC2_HCSPLT_XACTPOS_ALL)
1075 halt_status = dwc2_update_isoc_urb_state(hsotg, chan,
1076 chnum, qtd, DWC2_HC_XFER_COMPLETE);
1077 dwc2_complete_periodic_xfer(hsotg, chan, chnum, qtd,
1078 halt_status);
1079 break;
1080 }
1081
1082handle_xfercomp_done:
1083 disable_hc_int(hsotg, chnum, HCINTMSK_XFERCOMPL);
1084}
1085
1086/*
1087 * Handles a host channel STALL interrupt. This handler may be called in
1088 * either DMA mode or Slave mode.
1089 */
1090static void dwc2_hc_stall_intr(struct dwc2_hsotg *hsotg,
1091 struct dwc2_host_chan *chan, int chnum,
1092 struct dwc2_qtd *qtd)
1093{
1094 struct dwc2_hcd_urb *urb = qtd->urb;
Paul Zimmerman2b54fa62014-02-12 17:44:35 -08001095 int pipe_type;
Paul Zimmerman7359d482013-03-11 17:47:59 -07001096
1097 dev_dbg(hsotg->dev, "--Host Channel %d Interrupt: STALL Received--\n",
1098 chnum);
1099
1100 if (hsotg->core_params->dma_desc_enable > 0) {
1101 dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
1102 DWC2_HC_XFER_STALL);
1103 goto handle_stall_done;
1104 }
1105
1106 if (!urb)
1107 goto handle_stall_halt;
1108
Paul Zimmerman2b54fa62014-02-12 17:44:35 -08001109 pipe_type = dwc2_hcd_get_pipe_type(&urb->pipe_info);
1110
Paul Zimmerman7359d482013-03-11 17:47:59 -07001111 if (pipe_type == USB_ENDPOINT_XFER_CONTROL)
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001112 dwc2_host_complete(hsotg, qtd, -EPIPE);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001113
1114 if (pipe_type == USB_ENDPOINT_XFER_BULK ||
1115 pipe_type == USB_ENDPOINT_XFER_INT) {
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001116 dwc2_host_complete(hsotg, qtd, -EPIPE);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001117 /*
1118 * USB protocol requires resetting the data toggle for bulk
1119 * and interrupt endpoints when a CLEAR_FEATURE(ENDPOINT_HALT)
1120 * setup command is issued to the endpoint. Anticipate the
1121 * CLEAR_FEATURE command since a STALL has occurred and reset
1122 * the data toggle now.
1123 */
1124 chan->qh->data_toggle = 0;
1125 }
1126
1127handle_stall_halt:
1128 dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_STALL);
1129
1130handle_stall_done:
1131 disable_hc_int(hsotg, chnum, HCINTMSK_STALL);
1132}
1133
1134/*
1135 * Updates the state of the URB when a transfer has been stopped due to an
1136 * abnormal condition before the transfer completes. Modifies the
1137 * actual_length field of the URB to reflect the number of bytes that have
1138 * actually been transferred via the host channel.
1139 */
1140static void dwc2_update_urb_state_abn(struct dwc2_hsotg *hsotg,
1141 struct dwc2_host_chan *chan, int chnum,
1142 struct dwc2_hcd_urb *urb,
1143 struct dwc2_qtd *qtd,
1144 enum dwc2_halt_status halt_status)
1145{
1146 u32 xfer_length = dwc2_get_actual_xfer_length(hsotg, chan, chnum,
1147 qtd, halt_status, NULL);
1148 u32 hctsiz;
1149
1150 if (urb->actual_length + xfer_length > urb->length) {
1151 dev_warn(hsotg->dev, "%s(): trimming xfer length\n", __func__);
1152 xfer_length = urb->length - urb->actual_length;
1153 }
1154
Paul Zimmerman7359d482013-03-11 17:47:59 -07001155 urb->actual_length += xfer_length;
1156
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001157 hctsiz = dwc2_readl(hsotg->regs + HCTSIZ(chnum));
Paul Zimmerman7359d482013-03-11 17:47:59 -07001158 dev_vdbg(hsotg->dev, "DWC_otg: %s: %s, channel %d\n",
1159 __func__, (chan->ep_is_in ? "IN" : "OUT"), chnum);
1160 dev_vdbg(hsotg->dev, " chan->start_pkt_count %d\n",
1161 chan->start_pkt_count);
1162 dev_vdbg(hsotg->dev, " hctsiz.pktcnt %d\n",
Matthijs Kooijmand6ec53e2013-08-30 18:45:15 +02001163 (hctsiz & TSIZ_PKTCNT_MASK) >> TSIZ_PKTCNT_SHIFT);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001164 dev_vdbg(hsotg->dev, " chan->max_packet %d\n", chan->max_packet);
1165 dev_vdbg(hsotg->dev, " bytes_transferred %d\n",
1166 xfer_length);
1167 dev_vdbg(hsotg->dev, " urb->actual_length %d\n",
1168 urb->actual_length);
1169 dev_vdbg(hsotg->dev, " urb->transfer_buffer_length %d\n",
1170 urb->length);
1171}
1172
1173/*
1174 * Handles a host channel NAK interrupt. This handler may be called in either
1175 * DMA mode or Slave mode.
1176 */
1177static void dwc2_hc_nak_intr(struct dwc2_hsotg *hsotg,
1178 struct dwc2_host_chan *chan, int chnum,
1179 struct dwc2_qtd *qtd)
1180{
Gregory Herreroe4991232015-04-29 22:09:20 +02001181 if (!qtd) {
1182 dev_dbg(hsotg->dev, "%s: qtd is NULL\n", __func__);
1183 return;
1184 }
1185
1186 if (!qtd->urb) {
1187 dev_dbg(hsotg->dev, "%s: qtd->urb is NULL\n", __func__);
1188 return;
1189 }
1190
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02001191 if (dbg_hc(chan))
1192 dev_vdbg(hsotg->dev, "--Host Channel %d Interrupt: NAK Received--\n",
1193 chnum);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001194
1195 /*
1196 * Handle NAK for IN/OUT SSPLIT/CSPLIT transfers, bulk, control, and
1197 * interrupt. Re-start the SSPLIT transfer.
1198 */
1199 if (chan->do_split) {
1200 if (chan->complete_split)
1201 qtd->error_count = 0;
1202 qtd->complete_split = 0;
1203 dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NAK);
1204 goto handle_nak_done;
1205 }
1206
1207 switch (dwc2_hcd_get_pipe_type(&qtd->urb->pipe_info)) {
1208 case USB_ENDPOINT_XFER_CONTROL:
1209 case USB_ENDPOINT_XFER_BULK:
1210 if (hsotg->core_params->dma_enable > 0 && chan->ep_is_in) {
1211 /*
1212 * NAK interrupts are enabled on bulk/control IN
1213 * transfers in DMA mode for the sole purpose of
1214 * resetting the error count after a transaction error
1215 * occurs. The core will continue transferring data.
1216 */
1217 qtd->error_count = 0;
1218 break;
1219 }
1220
1221 /*
1222 * NAK interrupts normally occur during OUT transfers in DMA
1223 * or Slave mode. For IN transfers, more requests will be
1224 * queued as request queue space is available.
1225 */
1226 qtd->error_count = 0;
1227
1228 if (!chan->qh->ping_state) {
1229 dwc2_update_urb_state_abn(hsotg, chan, chnum, qtd->urb,
1230 qtd, DWC2_HC_XFER_NAK);
1231 dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
1232
1233 if (chan->speed == USB_SPEED_HIGH)
1234 chan->qh->ping_state = 1;
1235 }
1236
1237 /*
1238 * Halt the channel so the transfer can be re-started from
1239 * the appropriate point or the PING protocol will
1240 * start/continue
1241 */
1242 dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NAK);
1243 break;
1244 case USB_ENDPOINT_XFER_INT:
1245 qtd->error_count = 0;
1246 dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NAK);
1247 break;
1248 case USB_ENDPOINT_XFER_ISOC:
1249 /* Should never get called for isochronous transfers */
1250 dev_err(hsotg->dev, "NACK interrupt for ISOC transfer\n");
1251 break;
1252 }
1253
1254handle_nak_done:
1255 disable_hc_int(hsotg, chnum, HCINTMSK_NAK);
1256}
1257
1258/*
1259 * Handles a host channel ACK interrupt. This interrupt is enabled when
1260 * performing the PING protocol in Slave mode, when errors occur during
1261 * either Slave mode or DMA mode, and during Start Split transactions.
1262 */
1263static void dwc2_hc_ack_intr(struct dwc2_hsotg *hsotg,
1264 struct dwc2_host_chan *chan, int chnum,
1265 struct dwc2_qtd *qtd)
1266{
1267 struct dwc2_hcd_iso_packet_desc *frame_desc;
1268
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02001269 if (dbg_hc(chan))
1270 dev_vdbg(hsotg->dev, "--Host Channel %d Interrupt: ACK Received--\n",
1271 chnum);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001272
1273 if (chan->do_split) {
1274 /* Handle ACK on SSPLIT. ACK should not occur in CSPLIT. */
1275 if (!chan->ep_is_in &&
1276 chan->data_pid_start != DWC2_HC_PID_SETUP)
1277 qtd->ssplit_out_xfer_count = chan->xfer_len;
1278
1279 if (chan->ep_type != USB_ENDPOINT_XFER_ISOC || chan->ep_is_in) {
1280 qtd->complete_split = 1;
1281 dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_ACK);
1282 } else {
1283 /* ISOC OUT */
1284 switch (chan->xact_pos) {
1285 case DWC2_HCSPLT_XACTPOS_ALL:
1286 break;
1287 case DWC2_HCSPLT_XACTPOS_END:
1288 qtd->isoc_split_pos = DWC2_HCSPLT_XACTPOS_ALL;
1289 qtd->isoc_split_offset = 0;
1290 break;
1291 case DWC2_HCSPLT_XACTPOS_BEGIN:
1292 case DWC2_HCSPLT_XACTPOS_MID:
1293 /*
1294 * For BEGIN or MID, calculate the length for
1295 * the next microframe to determine the correct
1296 * SSPLIT token, either MID or END
1297 */
1298 frame_desc = &qtd->urb->iso_descs[
1299 qtd->isoc_frame_index];
1300 qtd->isoc_split_offset += 188;
1301
1302 if (frame_desc->length - qtd->isoc_split_offset
1303 <= 188)
1304 qtd->isoc_split_pos =
1305 DWC2_HCSPLT_XACTPOS_END;
1306 else
1307 qtd->isoc_split_pos =
1308 DWC2_HCSPLT_XACTPOS_MID;
1309 break;
1310 }
1311 }
1312 } else {
1313 qtd->error_count = 0;
1314
1315 if (chan->qh->ping_state) {
1316 chan->qh->ping_state = 0;
1317 /*
1318 * Halt the channel so the transfer can be re-started
1319 * from the appropriate point. This only happens in
1320 * Slave mode. In DMA mode, the ping_state is cleared
1321 * when the transfer is started because the core
1322 * automatically executes the PING, then the transfer.
1323 */
1324 dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_ACK);
1325 }
1326 }
1327
1328 /*
1329 * If the ACK occurred when _not_ in the PING state, let the channel
1330 * continue transferring data after clearing the error count
1331 */
1332 disable_hc_int(hsotg, chnum, HCINTMSK_ACK);
1333}
1334
1335/*
1336 * Handles a host channel NYET interrupt. This interrupt should only occur on
1337 * Bulk and Control OUT endpoints and for complete split transactions. If a
1338 * NYET occurs at the same time as a Transfer Complete interrupt, it is
1339 * handled in the xfercomp interrupt handler, not here. This handler may be
1340 * called in either DMA mode or Slave mode.
1341 */
1342static void dwc2_hc_nyet_intr(struct dwc2_hsotg *hsotg,
1343 struct dwc2_host_chan *chan, int chnum,
1344 struct dwc2_qtd *qtd)
1345{
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02001346 if (dbg_hc(chan))
1347 dev_vdbg(hsotg->dev, "--Host Channel %d Interrupt: NYET Received--\n",
1348 chnum);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001349
1350 /*
1351 * NYET on CSPLIT
1352 * re-do the CSPLIT immediately on non-periodic
1353 */
1354 if (chan->do_split && chan->complete_split) {
1355 if (chan->ep_is_in && chan->ep_type == USB_ENDPOINT_XFER_ISOC &&
1356 hsotg->core_params->dma_enable > 0) {
1357 qtd->complete_split = 0;
1358 qtd->isoc_split_offset = 0;
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001359 qtd->isoc_frame_index++;
Paul Zimmerman7902c162013-04-22 14:00:18 -07001360 if (qtd->urb &&
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001361 qtd->isoc_frame_index == qtd->urb->packet_count) {
1362 dwc2_host_complete(hsotg, qtd, 0);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001363 dwc2_release_channel(hsotg, chan, qtd,
Paul Zimmerman7902c162013-04-22 14:00:18 -07001364 DWC2_HC_XFER_URB_COMPLETE);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001365 } else {
1366 dwc2_release_channel(hsotg, chan, qtd,
1367 DWC2_HC_XFER_NO_HALT_STATUS);
1368 }
1369 goto handle_nyet_done;
1370 }
1371
1372 if (chan->ep_type == USB_ENDPOINT_XFER_INT ||
1373 chan->ep_type == USB_ENDPOINT_XFER_ISOC) {
1374 int frnum = dwc2_hcd_get_frame_number(hsotg);
1375
1376 if (dwc2_full_frame_num(frnum) !=
Douglas Andersonced9eee2016-01-28 18:20:04 -08001377 dwc2_full_frame_num(chan->qh->next_active_frame)) {
Paul Zimmerman7359d482013-03-11 17:47:59 -07001378 /*
1379 * No longer in the same full speed frame.
1380 * Treat this as a transaction error.
1381 */
1382#if 0
1383 /*
1384 * Todo: Fix system performance so this can
1385 * be treated as an error. Right now complete
1386 * splits cannot be scheduled precisely enough
1387 * due to other system activity, so this error
1388 * occurs regularly in Slave mode.
1389 */
1390 qtd->error_count++;
1391#endif
1392 qtd->complete_split = 0;
1393 dwc2_halt_channel(hsotg, chan, qtd,
1394 DWC2_HC_XFER_XACT_ERR);
1395 /* Todo: add support for isoc release */
1396 goto handle_nyet_done;
1397 }
1398 }
1399
1400 dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NYET);
1401 goto handle_nyet_done;
1402 }
1403
1404 chan->qh->ping_state = 1;
1405 qtd->error_count = 0;
1406
1407 dwc2_update_urb_state_abn(hsotg, chan, chnum, qtd->urb, qtd,
1408 DWC2_HC_XFER_NYET);
1409 dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
1410
1411 /*
1412 * Halt the channel and re-start the transfer so the PING protocol
1413 * will start
1414 */
1415 dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_NYET);
1416
1417handle_nyet_done:
1418 disable_hc_int(hsotg, chnum, HCINTMSK_NYET);
1419}
1420
1421/*
1422 * Handles a host channel babble interrupt. This handler may be called in
1423 * either DMA mode or Slave mode.
1424 */
1425static void dwc2_hc_babble_intr(struct dwc2_hsotg *hsotg,
1426 struct dwc2_host_chan *chan, int chnum,
1427 struct dwc2_qtd *qtd)
1428{
1429 dev_dbg(hsotg->dev, "--Host Channel %d Interrupt: Babble Error--\n",
1430 chnum);
1431
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001432 dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
1433
Paul Zimmerman7359d482013-03-11 17:47:59 -07001434 if (hsotg->core_params->dma_desc_enable > 0) {
1435 dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
1436 DWC2_HC_XFER_BABBLE_ERR);
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001437 goto disable_int;
Paul Zimmerman7359d482013-03-11 17:47:59 -07001438 }
1439
1440 if (chan->ep_type != USB_ENDPOINT_XFER_ISOC) {
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001441 dwc2_host_complete(hsotg, qtd, -EOVERFLOW);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001442 dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_BABBLE_ERR);
1443 } else {
1444 enum dwc2_halt_status halt_status;
1445
1446 halt_status = dwc2_update_isoc_urb_state(hsotg, chan, chnum,
1447 qtd, DWC2_HC_XFER_BABBLE_ERR);
1448 dwc2_halt_channel(hsotg, chan, qtd, halt_status);
1449 }
1450
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001451disable_int:
Paul Zimmerman7359d482013-03-11 17:47:59 -07001452 disable_hc_int(hsotg, chnum, HCINTMSK_BBLERR);
1453}
1454
1455/*
1456 * Handles a host channel AHB error interrupt. This handler is only called in
1457 * DMA mode.
1458 */
1459static void dwc2_hc_ahberr_intr(struct dwc2_hsotg *hsotg,
1460 struct dwc2_host_chan *chan, int chnum,
1461 struct dwc2_qtd *qtd)
1462{
1463 struct dwc2_hcd_urb *urb = qtd->urb;
1464 char *pipetype, *speed;
1465 u32 hcchar;
1466 u32 hcsplt;
1467 u32 hctsiz;
1468 u32 hc_dma;
1469
1470 dev_dbg(hsotg->dev, "--Host Channel %d Interrupt: AHB Error--\n",
1471 chnum);
1472
1473 if (!urb)
1474 goto handle_ahberr_halt;
1475
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001476 dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
1477
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001478 hcchar = dwc2_readl(hsotg->regs + HCCHAR(chnum));
1479 hcsplt = dwc2_readl(hsotg->regs + HCSPLT(chnum));
1480 hctsiz = dwc2_readl(hsotg->regs + HCTSIZ(chnum));
1481 hc_dma = dwc2_readl(hsotg->regs + HCDMA(chnum));
Paul Zimmerman7359d482013-03-11 17:47:59 -07001482
1483 dev_err(hsotg->dev, "AHB ERROR, Channel %d\n", chnum);
1484 dev_err(hsotg->dev, " hcchar 0x%08x, hcsplt 0x%08x\n", hcchar, hcsplt);
1485 dev_err(hsotg->dev, " hctsiz 0x%08x, hc_dma 0x%08x\n", hctsiz, hc_dma);
1486 dev_err(hsotg->dev, " Device address: %d\n",
1487 dwc2_hcd_get_dev_addr(&urb->pipe_info));
1488 dev_err(hsotg->dev, " Endpoint: %d, %s\n",
1489 dwc2_hcd_get_ep_num(&urb->pipe_info),
1490 dwc2_hcd_is_pipe_in(&urb->pipe_info) ? "IN" : "OUT");
1491
1492 switch (dwc2_hcd_get_pipe_type(&urb->pipe_info)) {
1493 case USB_ENDPOINT_XFER_CONTROL:
1494 pipetype = "CONTROL";
1495 break;
1496 case USB_ENDPOINT_XFER_BULK:
1497 pipetype = "BULK";
1498 break;
1499 case USB_ENDPOINT_XFER_INT:
1500 pipetype = "INTERRUPT";
1501 break;
1502 case USB_ENDPOINT_XFER_ISOC:
1503 pipetype = "ISOCHRONOUS";
1504 break;
1505 default:
1506 pipetype = "UNKNOWN";
1507 break;
1508 }
1509
1510 dev_err(hsotg->dev, " Endpoint type: %s\n", pipetype);
1511
1512 switch (chan->speed) {
1513 case USB_SPEED_HIGH:
1514 speed = "HIGH";
1515 break;
1516 case USB_SPEED_FULL:
1517 speed = "FULL";
1518 break;
1519 case USB_SPEED_LOW:
1520 speed = "LOW";
1521 break;
1522 default:
1523 speed = "UNKNOWN";
1524 break;
1525 }
1526
1527 dev_err(hsotg->dev, " Speed: %s\n", speed);
1528
1529 dev_err(hsotg->dev, " Max packet size: %d\n",
1530 dwc2_hcd_get_mps(&urb->pipe_info));
1531 dev_err(hsotg->dev, " Data buffer length: %d\n", urb->length);
Paul Zimmerman157dfaa2013-03-14 13:12:00 -07001532 dev_err(hsotg->dev, " Transfer buffer: %p, Transfer DMA: %08lx\n",
1533 urb->buf, (unsigned long)urb->dma);
1534 dev_err(hsotg->dev, " Setup buffer: %p, Setup DMA: %08lx\n",
1535 urb->setup_packet, (unsigned long)urb->setup_dma);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001536 dev_err(hsotg->dev, " Interval: %d\n", urb->interval);
1537
1538 /* Core halts the channel for Descriptor DMA mode */
1539 if (hsotg->core_params->dma_desc_enable > 0) {
1540 dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
1541 DWC2_HC_XFER_AHB_ERR);
1542 goto handle_ahberr_done;
1543 }
1544
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001545 dwc2_host_complete(hsotg, qtd, -EIO);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001546
1547handle_ahberr_halt:
1548 /*
1549 * Force a channel halt. Don't call dwc2_halt_channel because that won't
1550 * write to the HCCHARn register in DMA mode to force the halt.
1551 */
1552 dwc2_hc_halt(hsotg, chan, DWC2_HC_XFER_AHB_ERR);
1553
1554handle_ahberr_done:
Paul Zimmerman7359d482013-03-11 17:47:59 -07001555 disable_hc_int(hsotg, chnum, HCINTMSK_AHBERR);
1556}
1557
1558/*
1559 * Handles a host channel transaction error interrupt. This handler may be
1560 * called in either DMA mode or Slave mode.
1561 */
1562static void dwc2_hc_xacterr_intr(struct dwc2_hsotg *hsotg,
1563 struct dwc2_host_chan *chan, int chnum,
1564 struct dwc2_qtd *qtd)
1565{
1566 dev_dbg(hsotg->dev,
1567 "--Host Channel %d Interrupt: Transaction Error--\n", chnum);
1568
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001569 dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
1570
Paul Zimmerman7359d482013-03-11 17:47:59 -07001571 if (hsotg->core_params->dma_desc_enable > 0) {
1572 dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
1573 DWC2_HC_XFER_XACT_ERR);
1574 goto handle_xacterr_done;
1575 }
1576
1577 switch (dwc2_hcd_get_pipe_type(&qtd->urb->pipe_info)) {
1578 case USB_ENDPOINT_XFER_CONTROL:
1579 case USB_ENDPOINT_XFER_BULK:
1580 qtd->error_count++;
1581 if (!chan->qh->ping_state) {
1582
1583 dwc2_update_urb_state_abn(hsotg, chan, chnum, qtd->urb,
1584 qtd, DWC2_HC_XFER_XACT_ERR);
1585 dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
1586 if (!chan->ep_is_in && chan->speed == USB_SPEED_HIGH)
1587 chan->qh->ping_state = 1;
1588 }
1589
1590 /*
1591 * Halt the channel so the transfer can be re-started from
1592 * the appropriate point or the PING protocol will start
1593 */
1594 dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_XACT_ERR);
1595 break;
1596 case USB_ENDPOINT_XFER_INT:
1597 qtd->error_count++;
1598 if (chan->do_split && chan->complete_split)
1599 qtd->complete_split = 0;
1600 dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_XACT_ERR);
1601 break;
1602 case USB_ENDPOINT_XFER_ISOC:
1603 {
1604 enum dwc2_halt_status halt_status;
1605
1606 halt_status = dwc2_update_isoc_urb_state(hsotg, chan,
1607 chnum, qtd, DWC2_HC_XFER_XACT_ERR);
1608 dwc2_halt_channel(hsotg, chan, qtd, halt_status);
1609 }
1610 break;
1611 }
1612
1613handle_xacterr_done:
Paul Zimmerman7359d482013-03-11 17:47:59 -07001614 disable_hc_int(hsotg, chnum, HCINTMSK_XACTERR);
1615}
1616
1617/*
1618 * Handles a host channel frame overrun interrupt. This handler may be called
1619 * in either DMA mode or Slave mode.
1620 */
1621static void dwc2_hc_frmovrun_intr(struct dwc2_hsotg *hsotg,
1622 struct dwc2_host_chan *chan, int chnum,
1623 struct dwc2_qtd *qtd)
1624{
1625 enum dwc2_halt_status halt_status;
1626
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02001627 if (dbg_hc(chan))
1628 dev_dbg(hsotg->dev, "--Host Channel %d Interrupt: Frame Overrun--\n",
1629 chnum);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001630
Paul Zimmerman0d012b92013-07-13 14:53:48 -07001631 dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
1632
Paul Zimmerman7359d482013-03-11 17:47:59 -07001633 switch (dwc2_hcd_get_pipe_type(&qtd->urb->pipe_info)) {
1634 case USB_ENDPOINT_XFER_CONTROL:
1635 case USB_ENDPOINT_XFER_BULK:
1636 break;
1637 case USB_ENDPOINT_XFER_INT:
1638 dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_FRAME_OVERRUN);
1639 break;
1640 case USB_ENDPOINT_XFER_ISOC:
1641 halt_status = dwc2_update_isoc_urb_state(hsotg, chan, chnum,
1642 qtd, DWC2_HC_XFER_FRAME_OVERRUN);
1643 dwc2_halt_channel(hsotg, chan, qtd, halt_status);
1644 break;
1645 }
1646
Paul Zimmerman7359d482013-03-11 17:47:59 -07001647 disable_hc_int(hsotg, chnum, HCINTMSK_FRMOVRUN);
1648}
1649
1650/*
1651 * Handles a host channel data toggle error interrupt. This handler may be
1652 * called in either DMA mode or Slave mode.
1653 */
1654static void dwc2_hc_datatglerr_intr(struct dwc2_hsotg *hsotg,
1655 struct dwc2_host_chan *chan, int chnum,
1656 struct dwc2_qtd *qtd)
1657{
1658 dev_dbg(hsotg->dev,
1659 "--Host Channel %d Interrupt: Data Toggle Error--\n", chnum);
1660
1661 if (chan->ep_is_in)
1662 qtd->error_count = 0;
1663 else
1664 dev_err(hsotg->dev,
1665 "Data Toggle Error on OUT transfer, channel %d\n",
1666 chnum);
1667
1668 dwc2_hc_handle_tt_clear(hsotg, chan, qtd);
1669 disable_hc_int(hsotg, chnum, HCINTMSK_DATATGLERR);
1670}
1671
1672/*
1673 * For debug only. It checks that a valid halt status is set and that
1674 * HCCHARn.chdis is clear. If there's a problem, corrective action is
1675 * taken and a warning is issued.
1676 *
1677 * Return: true if halt status is ok, false otherwise
1678 */
1679static bool dwc2_halt_status_ok(struct dwc2_hsotg *hsotg,
1680 struct dwc2_host_chan *chan, int chnum,
1681 struct dwc2_qtd *qtd)
1682{
1683#ifdef DEBUG
1684 u32 hcchar;
1685 u32 hctsiz;
1686 u32 hcintmsk;
1687 u32 hcsplt;
1688
1689 if (chan->halt_status == DWC2_HC_XFER_NO_HALT_STATUS) {
1690 /*
1691 * This code is here only as a check. This condition should
1692 * never happen. Ignore the halt if it does occur.
1693 */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001694 hcchar = dwc2_readl(hsotg->regs + HCCHAR(chnum));
1695 hctsiz = dwc2_readl(hsotg->regs + HCTSIZ(chnum));
1696 hcintmsk = dwc2_readl(hsotg->regs + HCINTMSK(chnum));
1697 hcsplt = dwc2_readl(hsotg->regs + HCSPLT(chnum));
Paul Zimmerman7359d482013-03-11 17:47:59 -07001698 dev_dbg(hsotg->dev,
1699 "%s: chan->halt_status DWC2_HC_XFER_NO_HALT_STATUS,\n",
1700 __func__);
1701 dev_dbg(hsotg->dev,
1702 "channel %d, hcchar 0x%08x, hctsiz 0x%08x,\n",
1703 chnum, hcchar, hctsiz);
1704 dev_dbg(hsotg->dev,
1705 "hcint 0x%08x, hcintmsk 0x%08x, hcsplt 0x%08x,\n",
1706 chan->hcint, hcintmsk, hcsplt);
Matthijs Kooijman8509f2f2013-03-25 12:00:25 -07001707 if (qtd)
1708 dev_dbg(hsotg->dev, "qtd->complete_split %d\n",
1709 qtd->complete_split);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001710 dev_warn(hsotg->dev,
1711 "%s: no halt status, channel %d, ignoring interrupt\n",
1712 __func__, chnum);
1713 return false;
1714 }
1715
1716 /*
1717 * This code is here only as a check. hcchar.chdis should never be set
1718 * when the halt interrupt occurs. Halt the channel again if it does
1719 * occur.
1720 */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001721 hcchar = dwc2_readl(hsotg->regs + HCCHAR(chnum));
Paul Zimmerman7359d482013-03-11 17:47:59 -07001722 if (hcchar & HCCHAR_CHDIS) {
1723 dev_warn(hsotg->dev,
1724 "%s: hcchar.chdis set unexpectedly, hcchar 0x%08x, trying to halt again\n",
1725 __func__, hcchar);
1726 chan->halt_pending = 0;
1727 dwc2_halt_channel(hsotg, chan, qtd, chan->halt_status);
1728 return false;
1729 }
1730#endif
1731
1732 return true;
1733}
1734
1735/*
1736 * Handles a host Channel Halted interrupt in DMA mode. This handler
1737 * determines the reason the channel halted and proceeds accordingly.
1738 */
1739static void dwc2_hc_chhltd_intr_dma(struct dwc2_hsotg *hsotg,
1740 struct dwc2_host_chan *chan, int chnum,
1741 struct dwc2_qtd *qtd)
1742{
1743 u32 hcintmsk;
1744 int out_nak_enh = 0;
1745
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02001746 if (dbg_hc(chan))
1747 dev_vdbg(hsotg->dev,
1748 "--Host Channel %d Interrupt: DMA Channel Halted--\n",
1749 chnum);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001750
1751 /*
1752 * For core with OUT NAK enhancement, the flow for high-speed
1753 * CONTROL/BULK OUT is handled a little differently
1754 */
Matthijs Kooijman9badec22013-08-30 18:45:21 +02001755 if (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_71a) {
Paul Zimmerman7359d482013-03-11 17:47:59 -07001756 if (chan->speed == USB_SPEED_HIGH && !chan->ep_is_in &&
1757 (chan->ep_type == USB_ENDPOINT_XFER_CONTROL ||
1758 chan->ep_type == USB_ENDPOINT_XFER_BULK)) {
1759 out_nak_enh = 1;
1760 }
1761 }
1762
1763 if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE ||
1764 (chan->halt_status == DWC2_HC_XFER_AHB_ERR &&
1765 hsotg->core_params->dma_desc_enable <= 0)) {
1766 if (hsotg->core_params->dma_desc_enable > 0)
1767 dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
1768 chan->halt_status);
1769 else
1770 /*
1771 * Just release the channel. A dequeue can happen on a
1772 * transfer timeout. In the case of an AHB Error, the
1773 * channel was forced to halt because there's no way to
1774 * gracefully recover.
1775 */
1776 dwc2_release_channel(hsotg, chan, qtd,
1777 chan->halt_status);
1778 return;
1779 }
1780
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001781 hcintmsk = dwc2_readl(hsotg->regs + HCINTMSK(chnum));
Paul Zimmerman7359d482013-03-11 17:47:59 -07001782
1783 if (chan->hcint & HCINTMSK_XFERCOMPL) {
1784 /*
1785 * Todo: This is here because of a possible hardware bug. Spec
1786 * says that on SPLIT-ISOC OUT transfers in DMA mode that a HALT
1787 * interrupt w/ACK bit set should occur, but I only see the
1788 * XFERCOMP bit, even with it masked out. This is a workaround
1789 * for that behavior. Should fix this when hardware is fixed.
1790 */
1791 if (chan->ep_type == USB_ENDPOINT_XFER_ISOC && !chan->ep_is_in)
1792 dwc2_hc_ack_intr(hsotg, chan, chnum, qtd);
1793 dwc2_hc_xfercomp_intr(hsotg, chan, chnum, qtd);
1794 } else if (chan->hcint & HCINTMSK_STALL) {
1795 dwc2_hc_stall_intr(hsotg, chan, chnum, qtd);
1796 } else if ((chan->hcint & HCINTMSK_XACTERR) &&
1797 hsotg->core_params->dma_desc_enable <= 0) {
1798 if (out_nak_enh) {
1799 if (chan->hcint &
1800 (HCINTMSK_NYET | HCINTMSK_NAK | HCINTMSK_ACK)) {
1801 dev_vdbg(hsotg->dev,
1802 "XactErr with NYET/NAK/ACK\n");
1803 qtd->error_count = 0;
1804 } else {
1805 dev_vdbg(hsotg->dev,
1806 "XactErr without NYET/NAK/ACK\n");
1807 }
1808 }
1809
1810 /*
1811 * Must handle xacterr before nak or ack. Could get a xacterr
1812 * at the same time as either of these on a BULK/CONTROL OUT
1813 * that started with a PING. The xacterr takes precedence.
1814 */
1815 dwc2_hc_xacterr_intr(hsotg, chan, chnum, qtd);
1816 } else if ((chan->hcint & HCINTMSK_XCS_XACT) &&
1817 hsotg->core_params->dma_desc_enable > 0) {
1818 dwc2_hc_xacterr_intr(hsotg, chan, chnum, qtd);
1819 } else if ((chan->hcint & HCINTMSK_AHBERR) &&
1820 hsotg->core_params->dma_desc_enable > 0) {
1821 dwc2_hc_ahberr_intr(hsotg, chan, chnum, qtd);
1822 } else if (chan->hcint & HCINTMSK_BBLERR) {
1823 dwc2_hc_babble_intr(hsotg, chan, chnum, qtd);
1824 } else if (chan->hcint & HCINTMSK_FRMOVRUN) {
1825 dwc2_hc_frmovrun_intr(hsotg, chan, chnum, qtd);
1826 } else if (!out_nak_enh) {
1827 if (chan->hcint & HCINTMSK_NYET) {
1828 /*
1829 * Must handle nyet before nak or ack. Could get a nyet
1830 * at the same time as either of those on a BULK/CONTROL
1831 * OUT that started with a PING. The nyet takes
1832 * precedence.
1833 */
1834 dwc2_hc_nyet_intr(hsotg, chan, chnum, qtd);
1835 } else if ((chan->hcint & HCINTMSK_NAK) &&
1836 !(hcintmsk & HCINTMSK_NAK)) {
1837 /*
1838 * If nak is not masked, it's because a non-split IN
1839 * transfer is in an error state. In that case, the nak
1840 * is handled by the nak interrupt handler, not here.
1841 * Handle nak here for BULK/CONTROL OUT transfers, which
1842 * halt on a NAK to allow rewinding the buffer pointer.
1843 */
1844 dwc2_hc_nak_intr(hsotg, chan, chnum, qtd);
1845 } else if ((chan->hcint & HCINTMSK_ACK) &&
1846 !(hcintmsk & HCINTMSK_ACK)) {
1847 /*
1848 * If ack is not masked, it's because a non-split IN
1849 * transfer is in an error state. In that case, the ack
1850 * is handled by the ack interrupt handler, not here.
1851 * Handle ack here for split transfers. Start splits
1852 * halt on ACK.
1853 */
1854 dwc2_hc_ack_intr(hsotg, chan, chnum, qtd);
1855 } else {
1856 if (chan->ep_type == USB_ENDPOINT_XFER_INT ||
1857 chan->ep_type == USB_ENDPOINT_XFER_ISOC) {
1858 /*
1859 * A periodic transfer halted with no other
1860 * channel interrupts set. Assume it was halted
1861 * by the core because it could not be completed
1862 * in its scheduled (micro)frame.
1863 */
1864 dev_dbg(hsotg->dev,
1865 "%s: Halt channel %d (assume incomplete periodic transfer)\n",
1866 __func__, chnum);
1867 dwc2_halt_channel(hsotg, chan, qtd,
1868 DWC2_HC_XFER_PERIODIC_INCOMPLETE);
1869 } else {
1870 dev_err(hsotg->dev,
1871 "%s: Channel %d - ChHltd set, but reason is unknown\n",
1872 __func__, chnum);
1873 dev_err(hsotg->dev,
1874 "hcint 0x%08x, intsts 0x%08x\n",
1875 chan->hcint,
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001876 dwc2_readl(hsotg->regs + GINTSTS));
Nick Hudson151d0cb2014-09-11 15:22:48 -07001877 goto error;
Paul Zimmerman7359d482013-03-11 17:47:59 -07001878 }
1879 }
1880 } else {
1881 dev_info(hsotg->dev,
1882 "NYET/NAK/ACK/other in non-error case, 0x%08x\n",
1883 chan->hcint);
Nick Hudson151d0cb2014-09-11 15:22:48 -07001884error:
1885 /* Failthrough: use 3-strikes rule */
1886 qtd->error_count++;
1887 dwc2_update_urb_state_abn(hsotg, chan, chnum, qtd->urb,
1888 qtd, DWC2_HC_XFER_XACT_ERR);
1889 dwc2_hcd_save_data_toggle(hsotg, chan, chnum, qtd);
1890 dwc2_halt_channel(hsotg, chan, qtd, DWC2_HC_XFER_XACT_ERR);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001891 }
1892}
1893
1894/*
1895 * Handles a host channel Channel Halted interrupt
1896 *
1897 * In slave mode, this handler is called only when the driver specifically
1898 * requests a halt. This occurs during handling other host channel interrupts
1899 * (e.g. nak, xacterr, stall, nyet, etc.).
1900 *
1901 * In DMA mode, this is the interrupt that occurs when the core has finished
1902 * processing a transfer on a channel. Other host channel interrupts (except
1903 * ahberr) are disabled in DMA mode.
1904 */
1905static void dwc2_hc_chhltd_intr(struct dwc2_hsotg *hsotg,
1906 struct dwc2_host_chan *chan, int chnum,
1907 struct dwc2_qtd *qtd)
1908{
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02001909 if (dbg_hc(chan))
1910 dev_vdbg(hsotg->dev, "--Host Channel %d Interrupt: Channel Halted--\n",
1911 chnum);
Paul Zimmerman7359d482013-03-11 17:47:59 -07001912
1913 if (hsotg->core_params->dma_enable > 0) {
1914 dwc2_hc_chhltd_intr_dma(hsotg, chan, chnum, qtd);
1915 } else {
1916 if (!dwc2_halt_status_ok(hsotg, chan, chnum, qtd))
1917 return;
1918 dwc2_release_channel(hsotg, chan, qtd, chan->halt_status);
1919 }
1920}
1921
Doug Andersondc873082015-10-16 16:01:32 -07001922/*
1923 * Check if the given qtd is still the top of the list (and thus valid).
1924 *
1925 * If dwc2_hcd_qtd_unlink_and_free() has been called since we grabbed
1926 * the qtd from the top of the list, this will return false (otherwise true).
1927 */
1928static bool dwc2_check_qtd_still_ok(struct dwc2_qtd *qtd, struct dwc2_qh *qh)
1929{
1930 struct dwc2_qtd *cur_head;
1931
1932 if (qh == NULL)
1933 return false;
1934
1935 cur_head = list_first_entry(&qh->qtd_list, struct dwc2_qtd,
1936 qtd_list_entry);
1937 return (cur_head == qtd);
1938}
1939
Paul Zimmerman7359d482013-03-11 17:47:59 -07001940/* Handles interrupt for a specific Host Channel */
1941static void dwc2_hc_n_intr(struct dwc2_hsotg *hsotg, int chnum)
1942{
1943 struct dwc2_qtd *qtd;
1944 struct dwc2_host_chan *chan;
1945 u32 hcint, hcintmsk;
1946
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02001947 chan = hsotg->hc_ptr_array[chnum];
1948
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001949 hcint = dwc2_readl(hsotg->regs + HCINT(chnum));
1950 hcintmsk = dwc2_readl(hsotg->regs + HCINTMSK(chnum));
Paul Zimmerman7359d482013-03-11 17:47:59 -07001951 if (!chan) {
1952 dev_err(hsotg->dev, "## hc_ptr_array for channel is NULL ##\n");
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001953 dwc2_writel(hcint, hsotg->regs + HCINT(chnum));
Paul Zimmerman7359d482013-03-11 17:47:59 -07001954 return;
1955 }
1956
Rashika Kheria723a2312013-10-30 04:16:55 +05301957 if (dbg_hc(chan)) {
1958 dev_vdbg(hsotg->dev, "--Host Channel Interrupt--, Channel %d\n",
1959 chnum);
1960 dev_vdbg(hsotg->dev,
1961 " hcint 0x%08x, hcintmsk 0x%08x, hcint&hcintmsk 0x%08x\n",
1962 hcint, hcintmsk, hcint & hcintmsk);
1963 }
1964
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001965 dwc2_writel(hcint, hsotg->regs + HCINT(chnum));
Douglas Anderson16e80212016-01-28 18:19:55 -08001966
1967 /*
1968 * If we got an interrupt after someone called
1969 * dwc2_hcd_endpoint_disable() we don't want to crash below
1970 */
1971 if (!chan->qh) {
1972 dev_warn(hsotg->dev, "Interrupt on disabled channel\n");
1973 return;
1974 }
1975
Paul Zimmerman7359d482013-03-11 17:47:59 -07001976 chan->hcint = hcint;
1977 hcint &= hcintmsk;
1978
Matthijs Kooijman8509f2f2013-03-25 12:00:25 -07001979 /*
1980 * If the channel was halted due to a dequeue, the qtd list might
1981 * be empty or at least the first entry will not be the active qtd.
1982 * In this case, take a shortcut and just release the channel.
1983 */
1984 if (chan->halt_status == DWC2_HC_XFER_URB_DEQUEUE) {
1985 /*
1986 * If the channel was halted, this should be the only
1987 * interrupt unmasked
1988 */
1989 WARN_ON(hcint != HCINTMSK_CHHLTD);
1990 if (hsotg->core_params->dma_desc_enable > 0)
1991 dwc2_hcd_complete_xfer_ddma(hsotg, chan, chnum,
1992 chan->halt_status);
1993 else
1994 dwc2_release_channel(hsotg, chan, NULL,
1995 chan->halt_status);
1996 return;
1997 }
1998
Paul Zimmerman7359d482013-03-11 17:47:59 -07001999 if (list_empty(&chan->qh->qtd_list)) {
Matthijs Kooijman8509f2f2013-03-25 12:00:25 -07002000 /*
2001 * TODO: Will this ever happen with the
2002 * DWC2_HC_XFER_URB_DEQUEUE handling above?
2003 */
Paul Zimmerman7359d482013-03-11 17:47:59 -07002004 dev_dbg(hsotg->dev, "## no QTD queued for channel %d ##\n",
2005 chnum);
2006 dev_dbg(hsotg->dev,
2007 " hcint 0x%08x, hcintmsk 0x%08x, hcint&hcintmsk 0x%08x\n",
2008 chan->hcint, hcintmsk, hcint);
2009 chan->halt_status = DWC2_HC_XFER_NO_HALT_STATUS;
2010 disable_hc_int(hsotg, chnum, HCINTMSK_CHHLTD);
2011 chan->hcint = 0;
2012 return;
2013 }
2014
2015 qtd = list_first_entry(&chan->qh->qtd_list, struct dwc2_qtd,
2016 qtd_list_entry);
2017
2018 if (hsotg->core_params->dma_enable <= 0) {
2019 if ((hcint & HCINTMSK_CHHLTD) && hcint != HCINTMSK_CHHLTD)
2020 hcint &= ~HCINTMSK_CHHLTD;
2021 }
2022
2023 if (hcint & HCINTMSK_XFERCOMPL) {
2024 dwc2_hc_xfercomp_intr(hsotg, chan, chnum, qtd);
2025 /*
2026 * If NYET occurred at same time as Xfer Complete, the NYET is
2027 * handled by the Xfer Complete interrupt handler. Don't want
2028 * to call the NYET interrupt handler in this case.
2029 */
2030 hcint &= ~HCINTMSK_NYET;
2031 }
Paul Zimmerman7359d482013-03-11 17:47:59 -07002032
Doug Andersondc873082015-10-16 16:01:32 -07002033 if (hcint & HCINTMSK_CHHLTD) {
2034 dwc2_hc_chhltd_intr(hsotg, chan, chnum, qtd);
2035 if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2036 goto exit;
2037 }
2038 if (hcint & HCINTMSK_AHBERR) {
2039 dwc2_hc_ahberr_intr(hsotg, chan, chnum, qtd);
2040 if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2041 goto exit;
2042 }
2043 if (hcint & HCINTMSK_STALL) {
2044 dwc2_hc_stall_intr(hsotg, chan, chnum, qtd);
2045 if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2046 goto exit;
2047 }
2048 if (hcint & HCINTMSK_NAK) {
2049 dwc2_hc_nak_intr(hsotg, chan, chnum, qtd);
2050 if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2051 goto exit;
2052 }
2053 if (hcint & HCINTMSK_ACK) {
2054 dwc2_hc_ack_intr(hsotg, chan, chnum, qtd);
2055 if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2056 goto exit;
2057 }
2058 if (hcint & HCINTMSK_NYET) {
2059 dwc2_hc_nyet_intr(hsotg, chan, chnum, qtd);
2060 if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2061 goto exit;
2062 }
2063 if (hcint & HCINTMSK_XACTERR) {
2064 dwc2_hc_xacterr_intr(hsotg, chan, chnum, qtd);
2065 if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2066 goto exit;
2067 }
2068 if (hcint & HCINTMSK_BBLERR) {
2069 dwc2_hc_babble_intr(hsotg, chan, chnum, qtd);
2070 if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2071 goto exit;
2072 }
2073 if (hcint & HCINTMSK_FRMOVRUN) {
2074 dwc2_hc_frmovrun_intr(hsotg, chan, chnum, qtd);
2075 if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2076 goto exit;
2077 }
2078 if (hcint & HCINTMSK_DATATGLERR) {
2079 dwc2_hc_datatglerr_intr(hsotg, chan, chnum, qtd);
2080 if (!dwc2_check_qtd_still_ok(qtd, chan->qh))
2081 goto exit;
2082 }
2083
2084exit:
Paul Zimmerman7359d482013-03-11 17:47:59 -07002085 chan->hcint = 0;
2086}
2087
2088/*
2089 * This interrupt indicates that one or more host channels has a pending
2090 * interrupt. There are multiple conditions that can cause each host channel
2091 * interrupt. This function determines which conditions have occurred for each
2092 * host channel interrupt and handles them appropriately.
2093 */
2094static void dwc2_hc_intr(struct dwc2_hsotg *hsotg)
2095{
2096 u32 haint;
2097 int i;
Douglas Andersonc9c8ac02016-01-28 18:19:57 -08002098 struct dwc2_host_chan *chan, *chan_tmp;
Paul Zimmerman7359d482013-03-11 17:47:59 -07002099
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002100 haint = dwc2_readl(hsotg->regs + HAINT);
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02002101 if (dbg_perio()) {
2102 dev_vdbg(hsotg->dev, "%s()\n", __func__);
2103
2104 dev_vdbg(hsotg->dev, "HAINT=%08x\n", haint);
2105 }
Paul Zimmerman7359d482013-03-11 17:47:59 -07002106
Douglas Andersonc9c8ac02016-01-28 18:19:57 -08002107 /*
2108 * According to USB 2.0 spec section 11.18.8, a host must
2109 * issue complete-split transactions in a microframe for a
2110 * set of full-/low-speed endpoints in the same relative
2111 * order as the start-splits were issued in a microframe for.
2112 */
2113 list_for_each_entry_safe(chan, chan_tmp, &hsotg->split_order,
2114 split_order_list_entry) {
2115 int hc_num = chan->hc_num;
2116
2117 if (haint & (1 << hc_num)) {
2118 dwc2_hc_n_intr(hsotg, hc_num);
2119 haint &= ~(1 << hc_num);
2120 }
2121 }
2122
Paul Zimmerman7359d482013-03-11 17:47:59 -07002123 for (i = 0; i < hsotg->core_params->host_channels; i++) {
2124 if (haint & (1 << i))
2125 dwc2_hc_n_intr(hsotg, i);
2126 }
2127}
2128
2129/* This function handles interrupts for the HCD */
Matthijs Kooijmanca18f4a2013-04-25 23:39:15 +02002130irqreturn_t dwc2_handle_hcd_intr(struct dwc2_hsotg *hsotg)
Paul Zimmerman7359d482013-03-11 17:47:59 -07002131{
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02002132 u32 gintsts, dbg_gintsts;
Matthijs Kooijman6aafb002013-04-25 23:39:14 +02002133 irqreturn_t retval = IRQ_NONE;
Paul Zimmerman7359d482013-03-11 17:47:59 -07002134
Paul Zimmerman54216ac2013-11-25 13:42:44 -08002135 if (!dwc2_is_controller_alive(hsotg)) {
Paul Zimmerman057715f2013-11-22 16:43:51 -08002136 dev_warn(hsotg->dev, "Controller is dead\n");
Matthijs Kooijman6aafb002013-04-25 23:39:14 +02002137 return retval;
Paul Zimmerman7359d482013-03-11 17:47:59 -07002138 }
2139
2140 spin_lock(&hsotg->lock);
2141
2142 /* Check if HOST Mode */
2143 if (dwc2_is_host_mode(hsotg)) {
2144 gintsts = dwc2_read_core_intr(hsotg);
2145 if (!gintsts) {
2146 spin_unlock(&hsotg->lock);
Matthijs Kooijman6aafb002013-04-25 23:39:14 +02002147 return retval;
Paul Zimmerman7359d482013-03-11 17:47:59 -07002148 }
2149
Matthijs Kooijman6aafb002013-04-25 23:39:14 +02002150 retval = IRQ_HANDLED;
Paul Zimmerman7359d482013-03-11 17:47:59 -07002151
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02002152 dbg_gintsts = gintsts;
Paul Zimmerman7359d482013-03-11 17:47:59 -07002153#ifndef DEBUG_SOF
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02002154 dbg_gintsts &= ~GINTSTS_SOF;
Paul Zimmerman7359d482013-03-11 17:47:59 -07002155#endif
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02002156 if (!dbg_perio())
2157 dbg_gintsts &= ~(GINTSTS_HCHINT | GINTSTS_RXFLVL |
2158 GINTSTS_PTXFEMP);
2159
2160 /* Only print if there are any non-suppressed interrupts left */
2161 if (dbg_gintsts)
Paul Zimmerman7359d482013-03-11 17:47:59 -07002162 dev_vdbg(hsotg->dev,
2163 "DWC OTG HCD Interrupt Detected gintsts&gintmsk=0x%08x\n",
2164 gintsts);
2165
2166 if (gintsts & GINTSTS_SOF)
2167 dwc2_sof_intr(hsotg);
2168 if (gintsts & GINTSTS_RXFLVL)
2169 dwc2_rx_fifo_level_intr(hsotg);
2170 if (gintsts & GINTSTS_NPTXFEMP)
2171 dwc2_np_tx_fifo_empty_intr(hsotg);
Paul Zimmerman7359d482013-03-11 17:47:59 -07002172 if (gintsts & GINTSTS_PRTINT)
2173 dwc2_port_intr(hsotg);
2174 if (gintsts & GINTSTS_HCHINT)
2175 dwc2_hc_intr(hsotg);
2176 if (gintsts & GINTSTS_PTXFEMP)
2177 dwc2_perio_tx_fifo_empty_intr(hsotg);
2178
Matthijs Kooijmanb49977a2013-04-10 09:55:50 +02002179 if (dbg_gintsts) {
Paul Zimmerman7359d482013-03-11 17:47:59 -07002180 dev_vdbg(hsotg->dev,
2181 "DWC OTG HCD Finished Servicing Interrupts\n");
2182 dev_vdbg(hsotg->dev,
2183 "DWC OTG HCD gintsts=0x%08x gintmsk=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002184 dwc2_readl(hsotg->regs + GINTSTS),
2185 dwc2_readl(hsotg->regs + GINTMSK));
Paul Zimmerman7359d482013-03-11 17:47:59 -07002186 }
Paul Zimmerman7359d482013-03-11 17:47:59 -07002187 }
2188
2189 spin_unlock(&hsotg->lock);
2190
2191 return retval;
2192}