blob: b3b5adfa9e410920520a793667e4cdf7042e2b8f [file] [log] [blame]
Mattias Nilssonfea799e2011-08-12 10:28:02 +02001/*
2 * Copyright (C) ST Ericsson SA 2011
3 *
4 * License Terms: GNU General Public License v2
5 *
6 * STE Ux500 PRCMU API
7 */
8#ifndef __MACH_PRCMU_H
9#define __MACH_PRCMU_H
10
11#include <linux/interrupt.h>
12#include <linux/notifier.h>
Mattias Nilsson05089012012-01-13 16:20:20 +010013#include <linux/err.h>
Mattias Nilssonfea799e2011-08-12 10:28:02 +020014
15/* PRCMU Wakeup defines */
16enum prcmu_wakeup_index {
17 PRCMU_WAKEUP_INDEX_RTC,
18 PRCMU_WAKEUP_INDEX_RTT0,
19 PRCMU_WAKEUP_INDEX_RTT1,
20 PRCMU_WAKEUP_INDEX_HSI0,
21 PRCMU_WAKEUP_INDEX_HSI1,
22 PRCMU_WAKEUP_INDEX_USB,
23 PRCMU_WAKEUP_INDEX_ABB,
24 PRCMU_WAKEUP_INDEX_ABB_FIFO,
25 PRCMU_WAKEUP_INDEX_ARM,
26 PRCMU_WAKEUP_INDEX_CD_IRQ,
27 NUM_PRCMU_WAKEUP_INDICES
28};
29#define PRCMU_WAKEUP(_name) (BIT(PRCMU_WAKEUP_INDEX_##_name))
30
31/* EPOD (power domain) IDs */
32
33/*
34 * DB8500 EPODs
35 * - EPOD_ID_SVAMMDSP: power domain for SVA MMDSP
36 * - EPOD_ID_SVAPIPE: power domain for SVA pipe
37 * - EPOD_ID_SIAMMDSP: power domain for SIA MMDSP
38 * - EPOD_ID_SIAPIPE: power domain for SIA pipe
39 * - EPOD_ID_SGA: power domain for SGA
40 * - EPOD_ID_B2R2_MCDE: power domain for B2R2 and MCDE
41 * - EPOD_ID_ESRAM12: power domain for ESRAM 1 and 2
42 * - EPOD_ID_ESRAM34: power domain for ESRAM 3 and 4
43 * - NUM_EPOD_ID: number of power domains
44 *
45 * TODO: These should be prefixed.
46 */
47#define EPOD_ID_SVAMMDSP 0
48#define EPOD_ID_SVAPIPE 1
49#define EPOD_ID_SIAMMDSP 2
50#define EPOD_ID_SIAPIPE 3
51#define EPOD_ID_SGA 4
52#define EPOD_ID_B2R2_MCDE 5
53#define EPOD_ID_ESRAM12 6
54#define EPOD_ID_ESRAM34 7
55#define NUM_EPOD_ID 8
56
57/*
58 * DB5500 EPODs
59 */
60#define DB5500_EPOD_ID_BASE 0x0100
61#define DB5500_EPOD_ID_SGA (DB5500_EPOD_ID_BASE + 0)
62#define DB5500_EPOD_ID_HVA (DB5500_EPOD_ID_BASE + 1)
63#define DB5500_EPOD_ID_SIA (DB5500_EPOD_ID_BASE + 2)
64#define DB5500_EPOD_ID_DISP (DB5500_EPOD_ID_BASE + 3)
65#define DB5500_EPOD_ID_ESRAM12 (DB5500_EPOD_ID_BASE + 6)
66#define DB5500_NUM_EPOD_ID 7
67
68/*
69 * state definition for EPOD (power domain)
70 * - EPOD_STATE_NO_CHANGE: The EPOD should remain unchanged
71 * - EPOD_STATE_OFF: The EPOD is switched off
72 * - EPOD_STATE_RAMRET: The EPOD is switched off with its internal RAM in
73 * retention
74 * - EPOD_STATE_ON_CLK_OFF: The EPOD is switched on, clock is still off
75 * - EPOD_STATE_ON: Same as above, but with clock enabled
76 */
77#define EPOD_STATE_NO_CHANGE 0x00
78#define EPOD_STATE_OFF 0x01
79#define EPOD_STATE_RAMRET 0x02
80#define EPOD_STATE_ON_CLK_OFF 0x03
81#define EPOD_STATE_ON 0x04
82
Mattias Nilsson6b6fae22012-01-13 16:20:28 +010083/* DB5500 CLKOUT IDs */
84enum {
85 DB5500_CLKOUT0 = 0,
86 DB5500_CLKOUT1,
87};
88
89/* DB5500 CLKOUTx sources */
90enum {
91 DB5500_CLKOUT_REF_CLK_SEL0,
92 DB5500_CLKOUT_RTC_CLK0_SEL0,
93 DB5500_CLKOUT_ULP_CLK_SEL0,
94 DB5500_CLKOUT_STATIC0,
95 DB5500_CLKOUT_REFCLK,
96 DB5500_CLKOUT_ULPCLK,
97 DB5500_CLKOUT_ARMCLK,
98 DB5500_CLKOUT_SYSACC0CLK,
99 DB5500_CLKOUT_SOC0PLLCLK,
100 DB5500_CLKOUT_SOC1PLLCLK,
101 DB5500_CLKOUT_DDRPLLCLK,
102 DB5500_CLKOUT_TVCLK,
103 DB5500_CLKOUT_IRDACLK,
104};
105
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200106/*
107 * CLKOUT sources
108 */
109#define PRCMU_CLKSRC_CLK38M 0x00
110#define PRCMU_CLKSRC_ACLK 0x01
111#define PRCMU_CLKSRC_SYSCLK 0x02
112#define PRCMU_CLKSRC_LCDCLK 0x03
113#define PRCMU_CLKSRC_SDMMCCLK 0x04
114#define PRCMU_CLKSRC_TVCLK 0x05
115#define PRCMU_CLKSRC_TIMCLK 0x06
116#define PRCMU_CLKSRC_CLK009 0x07
117/* These are only valid for CLKOUT1: */
118#define PRCMU_CLKSRC_SIAMMDSPCLK 0x40
119#define PRCMU_CLKSRC_I2CCLK 0x41
120#define PRCMU_CLKSRC_MSP02CLK 0x42
121#define PRCMU_CLKSRC_ARMPLL_OBSCLK 0x43
122#define PRCMU_CLKSRC_HSIRXCLK 0x44
123#define PRCMU_CLKSRC_HSITXCLK 0x45
124#define PRCMU_CLKSRC_ARMCLKFIX 0x46
125#define PRCMU_CLKSRC_HDMICLK 0x47
126
127/*
128 * Clock identifiers.
129 */
130enum prcmu_clock {
131 PRCMU_SGACLK,
132 PRCMU_UARTCLK,
133 PRCMU_MSP02CLK,
134 PRCMU_MSP1CLK,
135 PRCMU_I2CCLK,
136 PRCMU_SDMMCCLK,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100137 PRCMU_SPARE1CLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200138 PRCMU_SLIMCLK,
139 PRCMU_PER1CLK,
140 PRCMU_PER2CLK,
141 PRCMU_PER3CLK,
142 PRCMU_PER5CLK,
143 PRCMU_PER6CLK,
144 PRCMU_PER7CLK,
145 PRCMU_LCDCLK,
146 PRCMU_BMLCLK,
147 PRCMU_HSITXCLK,
148 PRCMU_HSIRXCLK,
149 PRCMU_HDMICLK,
150 PRCMU_APEATCLK,
151 PRCMU_APETRACECLK,
152 PRCMU_MCDECLK,
153 PRCMU_IPI2CCLK,
154 PRCMU_DSIALTCLK,
155 PRCMU_DMACLK,
156 PRCMU_B2R2CLK,
157 PRCMU_TVCLK,
158 PRCMU_SSPCLK,
159 PRCMU_RNGCLK,
160 PRCMU_UICCCLK,
161 PRCMU_PWMCLK,
162 PRCMU_IRDACLK,
163 PRCMU_IRRCCLK,
164 PRCMU_SIACLK,
165 PRCMU_SVACLK,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100166 PRCMU_ACLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200167 PRCMU_NUM_REG_CLOCKS,
168 PRCMU_SYSCLK = PRCMU_NUM_REG_CLOCKS,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100169 PRCMU_CDCLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200170 PRCMU_TIMCLK,
171 PRCMU_PLLSOC0,
172 PRCMU_PLLSOC1,
173 PRCMU_PLLDDR,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100174 PRCMU_PLLDSI,
175 PRCMU_DSI0CLK,
176 PRCMU_DSI1CLK,
177 PRCMU_DSI0ESCCLK,
178 PRCMU_DSI1ESCCLK,
179 PRCMU_DSI2ESCCLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200180};
181
182/**
183 * enum ape_opp - APE OPP states definition
184 * @APE_OPP_INIT:
185 * @APE_NO_CHANGE: The APE operating point is unchanged
186 * @APE_100_OPP: The new APE operating point is ape100opp
187 * @APE_50_OPP: 50%
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100188 * @APE_50_PARTLY_25_OPP: 50%, except some clocks at 25%.
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200189 */
190enum ape_opp {
191 APE_OPP_INIT = 0x00,
192 APE_NO_CHANGE = 0x01,
193 APE_100_OPP = 0x02,
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100194 APE_50_OPP = 0x03,
195 APE_50_PARTLY_25_OPP = 0xFF,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200196};
197
198/**
199 * enum arm_opp - ARM OPP states definition
200 * @ARM_OPP_INIT:
201 * @ARM_NO_CHANGE: The ARM operating point is unchanged
202 * @ARM_100_OPP: The new ARM operating point is arm100opp
203 * @ARM_50_OPP: The new ARM operating point is arm50opp
204 * @ARM_MAX_OPP: Operating point is "max" (more than 100)
205 * @ARM_MAX_FREQ100OPP: Set max opp if available, else 100
206 * @ARM_EXTCLK: The new ARM operating point is armExtClk
207 */
208enum arm_opp {
209 ARM_OPP_INIT = 0x00,
210 ARM_NO_CHANGE = 0x01,
211 ARM_100_OPP = 0x02,
212 ARM_50_OPP = 0x03,
213 ARM_MAX_OPP = 0x04,
214 ARM_MAX_FREQ100OPP = 0x05,
215 ARM_EXTCLK = 0x07
216};
217
218/**
219 * enum ddr_opp - DDR OPP states definition
220 * @DDR_100_OPP: The new DDR operating point is ddr100opp
221 * @DDR_50_OPP: The new DDR operating point is ddr50opp
222 * @DDR_25_OPP: The new DDR operating point is ddr25opp
223 */
224enum ddr_opp {
225 DDR_100_OPP = 0x00,
226 DDR_50_OPP = 0x01,
227 DDR_25_OPP = 0x02,
228};
229
230/*
231 * Definitions for controlling ESRAM0 in deep sleep.
232 */
233#define ESRAM0_DEEP_SLEEP_STATE_OFF 1
234#define ESRAM0_DEEP_SLEEP_STATE_RET 2
235
236/**
237 * enum ddr_pwrst - DDR power states definition
238 * @DDR_PWR_STATE_UNCHANGED: SDRAM and DDR controller state is unchanged
239 * @DDR_PWR_STATE_ON:
240 * @DDR_PWR_STATE_OFFLOWLAT:
241 * @DDR_PWR_STATE_OFFHIGHLAT:
242 */
243enum ddr_pwrst {
244 DDR_PWR_STATE_UNCHANGED = 0x00,
245 DDR_PWR_STATE_ON = 0x01,
246 DDR_PWR_STATE_OFFLOWLAT = 0x02,
247 DDR_PWR_STATE_OFFHIGHLAT = 0x03
248};
249
250#include <linux/mfd/db8500-prcmu.h>
251#include <linux/mfd/db5500-prcmu.h>
252
253#if defined(CONFIG_UX500_SOC_DB8500) || defined(CONFIG_UX500_SOC_DB5500)
254
Mattias Nilsson05089012012-01-13 16:20:20 +0100255#include <mach/id.h>
256
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200257static inline void __init prcmu_early_init(void)
258{
Mattias Nilsson05089012012-01-13 16:20:20 +0100259 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200260 return db5500_prcmu_early_init();
261 else
262 return db8500_prcmu_early_init();
263}
264
265static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
266 bool keep_ap_pll)
267{
Mattias Nilsson05089012012-01-13 16:20:20 +0100268 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200269 return db5500_prcmu_set_power_state(state, keep_ulp_clk,
270 keep_ap_pll);
271 else
272 return db8500_prcmu_set_power_state(state, keep_ulp_clk,
273 keep_ap_pll);
274}
275
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100276static inline u8 prcmu_get_power_state_result(void)
277{
278 if (cpu_is_u5500())
279 return -EINVAL;
280 else
281 return db8500_prcmu_get_power_state_result();
282}
283
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200284static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
285{
Mattias Nilsson05089012012-01-13 16:20:20 +0100286 if (cpu_is_u5500())
Mattias Nilsson73180f82011-08-12 10:28:10 +0200287 return -EINVAL;
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200288 else
289 return db8500_prcmu_set_epod(epod_id, epod_state);
290}
291
292static inline void prcmu_enable_wakeups(u32 wakeups)
293{
Mattias Nilsson05089012012-01-13 16:20:20 +0100294 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200295 db5500_prcmu_enable_wakeups(wakeups);
296 else
297 db8500_prcmu_enable_wakeups(wakeups);
298}
299
300static inline void prcmu_disable_wakeups(void)
301{
302 prcmu_enable_wakeups(0);
303}
304
305static inline void prcmu_config_abb_event_readout(u32 abb_events)
306{
Mattias Nilsson05089012012-01-13 16:20:20 +0100307 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200308 db5500_prcmu_config_abb_event_readout(abb_events);
309 else
310 db8500_prcmu_config_abb_event_readout(abb_events);
311}
312
313static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
314{
Mattias Nilsson05089012012-01-13 16:20:20 +0100315 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200316 db5500_prcmu_get_abb_event_buffer(buf);
317 else
318 db8500_prcmu_get_abb_event_buffer(buf);
319}
320
321int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size);
322int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size);
323
324int prcmu_config_clkout(u8 clkout, u8 source, u8 div);
325
326static inline int prcmu_request_clock(u8 clock, bool enable)
327{
Mattias Nilsson05089012012-01-13 16:20:20 +0100328 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200329 return db5500_prcmu_request_clock(clock, enable);
330 else
331 return db8500_prcmu_request_clock(clock, enable);
332}
333
Mattias Nilsson05089012012-01-13 16:20:20 +0100334unsigned long prcmu_clock_rate(u8 clock);
335long prcmu_round_clock_rate(u8 clock, unsigned long rate);
336int prcmu_set_clock_rate(u8 clock, unsigned long rate);
337
338static inline int prcmu_set_ddr_opp(u8 opp)
339{
340 if (cpu_is_u5500())
341 return -EINVAL;
342 else
343 return db8500_prcmu_set_ddr_opp(opp);
344}
345static inline int prcmu_get_ddr_opp(void)
346{
347 if (cpu_is_u5500())
348 return -EINVAL;
349 else
350 return db8500_prcmu_get_ddr_opp();
351}
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200352
353static inline int prcmu_set_arm_opp(u8 opp)
354{
Mattias Nilsson05089012012-01-13 16:20:20 +0100355 if (cpu_is_u5500())
Mattias Nilsson73180f82011-08-12 10:28:10 +0200356 return -EINVAL;
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200357 else
358 return db8500_prcmu_set_arm_opp(opp);
359}
360
361static inline int prcmu_get_arm_opp(void)
362{
Mattias Nilsson05089012012-01-13 16:20:20 +0100363 if (cpu_is_u5500())
Mattias Nilsson73180f82011-08-12 10:28:10 +0200364 return -EINVAL;
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200365 else
366 return db8500_prcmu_get_arm_opp();
367}
368
Mattias Nilsson05089012012-01-13 16:20:20 +0100369static inline int prcmu_set_ape_opp(u8 opp)
370{
371 if (cpu_is_u5500())
372 return -EINVAL;
373 else
374 return db8500_prcmu_set_ape_opp(opp);
375}
376
377static inline int prcmu_get_ape_opp(void)
378{
379 if (cpu_is_u5500())
380 return -EINVAL;
381 else
382 return db8500_prcmu_get_ape_opp();
383}
384
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200385static inline void prcmu_system_reset(u16 reset_code)
386{
Mattias Nilsson05089012012-01-13 16:20:20 +0100387 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200388 return db5500_prcmu_system_reset(reset_code);
389 else
390 return db8500_prcmu_system_reset(reset_code);
391}
392
393static inline u16 prcmu_get_reset_code(void)
394{
Mattias Nilsson05089012012-01-13 16:20:20 +0100395 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200396 return db5500_prcmu_get_reset_code();
397 else
398 return db8500_prcmu_get_reset_code();
399}
400
401void prcmu_ac_wake_req(void);
402void prcmu_ac_sleep_req(void);
Mattias Nilsson05089012012-01-13 16:20:20 +0100403static inline void prcmu_modem_reset(void)
404{
405 if (cpu_is_u5500())
406 return;
407 else
408 return db8500_prcmu_modem_reset();
409}
410
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200411static inline bool prcmu_is_ac_wake_requested(void)
412{
Mattias Nilsson05089012012-01-13 16:20:20 +0100413 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200414 return db5500_prcmu_is_ac_wake_requested();
415 else
416 return db8500_prcmu_is_ac_wake_requested();
417}
418
419static inline int prcmu_set_display_clocks(void)
420{
Mattias Nilsson05089012012-01-13 16:20:20 +0100421 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200422 return db5500_prcmu_set_display_clocks();
423 else
424 return db8500_prcmu_set_display_clocks();
425}
426
427static inline int prcmu_disable_dsipll(void)
428{
Mattias Nilsson05089012012-01-13 16:20:20 +0100429 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200430 return db5500_prcmu_disable_dsipll();
431 else
432 return db8500_prcmu_disable_dsipll();
433}
434
435static inline int prcmu_enable_dsipll(void)
436{
Mattias Nilsson05089012012-01-13 16:20:20 +0100437 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200438 return db5500_prcmu_enable_dsipll();
439 else
440 return db8500_prcmu_enable_dsipll();
441}
442
443static inline int prcmu_config_esram0_deep_sleep(u8 state)
444{
Mattias Nilsson05089012012-01-13 16:20:20 +0100445 if (cpu_is_u5500())
Mattias Nilsson73180f82011-08-12 10:28:10 +0200446 return -EINVAL;
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200447 else
448 return db8500_prcmu_config_esram0_deep_sleep(state);
449}
Mattias Nilsson05089012012-01-13 16:20:20 +0100450
451static inline int prcmu_config_hotdog(u8 threshold)
452{
453 if (cpu_is_u5500())
454 return -EINVAL;
455 else
456 return db8500_prcmu_config_hotdog(threshold);
457}
458
459static inline int prcmu_config_hotmon(u8 low, u8 high)
460{
461 if (cpu_is_u5500())
462 return -EINVAL;
463 else
464 return db8500_prcmu_config_hotmon(low, high);
465}
466
467static inline int prcmu_start_temp_sense(u16 cycles32k)
468{
469 if (cpu_is_u5500())
470 return -EINVAL;
471 else
472 return db8500_prcmu_start_temp_sense(cycles32k);
473}
474
475static inline int prcmu_stop_temp_sense(void)
476{
477 if (cpu_is_u5500())
478 return -EINVAL;
479 else
480 return db8500_prcmu_stop_temp_sense();
481}
482
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100483static inline u32 prcmu_read(unsigned int reg)
484{
485 if (cpu_is_u5500())
486 return -EINVAL;
487 else
488 return db8500_prcmu_read(reg);
489}
490
491static inline void prcmu_write(unsigned int reg, u32 value)
492{
493 if (cpu_is_u5500())
494 return;
495 else
496 db8500_prcmu_write(reg, value);
497}
498
499static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value)
500{
501 if (cpu_is_u5500())
502 return;
503 else
504 db8500_prcmu_write_masked(reg, mask, value);
505}
506
Mattias Nilsson05089012012-01-13 16:20:20 +0100507static inline int prcmu_enable_a9wdog(u8 id)
508{
509 if (cpu_is_u5500())
510 return -EINVAL;
511 else
512 return db8500_prcmu_enable_a9wdog(id);
513}
514
515static inline int prcmu_disable_a9wdog(u8 id)
516{
517 if (cpu_is_u5500())
518 return -EINVAL;
519 else
520 return db8500_prcmu_disable_a9wdog(id);
521}
522
523static inline int prcmu_kick_a9wdog(u8 id)
524{
525 if (cpu_is_u5500())
526 return -EINVAL;
527 else
528 return db8500_prcmu_kick_a9wdog(id);
529}
530
531static inline int prcmu_load_a9wdog(u8 id, u32 timeout)
532{
533 if (cpu_is_u5500())
534 return -EINVAL;
535 else
536 return db8500_prcmu_load_a9wdog(id, timeout);
537}
538
539static inline int prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
540{
541 if (cpu_is_u5500())
542 return -EINVAL;
543 else
544 return db8500_prcmu_config_a9wdog(num, sleep_auto_off);
545}
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200546#else
547
548static inline void __init prcmu_early_init(void) {}
549
550static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
551 bool keep_ap_pll)
552{
553 return 0;
554}
555
556static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
557{
558 return 0;
559}
560
561static inline void prcmu_enable_wakeups(u32 wakeups) {}
562
563static inline void prcmu_disable_wakeups(void) {}
564
565static inline int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
566{
567 return -ENOSYS;
568}
569
570static inline int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
571{
572 return -ENOSYS;
573}
574
575static inline int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
576{
577 return 0;
578}
579
580static inline int prcmu_request_clock(u8 clock, bool enable)
581{
582 return 0;
583}
584
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100585static inline long prcmu_round_clock_rate(u8 clock, unsigned long rate)
586{
587 return 0;
588}
589
590static inline int prcmu_set_clock_rate(u8 clock, unsigned long rate)
591{
592 return 0;
593}
594
595static inline unsigned long prcmu_clock_rate(u8 clock)
596{
597 return 0;
598}
599
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200600static inline int prcmu_set_ape_opp(u8 opp)
601{
602 return 0;
603}
604
605static inline int prcmu_get_ape_opp(void)
606{
607 return APE_100_OPP;
608}
609
610static inline int prcmu_set_arm_opp(u8 opp)
611{
612 return 0;
613}
614
615static inline int prcmu_get_arm_opp(void)
616{
617 return ARM_100_OPP;
618}
619
620static inline int prcmu_set_ddr_opp(u8 opp)
621{
622 return 0;
623}
624
625static inline int prcmu_get_ddr_opp(void)
626{
627 return DDR_100_OPP;
628}
629
630static inline void prcmu_system_reset(u16 reset_code) {}
631
632static inline u16 prcmu_get_reset_code(void)
633{
634 return 0;
635}
636
637static inline void prcmu_ac_wake_req(void) {}
638
639static inline void prcmu_ac_sleep_req(void) {}
640
641static inline void prcmu_modem_reset(void) {}
642
643static inline bool prcmu_is_ac_wake_requested(void)
644{
645 return false;
646}
647
648static inline int prcmu_set_display_clocks(void)
649{
650 return 0;
651}
652
653static inline int prcmu_disable_dsipll(void)
654{
655 return 0;
656}
657
658static inline int prcmu_enable_dsipll(void)
659{
660 return 0;
661}
662
663static inline int prcmu_config_esram0_deep_sleep(u8 state)
664{
665 return 0;
666}
667
668static inline void prcmu_config_abb_event_readout(u32 abb_events) {}
669
670static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
671{
672 *buf = NULL;
673}
674
Mattias Nilsson05089012012-01-13 16:20:20 +0100675static inline int prcmu_config_hotdog(u8 threshold)
676{
677 return 0;
678}
679
680static inline int prcmu_config_hotmon(u8 low, u8 high)
681{
682 return 0;
683}
684
685static inline int prcmu_start_temp_sense(u16 cycles32k)
686{
687 return 0;
688}
689
690static inline int prcmu_stop_temp_sense(void)
691{
692 return 0;
693}
694
Mattias Nilssonb4a6dbd2012-01-13 16:21:00 +0100695static inline u32 prcmu_read(unsigned int reg)
696{
697 return 0;
698}
699
700static inline void prcmu_write(unsigned int reg, u32 value) {}
701
702static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value) {}
703
704#endif
705
706static inline void prcmu_set(unsigned int reg, u32 bits)
707{
708 prcmu_write_masked(reg, bits, bits);
709}
710
711static inline void prcmu_clear(unsigned int reg, u32 bits)
712{
713 prcmu_write_masked(reg, bits, 0);
714}
715
716#if defined(CONFIG_UX500_SOC_DB8500) || defined(CONFIG_UX500_SOC_DB5500)
717
718/**
719 * prcmu_enable_spi2 - Enables pin muxing for SPI2 on OtherAlternateC1.
720 */
721static inline void prcmu_enable_spi2(void)
722{
723 if (cpu_is_u8500())
724 prcmu_set(DB8500_PRCM_GPIOCR, DB8500_PRCM_GPIOCR_SPI2_SELECT);
725}
726
727/**
728 * prcmu_disable_spi2 - Disables pin muxing for SPI2 on OtherAlternateC1.
729 */
730static inline void prcmu_disable_spi2(void)
731{
732 if (cpu_is_u8500())
733 prcmu_clear(DB8500_PRCM_GPIOCR, DB8500_PRCM_GPIOCR_SPI2_SELECT);
734}
735
736/**
737 * prcmu_enable_stm_mod_uart - Enables pin muxing for STMMOD
738 * and UARTMOD on OtherAlternateC3.
739 */
740static inline void prcmu_enable_stm_mod_uart(void)
741{
742 if (cpu_is_u8500()) {
743 prcmu_set(DB8500_PRCM_GPIOCR,
744 (DB8500_PRCM_GPIOCR_DBG_STM_MOD_CMD1 |
745 DB8500_PRCM_GPIOCR_DBG_UARTMOD_CMD0));
746 }
747}
748
749/**
750 * prcmu_disable_stm_mod_uart - Disables pin muxing for STMMOD
751 * and UARTMOD on OtherAlternateC3.
752 */
753static inline void prcmu_disable_stm_mod_uart(void)
754{
755 if (cpu_is_u8500()) {
756 prcmu_clear(DB8500_PRCM_GPIOCR,
757 (DB8500_PRCM_GPIOCR_DBG_STM_MOD_CMD1 |
758 DB8500_PRCM_GPIOCR_DBG_UARTMOD_CMD0));
759 }
760}
761
762/**
763 * prcmu_enable_stm_ape - Enables pin muxing for STM APE on OtherAlternateC1.
764 */
765static inline void prcmu_enable_stm_ape(void)
766{
767 if (cpu_is_u8500()) {
768 prcmu_set(DB8500_PRCM_GPIOCR,
769 DB8500_PRCM_GPIOCR_DBG_STM_APE_CMD);
770 }
771}
772
773/**
774 * prcmu_disable_stm_ape - Disables pin muxing for STM APE on OtherAlternateC1.
775 */
776static inline void prcmu_disable_stm_ape(void)
777{
778 if (cpu_is_u8500()) {
779 prcmu_clear(DB8500_PRCM_GPIOCR,
780 DB8500_PRCM_GPIOCR_DBG_STM_APE_CMD);
781 }
782}
783
784#else
785
786static inline void prcmu_enable_spi2(void) {}
787static inline void prcmu_disable_spi2(void) {}
788static inline void prcmu_enable_stm_mod_uart(void) {}
789static inline void prcmu_disable_stm_mod_uart(void) {}
790static inline void prcmu_enable_stm_ape(void) {}
791static inline void prcmu_disable_stm_ape(void) {}
792
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200793#endif
794
795/* PRCMU QoS APE OPP class */
796#define PRCMU_QOS_APE_OPP 1
797#define PRCMU_QOS_DDR_OPP 2
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100798#define PRCMU_QOS_ARM_OPP 3
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200799#define PRCMU_QOS_DEFAULT_VALUE -1
800
Mattias Nilsson4d64d2e2012-01-13 16:20:43 +0100801#ifdef CONFIG_DBX500_PRCMU_QOS_POWER
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200802
803unsigned long prcmu_qos_get_cpufreq_opp_delay(void);
804void prcmu_qos_set_cpufreq_opp_delay(unsigned long);
805void prcmu_qos_force_opp(int, s32);
806int prcmu_qos_requirement(int pm_qos_class);
807int prcmu_qos_add_requirement(int pm_qos_class, char *name, s32 value);
808int prcmu_qos_update_requirement(int pm_qos_class, char *name, s32 new_value);
809void prcmu_qos_remove_requirement(int pm_qos_class, char *name);
810int prcmu_qos_add_notifier(int prcmu_qos_class,
811 struct notifier_block *notifier);
812int prcmu_qos_remove_notifier(int prcmu_qos_class,
813 struct notifier_block *notifier);
814
815#else
816
817static inline unsigned long prcmu_qos_get_cpufreq_opp_delay(void)
818{
819 return 0;
820}
821
822static inline void prcmu_qos_set_cpufreq_opp_delay(unsigned long n) {}
823
824static inline void prcmu_qos_force_opp(int prcmu_qos_class, s32 i) {}
825
826static inline int prcmu_qos_requirement(int prcmu_qos_class)
827{
828 return 0;
829}
830
831static inline int prcmu_qos_add_requirement(int prcmu_qos_class,
832 char *name, s32 value)
833{
834 return 0;
835}
836
837static inline int prcmu_qos_update_requirement(int prcmu_qos_class,
838 char *name, s32 new_value)
839{
840 return 0;
841}
842
843static inline void prcmu_qos_remove_requirement(int prcmu_qos_class, char *name)
844{
845}
846
847static inline int prcmu_qos_add_notifier(int prcmu_qos_class,
848 struct notifier_block *notifier)
849{
850 return 0;
851}
852static inline int prcmu_qos_remove_notifier(int prcmu_qos_class,
853 struct notifier_block *notifier)
854{
855 return 0;
856}
857
858#endif
859
860#endif /* __MACH_PRCMU_H */