blob: 8470c7d7121f2e431c95b28563d1f0a77ae6f959 [file] [log] [blame]
Mattias Nilssonfea799e2011-08-12 10:28:02 +02001/*
2 * Copyright (C) ST Ericsson SA 2011
3 *
4 * License Terms: GNU General Public License v2
5 *
6 * STE Ux500 PRCMU API
7 */
8#ifndef __MACH_PRCMU_H
9#define __MACH_PRCMU_H
10
11#include <linux/interrupt.h>
12#include <linux/notifier.h>
Mattias Nilsson05089012012-01-13 16:20:20 +010013#include <linux/err.h>
Mattias Nilssonfea799e2011-08-12 10:28:02 +020014
15/* PRCMU Wakeup defines */
16enum prcmu_wakeup_index {
17 PRCMU_WAKEUP_INDEX_RTC,
18 PRCMU_WAKEUP_INDEX_RTT0,
19 PRCMU_WAKEUP_INDEX_RTT1,
20 PRCMU_WAKEUP_INDEX_HSI0,
21 PRCMU_WAKEUP_INDEX_HSI1,
22 PRCMU_WAKEUP_INDEX_USB,
23 PRCMU_WAKEUP_INDEX_ABB,
24 PRCMU_WAKEUP_INDEX_ABB_FIFO,
25 PRCMU_WAKEUP_INDEX_ARM,
26 PRCMU_WAKEUP_INDEX_CD_IRQ,
27 NUM_PRCMU_WAKEUP_INDICES
28};
29#define PRCMU_WAKEUP(_name) (BIT(PRCMU_WAKEUP_INDEX_##_name))
30
31/* EPOD (power domain) IDs */
32
33/*
34 * DB8500 EPODs
35 * - EPOD_ID_SVAMMDSP: power domain for SVA MMDSP
36 * - EPOD_ID_SVAPIPE: power domain for SVA pipe
37 * - EPOD_ID_SIAMMDSP: power domain for SIA MMDSP
38 * - EPOD_ID_SIAPIPE: power domain for SIA pipe
39 * - EPOD_ID_SGA: power domain for SGA
40 * - EPOD_ID_B2R2_MCDE: power domain for B2R2 and MCDE
41 * - EPOD_ID_ESRAM12: power domain for ESRAM 1 and 2
42 * - EPOD_ID_ESRAM34: power domain for ESRAM 3 and 4
43 * - NUM_EPOD_ID: number of power domains
44 *
45 * TODO: These should be prefixed.
46 */
47#define EPOD_ID_SVAMMDSP 0
48#define EPOD_ID_SVAPIPE 1
49#define EPOD_ID_SIAMMDSP 2
50#define EPOD_ID_SIAPIPE 3
51#define EPOD_ID_SGA 4
52#define EPOD_ID_B2R2_MCDE 5
53#define EPOD_ID_ESRAM12 6
54#define EPOD_ID_ESRAM34 7
55#define NUM_EPOD_ID 8
56
57/*
58 * DB5500 EPODs
59 */
60#define DB5500_EPOD_ID_BASE 0x0100
61#define DB5500_EPOD_ID_SGA (DB5500_EPOD_ID_BASE + 0)
62#define DB5500_EPOD_ID_HVA (DB5500_EPOD_ID_BASE + 1)
63#define DB5500_EPOD_ID_SIA (DB5500_EPOD_ID_BASE + 2)
64#define DB5500_EPOD_ID_DISP (DB5500_EPOD_ID_BASE + 3)
65#define DB5500_EPOD_ID_ESRAM12 (DB5500_EPOD_ID_BASE + 6)
66#define DB5500_NUM_EPOD_ID 7
67
68/*
69 * state definition for EPOD (power domain)
70 * - EPOD_STATE_NO_CHANGE: The EPOD should remain unchanged
71 * - EPOD_STATE_OFF: The EPOD is switched off
72 * - EPOD_STATE_RAMRET: The EPOD is switched off with its internal RAM in
73 * retention
74 * - EPOD_STATE_ON_CLK_OFF: The EPOD is switched on, clock is still off
75 * - EPOD_STATE_ON: Same as above, but with clock enabled
76 */
77#define EPOD_STATE_NO_CHANGE 0x00
78#define EPOD_STATE_OFF 0x01
79#define EPOD_STATE_RAMRET 0x02
80#define EPOD_STATE_ON_CLK_OFF 0x03
81#define EPOD_STATE_ON 0x04
82
Mattias Nilsson6b6fae22012-01-13 16:20:28 +010083/* DB5500 CLKOUT IDs */
84enum {
85 DB5500_CLKOUT0 = 0,
86 DB5500_CLKOUT1,
87};
88
89/* DB5500 CLKOUTx sources */
90enum {
91 DB5500_CLKOUT_REF_CLK_SEL0,
92 DB5500_CLKOUT_RTC_CLK0_SEL0,
93 DB5500_CLKOUT_ULP_CLK_SEL0,
94 DB5500_CLKOUT_STATIC0,
95 DB5500_CLKOUT_REFCLK,
96 DB5500_CLKOUT_ULPCLK,
97 DB5500_CLKOUT_ARMCLK,
98 DB5500_CLKOUT_SYSACC0CLK,
99 DB5500_CLKOUT_SOC0PLLCLK,
100 DB5500_CLKOUT_SOC1PLLCLK,
101 DB5500_CLKOUT_DDRPLLCLK,
102 DB5500_CLKOUT_TVCLK,
103 DB5500_CLKOUT_IRDACLK,
104};
105
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200106/*
107 * CLKOUT sources
108 */
109#define PRCMU_CLKSRC_CLK38M 0x00
110#define PRCMU_CLKSRC_ACLK 0x01
111#define PRCMU_CLKSRC_SYSCLK 0x02
112#define PRCMU_CLKSRC_LCDCLK 0x03
113#define PRCMU_CLKSRC_SDMMCCLK 0x04
114#define PRCMU_CLKSRC_TVCLK 0x05
115#define PRCMU_CLKSRC_TIMCLK 0x06
116#define PRCMU_CLKSRC_CLK009 0x07
117/* These are only valid for CLKOUT1: */
118#define PRCMU_CLKSRC_SIAMMDSPCLK 0x40
119#define PRCMU_CLKSRC_I2CCLK 0x41
120#define PRCMU_CLKSRC_MSP02CLK 0x42
121#define PRCMU_CLKSRC_ARMPLL_OBSCLK 0x43
122#define PRCMU_CLKSRC_HSIRXCLK 0x44
123#define PRCMU_CLKSRC_HSITXCLK 0x45
124#define PRCMU_CLKSRC_ARMCLKFIX 0x46
125#define PRCMU_CLKSRC_HDMICLK 0x47
126
127/*
128 * Clock identifiers.
129 */
130enum prcmu_clock {
131 PRCMU_SGACLK,
132 PRCMU_UARTCLK,
133 PRCMU_MSP02CLK,
134 PRCMU_MSP1CLK,
135 PRCMU_I2CCLK,
136 PRCMU_SDMMCCLK,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100137 PRCMU_SPARE1CLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200138 PRCMU_SLIMCLK,
139 PRCMU_PER1CLK,
140 PRCMU_PER2CLK,
141 PRCMU_PER3CLK,
142 PRCMU_PER5CLK,
143 PRCMU_PER6CLK,
144 PRCMU_PER7CLK,
145 PRCMU_LCDCLK,
146 PRCMU_BMLCLK,
147 PRCMU_HSITXCLK,
148 PRCMU_HSIRXCLK,
149 PRCMU_HDMICLK,
150 PRCMU_APEATCLK,
151 PRCMU_APETRACECLK,
152 PRCMU_MCDECLK,
153 PRCMU_IPI2CCLK,
154 PRCMU_DSIALTCLK,
155 PRCMU_DMACLK,
156 PRCMU_B2R2CLK,
157 PRCMU_TVCLK,
158 PRCMU_SSPCLK,
159 PRCMU_RNGCLK,
160 PRCMU_UICCCLK,
161 PRCMU_PWMCLK,
162 PRCMU_IRDACLK,
163 PRCMU_IRRCCLK,
164 PRCMU_SIACLK,
165 PRCMU_SVACLK,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100166 PRCMU_ACLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200167 PRCMU_NUM_REG_CLOCKS,
168 PRCMU_SYSCLK = PRCMU_NUM_REG_CLOCKS,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100169 PRCMU_CDCLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200170 PRCMU_TIMCLK,
171 PRCMU_PLLSOC0,
172 PRCMU_PLLSOC1,
173 PRCMU_PLLDDR,
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100174 PRCMU_PLLDSI,
175 PRCMU_DSI0CLK,
176 PRCMU_DSI1CLK,
177 PRCMU_DSI0ESCCLK,
178 PRCMU_DSI1ESCCLK,
179 PRCMU_DSI2ESCCLK,
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200180};
181
182/**
183 * enum ape_opp - APE OPP states definition
184 * @APE_OPP_INIT:
185 * @APE_NO_CHANGE: The APE operating point is unchanged
186 * @APE_100_OPP: The new APE operating point is ape100opp
187 * @APE_50_OPP: 50%
188 */
189enum ape_opp {
190 APE_OPP_INIT = 0x00,
191 APE_NO_CHANGE = 0x01,
192 APE_100_OPP = 0x02,
193 APE_50_OPP = 0x03
194};
195
196/**
197 * enum arm_opp - ARM OPP states definition
198 * @ARM_OPP_INIT:
199 * @ARM_NO_CHANGE: The ARM operating point is unchanged
200 * @ARM_100_OPP: The new ARM operating point is arm100opp
201 * @ARM_50_OPP: The new ARM operating point is arm50opp
202 * @ARM_MAX_OPP: Operating point is "max" (more than 100)
203 * @ARM_MAX_FREQ100OPP: Set max opp if available, else 100
204 * @ARM_EXTCLK: The new ARM operating point is armExtClk
205 */
206enum arm_opp {
207 ARM_OPP_INIT = 0x00,
208 ARM_NO_CHANGE = 0x01,
209 ARM_100_OPP = 0x02,
210 ARM_50_OPP = 0x03,
211 ARM_MAX_OPP = 0x04,
212 ARM_MAX_FREQ100OPP = 0x05,
213 ARM_EXTCLK = 0x07
214};
215
216/**
217 * enum ddr_opp - DDR OPP states definition
218 * @DDR_100_OPP: The new DDR operating point is ddr100opp
219 * @DDR_50_OPP: The new DDR operating point is ddr50opp
220 * @DDR_25_OPP: The new DDR operating point is ddr25opp
221 */
222enum ddr_opp {
223 DDR_100_OPP = 0x00,
224 DDR_50_OPP = 0x01,
225 DDR_25_OPP = 0x02,
226};
227
228/*
229 * Definitions for controlling ESRAM0 in deep sleep.
230 */
231#define ESRAM0_DEEP_SLEEP_STATE_OFF 1
232#define ESRAM0_DEEP_SLEEP_STATE_RET 2
233
234/**
235 * enum ddr_pwrst - DDR power states definition
236 * @DDR_PWR_STATE_UNCHANGED: SDRAM and DDR controller state is unchanged
237 * @DDR_PWR_STATE_ON:
238 * @DDR_PWR_STATE_OFFLOWLAT:
239 * @DDR_PWR_STATE_OFFHIGHLAT:
240 */
241enum ddr_pwrst {
242 DDR_PWR_STATE_UNCHANGED = 0x00,
243 DDR_PWR_STATE_ON = 0x01,
244 DDR_PWR_STATE_OFFLOWLAT = 0x02,
245 DDR_PWR_STATE_OFFHIGHLAT = 0x03
246};
247
248#include <linux/mfd/db8500-prcmu.h>
249#include <linux/mfd/db5500-prcmu.h>
250
251#if defined(CONFIG_UX500_SOC_DB8500) || defined(CONFIG_UX500_SOC_DB5500)
252
Mattias Nilsson05089012012-01-13 16:20:20 +0100253#include <mach/id.h>
254
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200255static inline void __init prcmu_early_init(void)
256{
Mattias Nilsson05089012012-01-13 16:20:20 +0100257 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200258 return db5500_prcmu_early_init();
259 else
260 return db8500_prcmu_early_init();
261}
262
263static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
264 bool keep_ap_pll)
265{
Mattias Nilsson05089012012-01-13 16:20:20 +0100266 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200267 return db5500_prcmu_set_power_state(state, keep_ulp_clk,
268 keep_ap_pll);
269 else
270 return db8500_prcmu_set_power_state(state, keep_ulp_clk,
271 keep_ap_pll);
272}
273
274static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
275{
Mattias Nilsson05089012012-01-13 16:20:20 +0100276 if (cpu_is_u5500())
Mattias Nilsson73180f82011-08-12 10:28:10 +0200277 return -EINVAL;
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200278 else
279 return db8500_prcmu_set_epod(epod_id, epod_state);
280}
281
282static inline void prcmu_enable_wakeups(u32 wakeups)
283{
Mattias Nilsson05089012012-01-13 16:20:20 +0100284 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200285 db5500_prcmu_enable_wakeups(wakeups);
286 else
287 db8500_prcmu_enable_wakeups(wakeups);
288}
289
290static inline void prcmu_disable_wakeups(void)
291{
292 prcmu_enable_wakeups(0);
293}
294
295static inline void prcmu_config_abb_event_readout(u32 abb_events)
296{
Mattias Nilsson05089012012-01-13 16:20:20 +0100297 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200298 db5500_prcmu_config_abb_event_readout(abb_events);
299 else
300 db8500_prcmu_config_abb_event_readout(abb_events);
301}
302
303static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
304{
Mattias Nilsson05089012012-01-13 16:20:20 +0100305 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200306 db5500_prcmu_get_abb_event_buffer(buf);
307 else
308 db8500_prcmu_get_abb_event_buffer(buf);
309}
310
311int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size);
312int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size);
313
314int prcmu_config_clkout(u8 clkout, u8 source, u8 div);
315
316static inline int prcmu_request_clock(u8 clock, bool enable)
317{
Mattias Nilsson05089012012-01-13 16:20:20 +0100318 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200319 return db5500_prcmu_request_clock(clock, enable);
320 else
321 return db8500_prcmu_request_clock(clock, enable);
322}
323
Mattias Nilsson05089012012-01-13 16:20:20 +0100324unsigned long prcmu_clock_rate(u8 clock);
325long prcmu_round_clock_rate(u8 clock, unsigned long rate);
326int prcmu_set_clock_rate(u8 clock, unsigned long rate);
327
328static inline int prcmu_set_ddr_opp(u8 opp)
329{
330 if (cpu_is_u5500())
331 return -EINVAL;
332 else
333 return db8500_prcmu_set_ddr_opp(opp);
334}
335static inline int prcmu_get_ddr_opp(void)
336{
337 if (cpu_is_u5500())
338 return -EINVAL;
339 else
340 return db8500_prcmu_get_ddr_opp();
341}
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200342
343static inline int prcmu_set_arm_opp(u8 opp)
344{
Mattias Nilsson05089012012-01-13 16:20:20 +0100345 if (cpu_is_u5500())
Mattias Nilsson73180f82011-08-12 10:28:10 +0200346 return -EINVAL;
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200347 else
348 return db8500_prcmu_set_arm_opp(opp);
349}
350
351static inline int prcmu_get_arm_opp(void)
352{
Mattias Nilsson05089012012-01-13 16:20:20 +0100353 if (cpu_is_u5500())
Mattias Nilsson73180f82011-08-12 10:28:10 +0200354 return -EINVAL;
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200355 else
356 return db8500_prcmu_get_arm_opp();
357}
358
Mattias Nilsson05089012012-01-13 16:20:20 +0100359static inline int prcmu_set_ape_opp(u8 opp)
360{
361 if (cpu_is_u5500())
362 return -EINVAL;
363 else
364 return db8500_prcmu_set_ape_opp(opp);
365}
366
367static inline int prcmu_get_ape_opp(void)
368{
369 if (cpu_is_u5500())
370 return -EINVAL;
371 else
372 return db8500_prcmu_get_ape_opp();
373}
374
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200375static inline void prcmu_system_reset(u16 reset_code)
376{
Mattias Nilsson05089012012-01-13 16:20:20 +0100377 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200378 return db5500_prcmu_system_reset(reset_code);
379 else
380 return db8500_prcmu_system_reset(reset_code);
381}
382
383static inline u16 prcmu_get_reset_code(void)
384{
Mattias Nilsson05089012012-01-13 16:20:20 +0100385 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200386 return db5500_prcmu_get_reset_code();
387 else
388 return db8500_prcmu_get_reset_code();
389}
390
391void prcmu_ac_wake_req(void);
392void prcmu_ac_sleep_req(void);
Mattias Nilsson05089012012-01-13 16:20:20 +0100393static inline void prcmu_modem_reset(void)
394{
395 if (cpu_is_u5500())
396 return;
397 else
398 return db8500_prcmu_modem_reset();
399}
400
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200401static inline bool prcmu_is_ac_wake_requested(void)
402{
Mattias Nilsson05089012012-01-13 16:20:20 +0100403 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200404 return db5500_prcmu_is_ac_wake_requested();
405 else
406 return db8500_prcmu_is_ac_wake_requested();
407}
408
409static inline int prcmu_set_display_clocks(void)
410{
Mattias Nilsson05089012012-01-13 16:20:20 +0100411 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200412 return db5500_prcmu_set_display_clocks();
413 else
414 return db8500_prcmu_set_display_clocks();
415}
416
417static inline int prcmu_disable_dsipll(void)
418{
Mattias Nilsson05089012012-01-13 16:20:20 +0100419 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200420 return db5500_prcmu_disable_dsipll();
421 else
422 return db8500_prcmu_disable_dsipll();
423}
424
425static inline int prcmu_enable_dsipll(void)
426{
Mattias Nilsson05089012012-01-13 16:20:20 +0100427 if (cpu_is_u5500())
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200428 return db5500_prcmu_enable_dsipll();
429 else
430 return db8500_prcmu_enable_dsipll();
431}
432
433static inline int prcmu_config_esram0_deep_sleep(u8 state)
434{
Mattias Nilsson05089012012-01-13 16:20:20 +0100435 if (cpu_is_u5500())
Mattias Nilsson73180f82011-08-12 10:28:10 +0200436 return -EINVAL;
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200437 else
438 return db8500_prcmu_config_esram0_deep_sleep(state);
439}
Mattias Nilsson05089012012-01-13 16:20:20 +0100440
441static inline int prcmu_config_hotdog(u8 threshold)
442{
443 if (cpu_is_u5500())
444 return -EINVAL;
445 else
446 return db8500_prcmu_config_hotdog(threshold);
447}
448
449static inline int prcmu_config_hotmon(u8 low, u8 high)
450{
451 if (cpu_is_u5500())
452 return -EINVAL;
453 else
454 return db8500_prcmu_config_hotmon(low, high);
455}
456
457static inline int prcmu_start_temp_sense(u16 cycles32k)
458{
459 if (cpu_is_u5500())
460 return -EINVAL;
461 else
462 return db8500_prcmu_start_temp_sense(cycles32k);
463}
464
465static inline int prcmu_stop_temp_sense(void)
466{
467 if (cpu_is_u5500())
468 return -EINVAL;
469 else
470 return db8500_prcmu_stop_temp_sense();
471}
472
473static inline int prcmu_enable_a9wdog(u8 id)
474{
475 if (cpu_is_u5500())
476 return -EINVAL;
477 else
478 return db8500_prcmu_enable_a9wdog(id);
479}
480
481static inline int prcmu_disable_a9wdog(u8 id)
482{
483 if (cpu_is_u5500())
484 return -EINVAL;
485 else
486 return db8500_prcmu_disable_a9wdog(id);
487}
488
489static inline int prcmu_kick_a9wdog(u8 id)
490{
491 if (cpu_is_u5500())
492 return -EINVAL;
493 else
494 return db8500_prcmu_kick_a9wdog(id);
495}
496
497static inline int prcmu_load_a9wdog(u8 id, u32 timeout)
498{
499 if (cpu_is_u5500())
500 return -EINVAL;
501 else
502 return db8500_prcmu_load_a9wdog(id, timeout);
503}
504
505static inline int prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
506{
507 if (cpu_is_u5500())
508 return -EINVAL;
509 else
510 return db8500_prcmu_config_a9wdog(num, sleep_auto_off);
511}
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200512#else
513
514static inline void __init prcmu_early_init(void) {}
515
516static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
517 bool keep_ap_pll)
518{
519 return 0;
520}
521
522static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
523{
524 return 0;
525}
526
527static inline void prcmu_enable_wakeups(u32 wakeups) {}
528
529static inline void prcmu_disable_wakeups(void) {}
530
531static inline int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
532{
533 return -ENOSYS;
534}
535
536static inline int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
537{
538 return -ENOSYS;
539}
540
541static inline int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
542{
543 return 0;
544}
545
546static inline int prcmu_request_clock(u8 clock, bool enable)
547{
548 return 0;
549}
550
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100551static inline long prcmu_round_clock_rate(u8 clock, unsigned long rate)
552{
553 return 0;
554}
555
556static inline int prcmu_set_clock_rate(u8 clock, unsigned long rate)
557{
558 return 0;
559}
560
561static inline unsigned long prcmu_clock_rate(u8 clock)
562{
563 return 0;
564}
565
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200566static inline int prcmu_set_ape_opp(u8 opp)
567{
568 return 0;
569}
570
571static inline int prcmu_get_ape_opp(void)
572{
573 return APE_100_OPP;
574}
575
576static inline int prcmu_set_arm_opp(u8 opp)
577{
578 return 0;
579}
580
581static inline int prcmu_get_arm_opp(void)
582{
583 return ARM_100_OPP;
584}
585
586static inline int prcmu_set_ddr_opp(u8 opp)
587{
588 return 0;
589}
590
591static inline int prcmu_get_ddr_opp(void)
592{
593 return DDR_100_OPP;
594}
595
596static inline void prcmu_system_reset(u16 reset_code) {}
597
598static inline u16 prcmu_get_reset_code(void)
599{
600 return 0;
601}
602
603static inline void prcmu_ac_wake_req(void) {}
604
605static inline void prcmu_ac_sleep_req(void) {}
606
607static inline void prcmu_modem_reset(void) {}
608
609static inline bool prcmu_is_ac_wake_requested(void)
610{
611 return false;
612}
613
614static inline int prcmu_set_display_clocks(void)
615{
616 return 0;
617}
618
619static inline int prcmu_disable_dsipll(void)
620{
621 return 0;
622}
623
624static inline int prcmu_enable_dsipll(void)
625{
626 return 0;
627}
628
629static inline int prcmu_config_esram0_deep_sleep(u8 state)
630{
631 return 0;
632}
633
634static inline void prcmu_config_abb_event_readout(u32 abb_events) {}
635
636static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
637{
638 *buf = NULL;
639}
640
Mattias Nilsson05089012012-01-13 16:20:20 +0100641static inline int prcmu_config_hotdog(u8 threshold)
642{
643 return 0;
644}
645
646static inline int prcmu_config_hotmon(u8 low, u8 high)
647{
648 return 0;
649}
650
651static inline int prcmu_start_temp_sense(u16 cycles32k)
652{
653 return 0;
654}
655
656static inline int prcmu_stop_temp_sense(void)
657{
658 return 0;
659}
660
Mattias Nilssonfea799e2011-08-12 10:28:02 +0200661#endif
662
663/* PRCMU QoS APE OPP class */
664#define PRCMU_QOS_APE_OPP 1
665#define PRCMU_QOS_DDR_OPP 2
666#define PRCMU_QOS_DEFAULT_VALUE -1
667
668#ifdef CONFIG_UX500_PRCMU_QOS_POWER
669
670unsigned long prcmu_qos_get_cpufreq_opp_delay(void);
671void prcmu_qos_set_cpufreq_opp_delay(unsigned long);
672void prcmu_qos_force_opp(int, s32);
673int prcmu_qos_requirement(int pm_qos_class);
674int prcmu_qos_add_requirement(int pm_qos_class, char *name, s32 value);
675int prcmu_qos_update_requirement(int pm_qos_class, char *name, s32 new_value);
676void prcmu_qos_remove_requirement(int pm_qos_class, char *name);
677int prcmu_qos_add_notifier(int prcmu_qos_class,
678 struct notifier_block *notifier);
679int prcmu_qos_remove_notifier(int prcmu_qos_class,
680 struct notifier_block *notifier);
681
682#else
683
684static inline unsigned long prcmu_qos_get_cpufreq_opp_delay(void)
685{
686 return 0;
687}
688
689static inline void prcmu_qos_set_cpufreq_opp_delay(unsigned long n) {}
690
691static inline void prcmu_qos_force_opp(int prcmu_qos_class, s32 i) {}
692
693static inline int prcmu_qos_requirement(int prcmu_qos_class)
694{
695 return 0;
696}
697
698static inline int prcmu_qos_add_requirement(int prcmu_qos_class,
699 char *name, s32 value)
700{
701 return 0;
702}
703
704static inline int prcmu_qos_update_requirement(int prcmu_qos_class,
705 char *name, s32 new_value)
706{
707 return 0;
708}
709
710static inline void prcmu_qos_remove_requirement(int prcmu_qos_class, char *name)
711{
712}
713
714static inline int prcmu_qos_add_notifier(int prcmu_qos_class,
715 struct notifier_block *notifier)
716{
717 return 0;
718}
719static inline int prcmu_qos_remove_notifier(int prcmu_qos_class,
720 struct notifier_block *notifier)
721{
722 return 0;
723}
724
725#endif
726
727#endif /* __MACH_PRCMU_H */