blob: f024a1c0de8b57b42de5ec96cad452f39aae23e2 [file] [log] [blame]
Arnd Bergmann5d0769f2012-03-02 23:07:21 +00001/*
2 * Copyright 2012 Linaro Ltd
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
Linus Walleij90c40252013-05-29 19:15:39 +020012#include <dt-bindings/interrupt-controller/irq.h>
Lee Jones841cd0c2013-09-18 09:53:10 +010013#include <dt-bindings/mfd/dbx500-prcmu.h>
Ulf Hansson067adde2014-10-14 11:12:59 +020014#include <dt-bindings/arm/ux500_pm_domains.h>
Gabriel Fernandez807e8832013-05-27 15:30:53 +020015#include "skeleton.dtsi"
Arnd Bergmann5d0769f2012-03-02 23:07:21 +000016
17/ {
Gabriel Fernandezb1ba1432013-03-01 14:38:07 +010018 soc {
Arnd Bergmann5d0769f2012-03-02 23:07:21 +000019 #address-cells = <1>;
20 #size-cells = <1>;
Lee Jones7e0ce272012-03-15 16:46:17 +000021 compatible = "stericsson,db8500";
Lee Jonesdab64872012-03-07 17:22:30 +000022 interrupt-parent = <&intc>;
Arnd Bergmann5d0769f2012-03-02 23:07:21 +000023 ranges;
Lee Jones7e0ce272012-03-15 16:46:17 +000024
Linus Walleij771969e2015-03-23 16:49:57 +010025 cpus {
26 #address-cells = <1>;
27 #size-cells = <0>;
28
29 cpu-map {
30 cluster0 {
31 core0 {
32 cpu = <&CPU0>;
33 };
34 core1 {
35 cpu = <&CPU1>;
36 };
37 };
38 };
39 CPU0: cpu@0 {
40 device_type = "cpu";
41 compatible = "arm,cortex-a9";
42 reg = <0>;
43 };
44 CPU1: cpu@1 {
45 device_type = "cpu";
46 compatible = "arm,cortex-a9";
47 reg = <1>;
48 };
49 };
50
Linus Walleijb5574572015-04-16 09:08:15 +020051 ptm@801ae000 {
52 compatible = "arm,coresight-etm3x", "arm,primecell";
53 reg = <0x801ae000 0x1000>;
54
55 clocks = <&prcmu_clk PRCMU_APETRACECLK>, <&prcmu_clk PRCMU_APEATCLK>;
56 clock-names = "apb_pclk", "atclk";
57 cpu = <&CPU0>;
58 port {
59 ptm0_out_port: endpoint {
60 remote-endpoint = <&funnel_in_port0>;
61 };
62 };
63 };
64
65 ptm@801af000 {
66 compatible = "arm,coresight-etm3x", "arm,primecell";
67 reg = <0x801af000 0x1000>;
68
69 clocks = <&prcmu_clk PRCMU_APETRACECLK>, <&prcmu_clk PRCMU_APEATCLK>;
70 clock-names = "apb_pclk", "atclk";
71 cpu = <&CPU1>;
72 port {
73 ptm1_out_port: endpoint {
74 remote-endpoint = <&funnel_in_port1>;
75 };
76 };
77 };
78
79 funnel@801a6000 {
80 compatible = "arm,coresight-funnel", "arm,primecell";
81 reg = <0x801a6000 0x1000>;
82
83 clocks = <&prcmu_clk PRCMU_APETRACECLK>, <&prcmu_clk PRCMU_APEATCLK>;
84 clock-names = "apb_pclk", "atclk";
85 ports {
86 #address-cells = <1>;
87 #size-cells = <0>;
88
89 /* funnel output ports */
90 port@0 {
91 reg = <0>;
92 funnel_out_port: endpoint {
93 remote-endpoint =
94 <&replicator_in_port0>;
95 };
96 };
97
98 /* funnel input ports */
99 port@1 {
100 reg = <0>;
101 funnel_in_port0: endpoint {
102 slave-mode;
103 remote-endpoint = <&ptm0_out_port>;
104 };
105 };
106
107 port@2 {
108 reg = <1>;
109 funnel_in_port1: endpoint {
110 slave-mode;
111 remote-endpoint = <&ptm1_out_port>;
112 };
113 };
114 };
115 };
116
117 replicator {
118 compatible = "arm,coresight-replicator";
119 clocks = <&prcmu_clk PRCMU_APEATCLK>;
120 clock-names = "atclk";
121
122 ports {
123 #address-cells = <1>;
124 #size-cells = <0>;
125
126 /* replicator output ports */
127 port@0 {
128 reg = <0>;
129 replicator_out_port0: endpoint {
130 remote-endpoint = <&tpiu_in_port>;
131 };
132 };
133 port@1 {
134 reg = <1>;
135 replicator_out_port1: endpoint {
136 remote-endpoint = <&etb_in_port>;
137 };
138 };
139
140 /* replicator input port */
141 port@2 {
142 reg = <0>;
143 replicator_in_port0: endpoint {
144 slave-mode;
145 remote-endpoint = <&funnel_out_port>;
146 };
147 };
148 };
149 };
150
151 tpiu@80190000 {
152 compatible = "arm,coresight-tpiu", "arm,primecell";
153 reg = <0x80190000 0x1000>;
154
155 clocks = <&prcmu_clk PRCMU_APETRACECLK>, <&prcmu_clk PRCMU_APEATCLK>;
156 clock-names = "apb_pclk", "atclk";
157 port {
158 tpiu_in_port: endpoint {
159 slave-mode;
160 remote-endpoint = <&replicator_out_port0>;
161 };
162 };
163 };
164
165 etb@801a4000 {
166 compatible = "arm,coresight-etb10", "arm,primecell";
167 reg = <0x801a4000 0x1000>;
168
169 clocks = <&prcmu_clk PRCMU_APETRACECLK>, <&prcmu_clk PRCMU_APEATCLK>;
170 clock-names = "apb_pclk", "atclk";
171 port {
172 etb_in_port: endpoint {
173 slave-mode;
174 remote-endpoint = <&replicator_out_port1>;
175 };
176 };
177 };
178
Lee Jonesdab64872012-03-07 17:22:30 +0000179 intc: interrupt-controller@a0411000 {
180 compatible = "arm,cortex-a9-gic";
181 #interrupt-cells = <3>;
182 #address-cells = <1>;
183 interrupt-controller;
Lee Jonesdab64872012-03-07 17:22:30 +0000184 reg = <0xa0411000 0x1000>,
185 <0xa0410100 0x100>;
186 };
187
Linus Walleij48793412015-05-14 11:22:34 +0200188 scu@a04100000 {
189 compatible = "arm,cortex-a9-scu";
190 reg = <0xa0410000 0x100>;
191 };
192
Lee Jonesf1949ea2012-03-08 09:02:02 +0000193 L2: l2-cache {
194 compatible = "arm,pl310-cache";
195 reg = <0xa0412000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200196 interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesf1949ea2012-03-08 09:02:02 +0000197 cache-unified;
198 cache-level = <2>;
199 };
200
Lee Jones7e0ce272012-03-15 16:46:17 +0000201 pmu {
202 compatible = "arm,cortex-a9-pmu";
Linus Walleij90c40252013-05-29 19:15:39 +0200203 interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000204 };
205
Ulf Hansson6c669352014-10-14 11:12:58 +0200206 pm_domains: pm_domains0 {
207 compatible = "stericsson,ux500-pm-domains";
208 #power-domain-cells = <1>;
209 };
Lee Jones8132ed12013-09-18 09:54:07 +0100210
Lee Jones841cd0c2013-09-18 09:53:10 +0100211 clocks {
212 compatible = "stericsson,u8500-clks";
213
214 prcmu_clk: prcmu-clock {
215 #clock-cells = <1>;
216 };
Lee Jonesfcbe5e92013-06-06 10:51:04 +0100217
218 prcc_pclk: prcc-periph-clock {
219 #clock-cells = <2>;
220 };
Lee Jones2588fea2013-06-06 10:52:50 +0100221
222 prcc_kclk: prcc-kernel-clock {
223 #clock-cells = <2>;
224 };
Lee Jones589d9832013-06-06 10:54:27 +0100225
226 rtc_clk: rtc32k-clock {
227 #clock-cells = <0>;
228 };
Lee Jones309012d2013-06-06 10:54:48 +0100229
230 smp_twd_clk: smp-twd-clock {
231 #clock-cells = <0>;
232 };
Lee Jones841cd0c2013-09-18 09:53:10 +0100233 };
234
Lee Jones8132ed12013-09-18 09:54:07 +0100235 mtu@a03c6000 {
236 /* Nomadik System Timer */
237 compatible = "st,nomadik-mtu";
238 reg = <0xa03c6000 0x1000>;
239 interrupts = <0 4 IRQ_TYPE_LEVEL_HIGH>;
240
241 clocks = <&prcmu_clk PRCMU_TIMCLK>, <&prcc_pclk 6 6>;
242 clock-names = "timclk", "apb_pclk";
243 };
244
Lee Jones71de5c42012-03-16 09:53:24 +0000245 timer@a0410600 {
246 compatible = "arm,cortex-a9-twd-timer";
247 reg = <0xa0410600 0x20>;
Linus Walleij90c40252013-05-29 19:15:39 +0200248 interrupts = <1 13 0x304>; /* IRQ level high per-CPU */
Lee Jonesa8acb1e2013-06-05 12:26:52 +0100249
250 clocks = <&smp_twd_clk>;
Lee Jones71de5c42012-03-16 09:53:24 +0000251 };
252
Linus Walleij48793412015-05-14 11:22:34 +0200253 watchdog@a0410620 {
254 compatible = "arm,cortex-a9-twd-wdt";
255 reg = <0xa0410620 0x20>;
256 interrupts = <1 14 0x304>;
257 clocks = <&smp_twd_clk>;
258 };
259
Lee Jones7e0ce272012-03-15 16:46:17 +0000260 rtc@80154000 {
Lee Jonesddb3b992012-05-26 07:01:31 +0100261 compatible = "arm,rtc-pl031", "arm,primecell";
Lee Jones7e0ce272012-03-15 16:46:17 +0000262 reg = <0x80154000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200263 interrupts = <0 18 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesd299b5a2013-06-05 12:27:24 +0100264
265 clocks = <&rtc_clk>;
266 clock-names = "apb_pclk";
Lee Jones7e0ce272012-03-15 16:46:17 +0000267 };
268
269 gpio0: gpio@8012e000 {
270 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100271 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000272 reg = <0x8012e000 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200273 interrupts = <0 119 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800274 interrupt-controller;
275 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100276 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000277 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100278 #gpio-cells = <2>;
279 gpio-bank = <0>;
Lee Jones9d891072013-06-03 13:07:51 +0100280
281 clocks = <&prcc_pclk 1 9>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000282 };
283
284 gpio1: gpio@8012e080 {
285 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100286 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000287 reg = <0x8012e080 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200288 interrupts = <0 120 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800289 interrupt-controller;
290 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100291 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000292 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100293 #gpio-cells = <2>;
294 gpio-bank = <1>;
Lee Jones9d891072013-06-03 13:07:51 +0100295
296 clocks = <&prcc_pclk 1 9>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000297 };
298
299 gpio2: gpio@8000e000 {
300 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100301 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000302 reg = <0x8000e000 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200303 interrupts = <0 121 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800304 interrupt-controller;
305 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100306 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000307 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100308 #gpio-cells = <2>;
309 gpio-bank = <2>;
Lee Jones9d891072013-06-03 13:07:51 +0100310
311 clocks = <&prcc_pclk 3 8>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000312 };
313
314 gpio3: gpio@8000e080 {
315 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100316 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000317 reg = <0x8000e080 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200318 interrupts = <0 122 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800319 interrupt-controller;
320 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100321 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000322 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100323 #gpio-cells = <2>;
324 gpio-bank = <3>;
Lee Jones9d891072013-06-03 13:07:51 +0100325
326 clocks = <&prcc_pclk 3 8>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000327 };
328
329 gpio4: gpio@8000e100 {
330 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100331 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000332 reg = <0x8000e100 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200333 interrupts = <0 123 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800334 interrupt-controller;
335 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100336 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000337 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100338 #gpio-cells = <2>;
339 gpio-bank = <4>;
Lee Jones9d891072013-06-03 13:07:51 +0100340
341 clocks = <&prcc_pclk 3 8>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000342 };
343
344 gpio5: gpio@8000e180 {
345 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100346 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000347 reg = <0x8000e180 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200348 interrupts = <0 124 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800349 interrupt-controller;
350 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100351 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000352 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100353 #gpio-cells = <2>;
354 gpio-bank = <5>;
Lee Jones9d891072013-06-03 13:07:51 +0100355
356 clocks = <&prcc_pclk 3 8>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000357 };
358
359 gpio6: gpio@8011e000 {
360 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100361 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000362 reg = <0x8011e000 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200363 interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800364 interrupt-controller;
365 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100366 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000367 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100368 #gpio-cells = <2>;
369 gpio-bank = <6>;
Lee Jones9d891072013-06-03 13:07:51 +0100370
Linus Walleijd5916402013-10-18 09:49:21 +0200371 clocks = <&prcc_pclk 2 11>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000372 };
373
374 gpio7: gpio@8011e080 {
375 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100376 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000377 reg = <0x8011e080 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200378 interrupts = <0 126 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800379 interrupt-controller;
380 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100381 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000382 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100383 #gpio-cells = <2>;
384 gpio-bank = <7>;
Lee Jones9d891072013-06-03 13:07:51 +0100385
Linus Walleijd5916402013-10-18 09:49:21 +0200386 clocks = <&prcc_pclk 2 11>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000387 };
388
389 gpio8: gpio@a03fe000 {
390 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100391 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000392 reg = <0xa03fe000 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200393 interrupts = <0 127 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800394 interrupt-controller;
395 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100396 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000397 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100398 #gpio-cells = <2>;
399 gpio-bank = <8>;
Lee Jones9d891072013-06-03 13:07:51 +0100400
Linus Walleij84873cb2013-10-18 09:45:07 +0200401 clocks = <&prcc_pclk 5 1>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000402 };
403
Lee Jones8979cfe2013-01-11 15:45:28 +0000404 pinctrl {
Lee Jones818d99a2013-05-22 15:22:55 +0100405 compatible = "stericsson,db8500-pinctrl";
Lee Jones8979cfe2013-01-11 15:45:28 +0000406 prcm = <&prcmu>;
Lee Jones5910de92012-05-26 06:25:36 +0100407 };
408
Lee Jonesb32dc862013-05-03 15:31:51 +0100409 usb_per5@a03e0000 {
Sebastian Andrzej Siewior4a6cd432013-08-20 18:40:27 +0200410 compatible = "stericsson,db8500-musb";
Lee Jones7e0ce272012-03-15 16:46:17 +0000411 reg = <0xa03e0000 0x10000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200412 interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesb32dc862013-05-03 15:31:51 +0100413 interrupt-names = "mc";
414
415 dr_mode = "otg";
416
417 dmas = <&dma 38 0 0x2>, /* Logical - DevToMem */
418 <&dma 38 0 0x0>, /* Logical - MemToDev */
419 <&dma 37 0 0x2>, /* Logical - DevToMem */
420 <&dma 37 0 0x0>, /* Logical - MemToDev */
421 <&dma 36 0 0x2>, /* Logical - DevToMem */
422 <&dma 36 0 0x0>, /* Logical - MemToDev */
423 <&dma 19 0 0x2>, /* Logical - DevToMem */
424 <&dma 19 0 0x0>, /* Logical - MemToDev */
425 <&dma 18 0 0x2>, /* Logical - DevToMem */
426 <&dma 18 0 0x0>, /* Logical - MemToDev */
427 <&dma 17 0 0x2>, /* Logical - DevToMem */
428 <&dma 17 0 0x0>, /* Logical - MemToDev */
429 <&dma 16 0 0x2>, /* Logical - DevToMem */
430 <&dma 16 0 0x0>, /* Logical - MemToDev */
431 <&dma 39 0 0x2>, /* Logical - DevToMem */
432 <&dma 39 0 0x0>; /* Logical - MemToDev */
433
434 dma-names = "iep_1_9", "oep_1_9",
435 "iep_2_10", "oep_2_10",
436 "iep_3_11", "oep_3_11",
437 "iep_4_12", "oep_4_12",
438 "iep_5_13", "oep_5_13",
439 "iep_6_14", "oep_6_14",
440 "iep_7_15", "oep_7_15",
441 "iep_8", "oep_8";
Lee Jonese47339f2013-06-03 13:08:26 +0100442
443 clocks = <&prcc_pclk 5 0>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000444 };
445
Lee Jonesba074ae2013-05-03 15:31:48 +0100446 dma: dma-controller@801C0000 {
447 compatible = "stericsson,db8500-dma40", "stericsson,dma40";
Lee Jones7e0ce272012-03-15 16:46:17 +0000448 reg = <0x801C0000 0x1000 0x40010000 0x800>;
Lee Jones70d39a82013-05-03 15:31:47 +0100449 reg-names = "base", "lcpa";
Linus Walleij90c40252013-05-29 19:15:39 +0200450 interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesba074ae2013-05-03 15:31:48 +0100451
452 #dma-cells = <3>;
Lee Jonesd37fcdb2013-05-03 15:31:52 +0100453 memcpy-channels = <56 57 58 59 60>;
Lee Jonese064cb22013-06-03 13:13:54 +0100454
455 clocks = <&prcmu_clk PRCMU_DMACLK>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000456 };
457
Lee Jones8979cfe2013-01-11 15:45:28 +0000458 prcmu: prcmu@80157000 {
Lee Jones7e0ce272012-03-15 16:46:17 +0000459 compatible = "stericsson,db8500-prcmu";
Linus Torvalds4d26aa32013-05-02 08:56:55 -0700460 reg = <0x80157000 0x2000>, <0x801b0000 0x8000>, <0x801b8000 0x1000>;
Lee Jonese73081d2013-03-26 10:26:15 +0000461 reg-names = "prcmu", "prcmu-tcpm", "prcmu-tcdm";
Linus Walleij90c40252013-05-29 19:15:39 +0200462 interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000463 #address-cells = <1>;
Lee Jones3de3d742012-04-24 10:00:15 +0100464 #size-cells = <1>;
Lee Jonesc09090b2012-08-03 15:42:25 +0100465 interrupt-controller;
466 #interrupt-cells = <2>;
Lee Jones3de3d742012-04-24 10:00:15 +0100467 ranges;
468
Lee Jonesccf74f72012-05-28 16:50:49 +0800469 prcmu-timer-4@80157450 {
Lee Jones3de3d742012-04-24 10:00:15 +0100470 compatible = "stericsson,db8500-prcmu-timer-4";
471 reg = <0x80157450 0xC>;
472 };
Lee Jones7e0ce272012-03-15 16:46:17 +0000473
Lee Jones98585612013-09-18 16:07:44 +0100474 cpufreq {
475 compatible = "stericsson,cpufreq-ux500";
476 clocks = <&prcmu_clk PRCMU_ARMSS>;
477 clock-names = "armss";
478 status = "disabled";
479 };
480
hongbo.zhangdc1956b2012-11-15 18:56:43 +0800481 thermal@801573c0 {
482 compatible = "stericsson,db8500-thermal";
483 reg = <0x801573c0 0x40>;
Linus Walleij90c40252013-05-29 19:15:39 +0200484 interrupts = <21 IRQ_TYPE_LEVEL_HIGH>,
485 <22 IRQ_TYPE_LEVEL_HIGH>;
hongbo.zhangdc1956b2012-11-15 18:56:43 +0800486 interrupt-names = "IRQ_HOTMON_LOW", "IRQ_HOTMON_HIGH";
487 status = "disabled";
Lee Jones1d3f99f2013-06-06 12:21:15 +0100488 };
hongbo.zhangdc1956b2012-11-15 18:56:43 +0800489
Lee Jonese5999f22012-05-04 13:32:34 +0100490 db8500-prcmu-regulators {
491 compatible = "stericsson,db8500-prcmu-regulator";
492
493 // DB8500_REGULATOR_VAPE
494 db8500_vape_reg: db8500_vape {
Laxman Dewanganda268482012-06-20 17:53:05 +0530495 regulator-compatible = "db8500_vape";
Lee Jonese5999f22012-05-04 13:32:34 +0100496 regulator-always-on;
497 };
498
499 // DB8500_REGULATOR_VARM
500 db8500_varm_reg: db8500_varm {
Laxman Dewanganda268482012-06-20 17:53:05 +0530501 regulator-compatible = "db8500_varm";
Lee Jonese5999f22012-05-04 13:32:34 +0100502 };
503
504 // DB8500_REGULATOR_VMODEM
505 db8500_vmodem_reg: db8500_vmodem {
Laxman Dewanganda268482012-06-20 17:53:05 +0530506 regulator-compatible = "db8500_vmodem";
Lee Jonese5999f22012-05-04 13:32:34 +0100507 };
508
509 // DB8500_REGULATOR_VPLL
510 db8500_vpll_reg: db8500_vpll {
Laxman Dewanganda268482012-06-20 17:53:05 +0530511 regulator-compatible = "db8500_vpll";
Lee Jonese5999f22012-05-04 13:32:34 +0100512 };
513
514 // DB8500_REGULATOR_VSMPS1
515 db8500_vsmps1_reg: db8500_vsmps1 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530516 regulator-compatible = "db8500_vsmps1";
Lee Jonese5999f22012-05-04 13:32:34 +0100517 };
518
519 // DB8500_REGULATOR_VSMPS2
520 db8500_vsmps2_reg: db8500_vsmps2 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530521 regulator-compatible = "db8500_vsmps2";
Lee Jonese5999f22012-05-04 13:32:34 +0100522 };
523
524 // DB8500_REGULATOR_VSMPS3
525 db8500_vsmps3_reg: db8500_vsmps3 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530526 regulator-compatible = "db8500_vsmps3";
Lee Jonese5999f22012-05-04 13:32:34 +0100527 };
528
529 // DB8500_REGULATOR_VRF1
530 db8500_vrf1_reg: db8500_vrf1 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530531 regulator-compatible = "db8500_vrf1";
Lee Jonese5999f22012-05-04 13:32:34 +0100532 };
533
534 // DB8500_REGULATOR_SWITCH_SVAMMDSP
535 db8500_sva_mmdsp_reg: db8500_sva_mmdsp {
Laxman Dewanganda268482012-06-20 17:53:05 +0530536 regulator-compatible = "db8500_sva_mmdsp";
Lee Jonese5999f22012-05-04 13:32:34 +0100537 };
538
539 // DB8500_REGULATOR_SWITCH_SVAMMDSPRET
540 db8500_sva_mmdsp_ret_reg: db8500_sva_mmdsp_ret {
Laxman Dewanganda268482012-06-20 17:53:05 +0530541 regulator-compatible = "db8500_sva_mmdsp_ret";
Lee Jonese5999f22012-05-04 13:32:34 +0100542 };
543
544 // DB8500_REGULATOR_SWITCH_SVAPIPE
545 db8500_sva_pipe_reg: db8500_sva_pipe {
Laxman Dewanganda268482012-06-20 17:53:05 +0530546 regulator-compatible = "db8500_sva_pipe";
Lee Jonese5999f22012-05-04 13:32:34 +0100547 };
548
549 // DB8500_REGULATOR_SWITCH_SIAMMDSP
550 db8500_sia_mmdsp_reg: db8500_sia_mmdsp {
Laxman Dewanganda268482012-06-20 17:53:05 +0530551 regulator-compatible = "db8500_sia_mmdsp";
Lee Jonese5999f22012-05-04 13:32:34 +0100552 };
553
554 // DB8500_REGULATOR_SWITCH_SIAMMDSPRET
555 db8500_sia_mmdsp_ret_reg: db8500_sia_mmdsp_ret {
Lee Jonese5999f22012-05-04 13:32:34 +0100556 };
557
558 // DB8500_REGULATOR_SWITCH_SIAPIPE
559 db8500_sia_pipe_reg: db8500_sia_pipe {
Laxman Dewanganda268482012-06-20 17:53:05 +0530560 regulator-compatible = "db8500_sia_pipe";
Lee Jonese5999f22012-05-04 13:32:34 +0100561 };
562
563 // DB8500_REGULATOR_SWITCH_SGA
564 db8500_sga_reg: db8500_sga {
Laxman Dewanganda268482012-06-20 17:53:05 +0530565 regulator-compatible = "db8500_sga";
Lee Jonese5999f22012-05-04 13:32:34 +0100566 vin-supply = <&db8500_vape_reg>;
567 };
568
569 // DB8500_REGULATOR_SWITCH_B2R2_MCDE
570 db8500_b2r2_mcde_reg: db8500_b2r2_mcde {
Laxman Dewanganda268482012-06-20 17:53:05 +0530571 regulator-compatible = "db8500_b2r2_mcde";
Lee Jonese5999f22012-05-04 13:32:34 +0100572 vin-supply = <&db8500_vape_reg>;
573 };
574
575 // DB8500_REGULATOR_SWITCH_ESRAM12
576 db8500_esram12_reg: db8500_esram12 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530577 regulator-compatible = "db8500_esram12";
Lee Jonese5999f22012-05-04 13:32:34 +0100578 };
579
580 // DB8500_REGULATOR_SWITCH_ESRAM12RET
581 db8500_esram12_ret_reg: db8500_esram12_ret {
Laxman Dewanganda268482012-06-20 17:53:05 +0530582 regulator-compatible = "db8500_esram12_ret";
Lee Jonese5999f22012-05-04 13:32:34 +0100583 };
584
585 // DB8500_REGULATOR_SWITCH_ESRAM34
586 db8500_esram34_reg: db8500_esram34 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530587 regulator-compatible = "db8500_esram34";
Lee Jonese5999f22012-05-04 13:32:34 +0100588 };
589
590 // DB8500_REGULATOR_SWITCH_ESRAM34RET
591 db8500_esram34_ret_reg: db8500_esram34_ret {
Laxman Dewanganda268482012-06-20 17:53:05 +0530592 regulator-compatible = "db8500_esram34_ret";
Lee Jonese5999f22012-05-04 13:32:34 +0100593 };
594 };
595
Arnd Bergmannd52701d32013-03-12 09:39:01 +0100596 ab8500 {
Lee Jones7e0ce272012-03-15 16:46:17 +0000597 compatible = "stericsson,ab8500";
Lee Jones8d4c6d42012-08-03 20:37:35 +0100598 interrupt-parent = <&intc>;
Linus Walleij90c40252013-05-29 19:15:39 +0200599 interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones732973c2012-05-29 10:49:33 +0800600 interrupt-controller;
601 #interrupt-cells = <2>;
Lee Jones4a85c7f2012-05-29 14:29:53 +0800602
Lee Jones348f3bc2013-06-18 09:51:57 +0100603 ab8500_gpio: ab8500-gpio {
604 gpio-controller;
605 #gpio-cells = <2>;
606 };
607
Lee Jonesd4b29ac2012-05-26 07:03:48 +0100608 ab8500-rtc {
609 compatible = "stericsson,ab8500-rtc";
Linus Walleij90c40252013-05-29 19:15:39 +0200610 interrupts = <17 IRQ_TYPE_LEVEL_HIGH
611 18 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesd4b29ac2012-05-26 07:03:48 +0100612 interrupt-names = "60S", "ALARM";
613 };
614
Lee Jones4eda9122012-05-28 16:59:26 +0800615 ab8500-gpadc {
616 compatible = "stericsson,ab8500-gpadc";
Linus Walleij90c40252013-05-29 19:15:39 +0200617 interrupts = <32 IRQ_TYPE_LEVEL_HIGH
618 39 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones4eda9122012-05-28 16:59:26 +0800619 interrupt-names = "HW_CONV_END", "SW_CONV_END";
620 vddadc-supply = <&ab8500_ldo_tvout_reg>;
621 };
622
Rajanikanth H.Ve0f1abe2012-11-18 18:45:41 -0800623 ab8500_battery: ab8500_battery {
624 stericsson,battery-type = "LIPO";
625 thermistor-on-batctrl;
626 };
627
628 ab8500_fg {
629 compatible = "stericsson,ab8500-fg";
630 battery = <&ab8500_battery>;
631 };
632
Rajanikanth H.Vbd9e8ab2012-11-18 19:16:58 -0800633 ab8500_btemp {
634 compatible = "stericsson,ab8500-btemp";
635 battery = <&ab8500_battery>;
636 };
637
Rajanikanth H.V4aef72d2012-11-18 19:17:47 -0800638 ab8500_charger {
639 compatible = "stericsson,ab8500-charger";
640 battery = <&ab8500_battery>;
641 vddadc-supply = <&ab8500_ldo_tvout_reg>;
642 };
643
Rajanikanth H.Va12810a2012-10-31 15:40:33 +0000644 ab8500_chargalg {
645 compatible = "stericsson,ab8500-chargalg";
646 battery = <&ab8500_battery>;
647 };
648
Rajanikanth H.Ve0f1abe2012-11-18 18:45:41 -0800649 ab8500_usb {
Lee Jonesee189ce2012-05-03 14:40:24 +0100650 compatible = "stericsson,ab8500-usb";
Linus Walleij90c40252013-05-29 19:15:39 +0200651 interrupts = < 90 IRQ_TYPE_LEVEL_HIGH
652 96 IRQ_TYPE_LEVEL_HIGH
653 14 IRQ_TYPE_LEVEL_HIGH
654 15 IRQ_TYPE_LEVEL_HIGH
655 79 IRQ_TYPE_LEVEL_HIGH
656 74 IRQ_TYPE_LEVEL_HIGH
657 75 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesee189ce2012-05-03 14:40:24 +0100658 interrupt-names = "ID_WAKEUP_R",
659 "ID_WAKEUP_F",
660 "VBUS_DET_F",
661 "VBUS_DET_R",
662 "USB_LINK_STATUS",
663 "USB_ADP_PROBE_PLUG",
664 "USB_ADP_PROBE_UNPLUG";
Fabio Baltieri99b38ee2013-04-09 11:16:56 +0200665 vddulpivio18-supply = <&ab8500_ldo_intcore_reg>;
Lee Jonesee189ce2012-05-03 14:40:24 +0100666 v-ape-supply = <&db8500_vape_reg>;
667 musb_1v8-supply = <&db8500_vsmps2_reg>;
668 };
669
Lee Jones12cb7bd2012-05-02 08:45:40 +0100670 ab8500-ponkey {
Lee Jones74630702012-08-09 13:00:12 +0100671 compatible = "stericsson,ab8500-poweron-key";
Linus Walleij90c40252013-05-29 19:15:39 +0200672 interrupts = <6 IRQ_TYPE_LEVEL_HIGH
673 7 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones12cb7bd2012-05-02 08:45:40 +0100674 interrupt-names = "ONKEY_DBF", "ONKEY_DBR";
675 };
676
Lee Jones401cd1b2012-05-03 12:53:55 +0100677 ab8500-sysctrl {
678 compatible = "stericsson,ab8500-sysctrl";
679 };
680
Lee Jones78451de2012-05-03 13:03:59 +0100681 ab8500-pwm {
682 compatible = "stericsson,ab8500-pwm";
683 };
684
Lee Jones215891e2012-05-01 16:11:19 +0100685 ab8500-debugfs {
686 compatible = "stericsson,ab8500-debug";
687 };
Lee Jones4a85c7f2012-05-29 14:29:53 +0800688
Lee Jones9c06af32012-07-25 12:50:13 +0100689 codec: ab8500-codec {
690 compatible = "stericsson,ab8500-codec";
691
Fabio Baltierif99808a2013-05-30 15:27:43 +0200692 V-AUD-supply = <&ab8500_ldo_audio_reg>;
693 V-AMIC1-supply = <&ab8500_ldo_anamic1_reg>;
694 V-AMIC2-supply = <&ab8500_ldo_anamic2_reg>;
695 V-DMIC-supply = <&ab8500_ldo_dmic_reg>;
696
Lee Jones9c06af32012-07-25 12:50:13 +0100697 stericsson,earpeice-cmv = <950>; /* Units in mV. */
698 };
699
Lee Jones62ebfe62013-06-07 17:11:19 +0100700 ext_regulators: ab8500-ext-regulators {
701 compatible = "stericsson,ab8500-ext-regulator";
702
703 ab8500_ext1_reg: ab8500_ext1 {
704 regulator-compatible = "ab8500_ext1";
705 regulator-min-microvolt = <1800000>;
706 regulator-max-microvolt = <1800000>;
707 regulator-boot-on;
708 regulator-always-on;
709 };
710
711 ab8500_ext2_reg: ab8500_ext2 {
712 regulator-compatible = "ab8500_ext2";
713 regulator-min-microvolt = <1360000>;
714 regulator-max-microvolt = <1360000>;
715 regulator-boot-on;
716 regulator-always-on;
717 };
718
719 ab8500_ext3_reg: ab8500_ext3 {
720 regulator-compatible = "ab8500_ext3";
721 regulator-min-microvolt = <3400000>;
722 regulator-max-microvolt = <3400000>;
723 regulator-boot-on;
724 };
725 };
726
Lee Jones4a85c7f2012-05-29 14:29:53 +0800727 ab8500-regulators {
728 compatible = "stericsson,ab8500-regulator";
Lee Jones75f09992013-06-07 17:11:20 +0100729 vin-supply = <&ab8500_ext3_reg>;
Lee Jones4a85c7f2012-05-29 14:29:53 +0800730
731 // supplies to the display/camera
732 ab8500_ldo_aux1_reg: ab8500_ldo_aux1 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530733 regulator-compatible = "ab8500_ldo_aux1";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800734 regulator-min-microvolt = <2500000>;
735 regulator-max-microvolt = <2900000>;
736 regulator-boot-on;
737 /* BUG: If turned off MMC will be affected. */
738 regulator-always-on;
739 };
740
741 // supplies to the on-board eMMC
742 ab8500_ldo_aux2_reg: ab8500_ldo_aux2 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530743 regulator-compatible = "ab8500_ldo_aux2";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800744 regulator-min-microvolt = <1100000>;
745 regulator-max-microvolt = <3300000>;
746 };
747
748 // supply for VAUX3; SDcard slots
749 ab8500_ldo_aux3_reg: ab8500_ldo_aux3 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530750 regulator-compatible = "ab8500_ldo_aux3";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800751 regulator-min-microvolt = <1100000>;
752 regulator-max-microvolt = <3300000>;
753 };
754
755 // supply for v-intcore12; VINTCORE12 LDO
Fabio Baltieri99b38ee2013-04-09 11:16:56 +0200756 ab8500_ldo_intcore_reg: ab8500_ldo_intcore {
757 regulator-compatible = "ab8500_ldo_intcore";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800758 };
759
760 // supply for tvout; gpadc; TVOUT LDO
761 ab8500_ldo_tvout_reg: ab8500_ldo_tvout {
Laxman Dewanganda268482012-06-20 17:53:05 +0530762 regulator-compatible = "ab8500_ldo_tvout";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800763 };
764
765 // supply for ab8500-usb; USB LDO
766 ab8500_ldo_usb_reg: ab8500_ldo_usb {
Laxman Dewanganda268482012-06-20 17:53:05 +0530767 regulator-compatible = "ab8500_ldo_usb";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800768 };
769
770 // supply for ab8500-vaudio; VAUDIO LDO
771 ab8500_ldo_audio_reg: ab8500_ldo_audio {
Laxman Dewanganda268482012-06-20 17:53:05 +0530772 regulator-compatible = "ab8500_ldo_audio";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800773 };
774
Fabio Baltieri4aa44872013-05-30 15:27:41 +0200775 // supply for v-anamic1 VAMIC1 LDO
Lee Jones4a85c7f2012-05-29 14:29:53 +0800776 ab8500_ldo_anamic1_reg: ab8500_ldo_anamic1 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530777 regulator-compatible = "ab8500_ldo_anamic1";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800778 };
779
780 // supply for v-amic2; VAMIC2 LDO; reuse constants for AMIC1
Fabio Baltieri5510ed92013-05-30 15:27:42 +0200781 ab8500_ldo_anamic2_reg: ab8500_ldo_anamic2 {
782 regulator-compatible = "ab8500_ldo_anamic2";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800783 };
784
785 // supply for v-dmic; VDMIC LDO
786 ab8500_ldo_dmic_reg: ab8500_ldo_dmic {
Laxman Dewanganda268482012-06-20 17:53:05 +0530787 regulator-compatible = "ab8500_ldo_dmic";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800788 };
789
790 // supply for U8500 CSI/DSI; VANA LDO
791 ab8500_ldo_ana_reg: ab8500_ldo_ana {
Laxman Dewanganda268482012-06-20 17:53:05 +0530792 regulator-compatible = "ab8500_ldo_ana";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800793 };
794 };
Lee Jones7e0ce272012-03-15 16:46:17 +0000795 };
796 };
797
798 i2c@80004000 {
Lee Jonesd524fa72012-06-18 09:55:44 +0100799 compatible = "stericsson,db8500-i2c", "st,nomadik-i2c", "arm,primecell";
Lee Jones7e0ce272012-03-15 16:46:17 +0000800 reg = <0x80004000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200801 interrupts = <0 21 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones35b33d22012-10-24 11:07:02 +0100802
Lee Jones7e0ce272012-03-15 16:46:17 +0000803 #address-cells = <1>;
804 #size-cells = <0>;
Lee Jonesd524fa72012-06-18 09:55:44 +0100805 v-i2c-supply = <&db8500_vape_reg>;
806
807 clock-frequency = <400000>;
Lee Jonesafd653e2013-06-03 13:15:22 +0100808 clocks = <&prcc_kclk 3 3>, <&prcc_pclk 3 3>;
809 clock-names = "i2cclk", "apb_pclk";
Ulf Hansson29417fe2014-10-14 11:13:01 +0200810 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000811 };
812
813 i2c@80122000 {
Lee Jonesd524fa72012-06-18 09:55:44 +0100814 compatible = "stericsson,db8500-i2c", "st,nomadik-i2c", "arm,primecell";
Lee Jones7e0ce272012-03-15 16:46:17 +0000815 reg = <0x80122000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200816 interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones35b33d22012-10-24 11:07:02 +0100817
Lee Jones7e0ce272012-03-15 16:46:17 +0000818 #address-cells = <1>;
819 #size-cells = <0>;
Lee Jonesd524fa72012-06-18 09:55:44 +0100820 v-i2c-supply = <&db8500_vape_reg>;
821
822 clock-frequency = <400000>;
Lee Jonesafd653e2013-06-03 13:15:22 +0100823
824 clocks = <&prcc_kclk 1 2>, <&prcc_pclk 1 2>;
825 clock-names = "i2cclk", "apb_pclk";
Ulf Hansson29417fe2014-10-14 11:13:01 +0200826 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000827 };
828
829 i2c@80128000 {
Lee Jonesd524fa72012-06-18 09:55:44 +0100830 compatible = "stericsson,db8500-i2c", "st,nomadik-i2c", "arm,primecell";
Lee Jones7e0ce272012-03-15 16:46:17 +0000831 reg = <0x80128000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200832 interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones35b33d22012-10-24 11:07:02 +0100833
Lee Jones7e0ce272012-03-15 16:46:17 +0000834 #address-cells = <1>;
835 #size-cells = <0>;
Lee Jonesd524fa72012-06-18 09:55:44 +0100836 v-i2c-supply = <&db8500_vape_reg>;
837
838 clock-frequency = <400000>;
Lee Jonesafd653e2013-06-03 13:15:22 +0100839
840 clocks = <&prcc_kclk 1 6>, <&prcc_pclk 1 6>;
841 clock-names = "i2cclk", "apb_pclk";
Ulf Hansson29417fe2014-10-14 11:13:01 +0200842 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000843 };
844
845 i2c@80110000 {
Lee Jonesd524fa72012-06-18 09:55:44 +0100846 compatible = "stericsson,db8500-i2c", "st,nomadik-i2c", "arm,primecell";
Lee Jones7e0ce272012-03-15 16:46:17 +0000847 reg = <0x80110000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200848 interrupts = <0 12 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones35b33d22012-10-24 11:07:02 +0100849
Lee Jones7e0ce272012-03-15 16:46:17 +0000850 #address-cells = <1>;
851 #size-cells = <0>;
Lee Jonesd524fa72012-06-18 09:55:44 +0100852 v-i2c-supply = <&db8500_vape_reg>;
853
854 clock-frequency = <400000>;
Lee Jonesafd653e2013-06-03 13:15:22 +0100855
856 clocks = <&prcc_kclk 2 0>, <&prcc_pclk 2 0>;
857 clock-names = "i2cclk", "apb_pclk";
Ulf Hansson29417fe2014-10-14 11:13:01 +0200858 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000859 };
860
861 i2c@8012a000 {
Lee Jonesd524fa72012-06-18 09:55:44 +0100862 compatible = "stericsson,db8500-i2c", "st,nomadik-i2c", "arm,primecell";
Lee Jones7e0ce272012-03-15 16:46:17 +0000863 reg = <0x8012a000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200864 interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones35b33d22012-10-24 11:07:02 +0100865
Lee Jones7e0ce272012-03-15 16:46:17 +0000866 #address-cells = <1>;
867 #size-cells = <0>;
Lee Jonesd524fa72012-06-18 09:55:44 +0100868 v-i2c-supply = <&db8500_vape_reg>;
869
870 clock-frequency = <400000>;
Lee Jonesafd653e2013-06-03 13:15:22 +0100871
Linus Walleij72b3e242013-10-18 10:39:58 +0200872 clocks = <&prcc_kclk 1 9>, <&prcc_pclk 1 10>;
Lee Jonesafd653e2013-06-03 13:15:22 +0100873 clock-names = "i2cclk", "apb_pclk";
Ulf Hansson29417fe2014-10-14 11:13:01 +0200874 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000875 };
876
877 ssp@80002000 {
878 compatible = "arm,pl022", "arm,primecell";
Lee Jonesc164fa62012-09-07 12:09:34 +0100879 reg = <0x80002000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200880 interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000881 #address-cells = <1>;
882 #size-cells = <0>;
Linus Walleij6e1484c2013-10-18 10:25:52 +0200883 clocks = <&prcc_kclk 3 1>, <&prcc_pclk 3 1>;
Linus Walleij80fbe302014-02-24 13:30:15 +0100884 clock-names = "SSPCLK", "apb_pclk";
Linus Walleij6e1484c2013-10-18 10:25:52 +0200885 dmas = <&dma 8 0 0x2>, /* Logical - DevToMem */
886 <&dma 8 0 0x0>; /* Logical - MemToDev */
887 dma-names = "rx", "tx";
Ulf Hansson770e2f62014-10-14 11:13:00 +0200888 power-domains = <&pm_domains DOMAIN_VAPE>;
Linus Walleij6e1484c2013-10-18 10:25:52 +0200889 };
890
891 ssp@80003000 {
892 compatible = "arm,pl022", "arm,primecell";
893 reg = <0x80003000 0x1000>;
894 interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
895 #address-cells = <1>;
896 #size-cells = <0>;
897 clocks = <&prcc_kclk 3 2>, <&prcc_pclk 3 2>;
Linus Walleij80fbe302014-02-24 13:30:15 +0100898 clock-names = "SSPCLK", "apb_pclk";
Linus Walleij6e1484c2013-10-18 10:25:52 +0200899 dmas = <&dma 9 0 0x2>, /* Logical - DevToMem */
900 <&dma 9 0 0x0>; /* Logical - MemToDev */
901 dma-names = "rx", "tx";
Ulf Hansson770e2f62014-10-14 11:13:00 +0200902 power-domains = <&pm_domains DOMAIN_VAPE>;
Linus Walleij6e1484c2013-10-18 10:25:52 +0200903 };
904
905 spi@8011a000 {
906 compatible = "arm,pl022", "arm,primecell";
907 reg = <0x8011a000 0x1000>;
908 interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>;
909 #address-cells = <1>;
910 #size-cells = <0>;
911 /* Same clock wired to kernel and pclk */
912 clocks = <&prcc_pclk 2 8>, <&prcc_pclk 2 8>;
Linus Walleij80fbe302014-02-24 13:30:15 +0100913 clock-names = "SSPCLK", "apb_pclk";
Linus Walleij6e1484c2013-10-18 10:25:52 +0200914 dmas = <&dma 0 0 0x2>, /* Logical - DevToMem */
915 <&dma 0 0 0x0>; /* Logical - MemToDev */
916 dma-names = "rx", "tx";
Ulf Hansson770e2f62014-10-14 11:13:00 +0200917 power-domains = <&pm_domains DOMAIN_VAPE>;
Linus Walleij6e1484c2013-10-18 10:25:52 +0200918 };
919
920 spi@80112000 {
921 compatible = "arm,pl022", "arm,primecell";
922 reg = <0x80112000 0x1000>;
923 interrupts = <0 96 IRQ_TYPE_LEVEL_HIGH>;
924 #address-cells = <1>;
925 #size-cells = <0>;
926 /* Same clock wired to kernel and pclk */
927 clocks = <&prcc_pclk 2 2>, <&prcc_pclk 2 2>;
Linus Walleij80fbe302014-02-24 13:30:15 +0100928 clock-names = "SSPCLK", "apb_pclk";
Linus Walleij6e1484c2013-10-18 10:25:52 +0200929 dmas = <&dma 35 0 0x2>, /* Logical - DevToMem */
930 <&dma 35 0 0x0>; /* Logical - MemToDev */
931 dma-names = "rx", "tx";
Ulf Hansson770e2f62014-10-14 11:13:00 +0200932 power-domains = <&pm_domains DOMAIN_VAPE>;
Linus Walleij6e1484c2013-10-18 10:25:52 +0200933 };
934
935 spi@80111000 {
936 compatible = "arm,pl022", "arm,primecell";
937 reg = <0x80111000 0x1000>;
938 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
939 #address-cells = <1>;
940 #size-cells = <0>;
941 /* Same clock wired to kernel and pclk */
942 clocks = <&prcc_pclk 2 1>, <&prcc_pclk 2 1>;
Linus Walleij80fbe302014-02-24 13:30:15 +0100943 clock-names = "SSPCLK", "apb_pclk";
Linus Walleij6e1484c2013-10-18 10:25:52 +0200944 dmas = <&dma 33 0 0x2>, /* Logical - DevToMem */
945 <&dma 33 0 0x0>; /* Logical - MemToDev */
946 dma-names = "rx", "tx";
Ulf Hansson770e2f62014-10-14 11:13:00 +0200947 power-domains = <&pm_domains DOMAIN_VAPE>;
Linus Walleij6e1484c2013-10-18 10:25:52 +0200948 };
949
950 spi@80129000 {
951 compatible = "arm,pl022", "arm,primecell";
952 reg = <0x80129000 0x1000>;
953 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
954 #address-cells = <1>;
955 #size-cells = <0>;
956 /* Same clock wired to kernel and pclk */
957 clocks = <&prcc_pclk 1 7>, <&prcc_pclk 1 7>;
Linus Walleij80fbe302014-02-24 13:30:15 +0100958 clock-names = "SSPCLK", "apb_pclk";
Linus Walleij6e1484c2013-10-18 10:25:52 +0200959 dmas = <&dma 40 0 0x2>, /* Logical - DevToMem */
960 <&dma 40 0 0x0>; /* Logical - MemToDev */
961 dma-names = "rx", "tx";
Ulf Hansson770e2f62014-10-14 11:13:00 +0200962 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000963 };
964
965 uart@80120000 {
966 compatible = "arm,pl011", "arm,primecell";
967 reg = <0x80120000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200968 interrupts = <0 11 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfbff01c2013-05-03 15:31:49 +0100969
970 dmas = <&dma 13 0 0x2>, /* Logical - DevToMem */
971 <&dma 13 0 0x0>; /* Logical - MemToDev */
972 dma-names = "rx", "tx";
973
Lee Jones5a323fb2013-06-03 13:17:17 +0100974 clocks = <&prcc_kclk 1 0>, <&prcc_pclk 1 0>;
975 clock-names = "uart", "apb_pclk";
976
Lee Jones7e0ce272012-03-15 16:46:17 +0000977 status = "disabled";
978 };
Lee Jonesfbff01c2013-05-03 15:31:49 +0100979
Lee Jones7e0ce272012-03-15 16:46:17 +0000980 uart@80121000 {
981 compatible = "arm,pl011", "arm,primecell";
982 reg = <0x80121000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200983 interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfbff01c2013-05-03 15:31:49 +0100984
985 dmas = <&dma 12 0 0x2>, /* Logical - DevToMem */
986 <&dma 12 0 0x0>; /* Logical - MemToDev */
987 dma-names = "rx", "tx";
988
Lee Jones5a323fb2013-06-03 13:17:17 +0100989 clocks = <&prcc_kclk 1 1>, <&prcc_pclk 1 1>;
990 clock-names = "uart", "apb_pclk";
991
Lee Jones7e0ce272012-03-15 16:46:17 +0000992 status = "disabled";
993 };
Lee Jonesfbff01c2013-05-03 15:31:49 +0100994
Lee Jones7e0ce272012-03-15 16:46:17 +0000995 uart@80007000 {
996 compatible = "arm,pl011", "arm,primecell";
997 reg = <0x80007000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200998 interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfbff01c2013-05-03 15:31:49 +0100999
1000 dmas = <&dma 11 0 0x2>, /* Logical - DevToMem */
1001 <&dma 11 0 0x0>; /* Logical - MemToDev */
1002 dma-names = "rx", "tx";
1003
Lee Jones5a323fb2013-06-03 13:17:17 +01001004 clocks = <&prcc_kclk 3 6>, <&prcc_pclk 3 6>;
1005 clock-names = "uart", "apb_pclk";
1006
Lee Jones7e0ce272012-03-15 16:46:17 +00001007 status = "disabled";
1008 };
1009
Lee Jones81bf8c22012-09-26 12:55:56 +01001010 sdi0_per1@80126000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001011 compatible = "arm,pl18x", "arm,primecell";
1012 reg = <0x80126000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001013 interrupts = <0 60 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones498315b92013-05-03 15:31:50 +01001014
1015 dmas = <&dma 29 0 0x2>, /* Logical - DevToMem */
1016 <&dma 29 0 0x0>; /* Logical - MemToDev */
1017 dma-names = "rx", "tx";
1018
Lee Jones604be892013-06-06 12:28:50 +01001019 clocks = <&prcc_kclk 1 5>, <&prcc_pclk 1 5>;
1020 clock-names = "sdi", "apb_pclk";
Ulf Hansson067adde2014-10-14 11:12:59 +02001021 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones604be892013-06-06 12:28:50 +01001022
Lee Jones7e0ce272012-03-15 16:46:17 +00001023 status = "disabled";
1024 };
Lee Jones76ff4e42012-10-24 11:10:05 +01001025
Lee Jones81bf8c22012-09-26 12:55:56 +01001026 sdi1_per2@80118000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001027 compatible = "arm,pl18x", "arm,primecell";
1028 reg = <0x80118000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001029 interrupts = <0 50 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones498315b92013-05-03 15:31:50 +01001030
1031 dmas = <&dma 32 0 0x2>, /* Logical - DevToMem */
1032 <&dma 32 0 0x0>; /* Logical - MemToDev */
1033 dma-names = "rx", "tx";
1034
Lee Jones604be892013-06-06 12:28:50 +01001035 clocks = <&prcc_kclk 2 4>, <&prcc_pclk 2 6>;
1036 clock-names = "sdi", "apb_pclk";
Ulf Hansson067adde2014-10-14 11:12:59 +02001037 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones604be892013-06-06 12:28:50 +01001038
Lee Jones7e0ce272012-03-15 16:46:17 +00001039 status = "disabled";
1040 };
Lee Jones76ff4e42012-10-24 11:10:05 +01001041
Lee Jones81bf8c22012-09-26 12:55:56 +01001042 sdi2_per3@80005000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001043 compatible = "arm,pl18x", "arm,primecell";
1044 reg = <0x80005000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001045 interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones498315b92013-05-03 15:31:50 +01001046
1047 dmas = <&dma 28 0 0x2>, /* Logical - DevToMem */
1048 <&dma 28 0 0x0>; /* Logical - MemToDev */
1049 dma-names = "rx", "tx";
1050
Lee Jones604be892013-06-06 12:28:50 +01001051 clocks = <&prcc_kclk 3 4>, <&prcc_pclk 3 4>;
1052 clock-names = "sdi", "apb_pclk";
Ulf Hansson067adde2014-10-14 11:12:59 +02001053 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones604be892013-06-06 12:28:50 +01001054
Lee Jones7e0ce272012-03-15 16:46:17 +00001055 status = "disabled";
1056 };
Lee Jones76ff4e42012-10-24 11:10:05 +01001057
Lee Jones81bf8c22012-09-26 12:55:56 +01001058 sdi3_per2@80119000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001059 compatible = "arm,pl18x", "arm,primecell";
1060 reg = <0x80119000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001061 interrupts = <0 59 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones604be892013-06-06 12:28:50 +01001062
Linus Walleij14cdf8c2014-06-11 10:45:50 +02001063 dmas = <&dma 41 0 0x2>, /* Logical - DevToMem */
1064 <&dma 41 0 0x0>; /* Logical - MemToDev */
1065 dma-names = "rx", "tx";
1066
Lee Jones604be892013-06-06 12:28:50 +01001067 clocks = <&prcc_kclk 2 5>, <&prcc_pclk 2 7>;
1068 clock-names = "sdi", "apb_pclk";
Ulf Hansson067adde2014-10-14 11:12:59 +02001069 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones604be892013-06-06 12:28:50 +01001070
Lee Jones7e0ce272012-03-15 16:46:17 +00001071 status = "disabled";
1072 };
Lee Jones76ff4e42012-10-24 11:10:05 +01001073
Lee Jones81bf8c22012-09-26 12:55:56 +01001074 sdi4_per2@80114000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001075 compatible = "arm,pl18x", "arm,primecell";
1076 reg = <0x80114000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001077 interrupts = <0 99 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones498315b92013-05-03 15:31:50 +01001078
1079 dmas = <&dma 42 0 0x2>, /* Logical - DevToMem */
1080 <&dma 42 0 0x0>; /* Logical - MemToDev */
1081 dma-names = "rx", "tx";
1082
Lee Jones604be892013-06-06 12:28:50 +01001083 clocks = <&prcc_kclk 2 2>, <&prcc_pclk 2 4>;
1084 clock-names = "sdi", "apb_pclk";
Ulf Hansson067adde2014-10-14 11:12:59 +02001085 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones604be892013-06-06 12:28:50 +01001086
Lee Jones7e0ce272012-03-15 16:46:17 +00001087 status = "disabled";
1088 };
Lee Jones76ff4e42012-10-24 11:10:05 +01001089
Lee Jones81bf8c22012-09-26 12:55:56 +01001090 sdi5_per3@80008000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001091 compatible = "arm,pl18x", "arm,primecell";
Lee Jones76ff4e42012-10-24 11:10:05 +01001092 reg = <0x80008000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001093 interrupts = <0 100 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones604be892013-06-06 12:28:50 +01001094
Linus Walleij14cdf8c2014-06-11 10:45:50 +02001095 dmas = <&dma 43 0 0x2>, /* Logical - DevToMem */
1096 <&dma 43 0 0x0>; /* Logical - MemToDev */
1097 dma-names = "rx", "tx";
1098
Lee Jones604be892013-06-06 12:28:50 +01001099 clocks = <&prcc_kclk 3 7>, <&prcc_pclk 3 7>;
1100 clock-names = "sdi", "apb_pclk";
Ulf Hansson067adde2014-10-14 11:12:59 +02001101 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones604be892013-06-06 12:28:50 +01001102
Lee Jones7e0ce272012-03-15 16:46:17 +00001103 status = "disabled";
1104 };
Lee Jonesbf76e062012-04-24 10:53:18 +01001105
Lee Jonesfe164522012-07-31 12:37:16 +01001106 msp0: msp@80123000 {
1107 compatible = "stericsson,ux500-msp-i2s";
1108 reg = <0x80123000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001109 interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfe164522012-07-31 12:37:16 +01001110 v-ape-supply = <&db8500_vape_reg>;
Lee Jones133e6022013-06-03 13:18:00 +01001111
Lee Jones618111c2013-11-06 10:16:16 +00001112 dmas = <&dma 31 0 0x12>, /* Logical - DevToMem - HighPrio */
1113 <&dma 31 0 0x10>; /* Logical - MemToDev - HighPrio */
1114 dma-names = "rx", "tx";
1115
Lee Jones133e6022013-06-03 13:18:00 +01001116 clocks = <&prcc_kclk 1 3>, <&prcc_pclk 1 3>;
1117 clock-names = "msp", "apb_pclk";
1118
Lee Jonesfe164522012-07-31 12:37:16 +01001119 status = "disabled";
1120 };
1121
1122 msp1: msp@80124000 {
1123 compatible = "stericsson,ux500-msp-i2s";
1124 reg = <0x80124000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001125 interrupts = <0 62 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfe164522012-07-31 12:37:16 +01001126 v-ape-supply = <&db8500_vape_reg>;
Lee Jones133e6022013-06-03 13:18:00 +01001127
Linus Walleij14cdf8c2014-06-11 10:45:50 +02001128 /* This DMA channel only exist on DB8500 v1 */
Lee Jones618111c2013-11-06 10:16:16 +00001129 dmas = <&dma 30 0 0x10>; /* Logical - MemToDev - HighPrio */
1130 dma-names = "tx";
1131
Lee Jones133e6022013-06-03 13:18:00 +01001132 clocks = <&prcc_kclk 1 4>, <&prcc_pclk 1 4>;
1133 clock-names = "msp", "apb_pclk";
1134
Lee Jonesfe164522012-07-31 12:37:16 +01001135 status = "disabled";
1136 };
1137
1138 // HDMI sound
1139 msp2: msp@80117000 {
1140 compatible = "stericsson,ux500-msp-i2s";
1141 reg = <0x80117000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001142 interrupts = <0 98 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfe164522012-07-31 12:37:16 +01001143 v-ape-supply = <&db8500_vape_reg>;
Lee Jones133e6022013-06-03 13:18:00 +01001144
Lee Jones618111c2013-11-06 10:16:16 +00001145 dmas = <&dma 14 0 0x12>, /* Logical - DevToMem - HighPrio */
1146 <&dma 14 1 0x19>; /* Physical Chan 1 - MemToDev
1147 HighPrio - Fixed */
1148 dma-names = "rx", "tx";
1149
Lee Jones133e6022013-06-03 13:18:00 +01001150 clocks = <&prcc_kclk 2 3>, <&prcc_pclk 2 5>;
1151 clock-names = "msp", "apb_pclk";
1152
Lee Jonesfe164522012-07-31 12:37:16 +01001153 status = "disabled";
1154 };
1155
1156 msp3: msp@80125000 {
1157 compatible = "stericsson,ux500-msp-i2s";
1158 reg = <0x80125000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001159 interrupts = <0 62 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfe164522012-07-31 12:37:16 +01001160 v-ape-supply = <&db8500_vape_reg>;
Lee Jones133e6022013-06-03 13:18:00 +01001161
Linus Walleij14cdf8c2014-06-11 10:45:50 +02001162 /* This DMA channel only exist on DB8500 v2 */
Lee Jones618111c2013-11-06 10:16:16 +00001163 dmas = <&dma 30 0 0x12>; /* Logical - DevToMem - HighPrio */
1164 dma-names = "rx";
1165
Lee Jones133e6022013-06-03 13:18:00 +01001166 clocks = <&prcc_kclk 1 10>, <&prcc_pclk 1 11>;
1167 clock-names = "msp", "apb_pclk";
1168
Lee Jonesfe164522012-07-31 12:37:16 +01001169 status = "disabled";
1170 };
1171
Lee Jonesbf76e062012-04-24 10:53:18 +01001172 external-bus@50000000 {
1173 compatible = "simple-bus";
1174 reg = <0x50000000 0x4000000>;
1175 #address-cells = <1>;
1176 #size-cells = <1>;
1177 ranges = <0 0x50000000 0x4000000>;
1178 status = "disabled";
1179 };
hongbo.zhangdc1956b2012-11-15 18:56:43 +08001180
1181 cpufreq-cooling {
1182 compatible = "stericsson,db8500-cpufreq-cooling";
1183 status = "disabled";
Lee Jonesd460d282013-09-18 16:05:04 +01001184 };
hongbo.zhangdc1956b2012-11-15 18:56:43 +08001185
Linus Walleij6e9a88a2013-11-14 15:21:00 +01001186 mcde@a0350000 {
1187 compatible = "stericsson,mcde";
1188 reg = <0xa0350000 0x1000>, /* MCDE */
1189 <0xa0351000 0x1000>, /* DSI link 1 */
1190 <0xa0352000 0x1000>, /* DSI link 2 */
1191 <0xa0353000 0x1000>; /* DSI link 3 */
1192 interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
1193 clocks = <&prcmu_clk PRCMU_MCDECLK>, /* Main MCDE clock */
1194 <&prcmu_clk PRCMU_LCDCLK>, /* LCD clock */
1195 <&prcmu_clk PRCMU_PLLDSI>, /* HDMI clock */
1196 <&prcmu_clk PRCMU_DSI0CLK>, /* DSI 0 */
1197 <&prcmu_clk PRCMU_DSI1CLK>, /* DSI 1 */
1198 <&prcmu_clk PRCMU_DSI0ESCCLK>, /* TVout clock 0 */
1199 <&prcmu_clk PRCMU_DSI1ESCCLK>, /* TVout clock 1 */
1200 <&prcmu_clk PRCMU_DSI2ESCCLK>; /* TVout clock 2 */
1201 };
1202
Lee Jonesfe2e9f92013-05-16 12:27:21 +01001203 cryp@a03cb000 {
1204 compatible = "stericsson,ux500-cryp";
1205 reg = <0xa03cb000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001206 interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfe2e9f92013-05-16 12:27:21 +01001207
1208 v-ape-supply = <&db8500_vape_reg>;
Lee Jonesd2f898c2013-09-18 16:05:52 +01001209 clocks = <&prcc_pclk 6 1>;
Lee Jonesfe2e9f92013-05-16 12:27:21 +01001210 };
Lee Jones61122cf2013-05-16 12:27:22 +01001211
1212 hash@a03c2000 {
1213 compatible = "stericsson,ux500-hash";
1214 reg = <0xa03c2000 0x1000>;
1215
1216 v-ape-supply = <&db8500_vape_reg>;
Lee Jones024cfe82013-09-18 16:07:27 +01001217 clocks = <&prcc_pclk 6 2>;
Lee Jones61122cf2013-05-16 12:27:22 +01001218 };
Arnd Bergmann5d0769f2012-03-02 23:07:21 +00001219 };
1220};