blob: e84ae084e259c90649277532f64e563e1091bf28 [file] [log] [blame]
Dan Murphy2a101542015-06-02 09:34:37 -05001/*
2 * Driver for the Texas Instruments DP83867 PHY
3 *
4 * Copyright (C) 2015 Texas Instruments Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <linux/ethtool.h>
17#include <linux/kernel.h>
18#include <linux/mii.h>
19#include <linux/module.h>
20#include <linux/of.h>
21#include <linux/phy.h>
22
23#include <dt-bindings/net/ti-dp83867.h>
24
25#define DP83867_PHY_ID 0x2000a231
26#define DP83867_DEVADDR 0x1f
27
28#define MII_DP83867_PHYCTRL 0x10
29#define MII_DP83867_MICR 0x12
30#define MII_DP83867_ISR 0x13
31#define DP83867_CTRL 0x1f
Grygorii Strashko5ca7d1c2017-01-05 14:48:07 -060032#define DP83867_CFG3 0x1e
Dan Murphy2a101542015-06-02 09:34:37 -050033
34/* Extended Registers */
35#define DP83867_RGMIICTL 0x0032
36#define DP83867_RGMIIDCTL 0x0086
Mugunthan V Ned838fe2016-10-18 16:50:18 +053037#define DP83867_IO_MUX_CFG 0x0170
Dan Murphy2a101542015-06-02 09:34:37 -050038
39#define DP83867_SW_RESET BIT(15)
40#define DP83867_SW_RESTART BIT(14)
41
42/* MICR Interrupt bits */
43#define MII_DP83867_MICR_AN_ERR_INT_EN BIT(15)
44#define MII_DP83867_MICR_SPEED_CHNG_INT_EN BIT(14)
45#define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN BIT(13)
46#define MII_DP83867_MICR_PAGE_RXD_INT_EN BIT(12)
47#define MII_DP83867_MICR_AUTONEG_COMP_INT_EN BIT(11)
48#define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN BIT(10)
49#define MII_DP83867_MICR_FALSE_CARRIER_INT_EN BIT(8)
50#define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4)
51#define MII_DP83867_MICR_WOL_INT_EN BIT(3)
52#define MII_DP83867_MICR_XGMII_ERR_INT_EN BIT(2)
53#define MII_DP83867_MICR_POL_CHNG_INT_EN BIT(1)
54#define MII_DP83867_MICR_JABBER_INT_EN BIT(0)
55
56/* RGMIICTL bits */
57#define DP83867_RGMII_TX_CLK_DELAY_EN BIT(1)
58#define DP83867_RGMII_RX_CLK_DELAY_EN BIT(0)
59
60/* PHY CTRL bits */
61#define DP83867_PHYCR_FIFO_DEPTH_SHIFT 14
Stefan Hauserb291c412016-07-01 22:35:03 +020062#define DP83867_PHYCR_FIFO_DEPTH_MASK (3 << 14)
Dan Murphy2a101542015-06-02 09:34:37 -050063
64/* RGMIIDCTL bits */
65#define DP83867_RGMII_TX_CLK_DELAY_SHIFT 4
66
Mugunthan V Ned838fe2016-10-18 16:50:18 +053067/* IO_MUX_CFG bits */
68#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL 0x1f
69
70#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX 0x0
71#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN 0x1f
72
Dan Murphy2a101542015-06-02 09:34:37 -050073struct dp83867_private {
74 int rx_id_delay;
75 int tx_id_delay;
76 int fifo_depth;
Mugunthan V Ned838fe2016-10-18 16:50:18 +053077 int io_impedance;
Dan Murphy2a101542015-06-02 09:34:37 -050078};
79
80static int dp83867_ack_interrupt(struct phy_device *phydev)
81{
82 int err = phy_read(phydev, MII_DP83867_ISR);
83
84 if (err < 0)
85 return err;
86
87 return 0;
88}
89
90static int dp83867_config_intr(struct phy_device *phydev)
91{
92 int micr_status;
93
94 if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
95 micr_status = phy_read(phydev, MII_DP83867_MICR);
96 if (micr_status < 0)
97 return micr_status;
98
99 micr_status |=
100 (MII_DP83867_MICR_AN_ERR_INT_EN |
101 MII_DP83867_MICR_SPEED_CHNG_INT_EN |
Grygorii Strashko5ca7d1c2017-01-05 14:48:07 -0600102 MII_DP83867_MICR_AUTONEG_COMP_INT_EN |
103 MII_DP83867_MICR_LINK_STS_CHNG_INT_EN |
Dan Murphy2a101542015-06-02 09:34:37 -0500104 MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN |
105 MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN);
106
107 return phy_write(phydev, MII_DP83867_MICR, micr_status);
108 }
109
110 micr_status = 0x0;
111 return phy_write(phydev, MII_DP83867_MICR, micr_status);
112}
113
114#ifdef CONFIG_OF_MDIO
115static int dp83867_of_init(struct phy_device *phydev)
116{
117 struct dp83867_private *dp83867 = phydev->priv;
Andrew Lunne5a03bf2016-01-06 20:11:16 +0100118 struct device *dev = &phydev->mdio.dev;
Dan Murphy2a101542015-06-02 09:34:37 -0500119 struct device_node *of_node = dev->of_node;
120 int ret;
121
Andrew Lunn7bf9ae02015-12-07 04:38:58 +0100122 if (!of_node)
Dan Murphy2a101542015-06-02 09:34:37 -0500123 return -ENODEV;
124
Mugunthan V Ned838fe2016-10-18 16:50:18 +0530125 dp83867->io_impedance = -EINVAL;
126
127 /* Optional configuration */
128 if (of_property_read_bool(of_node, "ti,max-output-impedance"))
129 dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX;
130 else if (of_property_read_bool(of_node, "ti,min-output-impedance"))
131 dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN;
132
Dan Murphyac7ba512015-06-08 14:30:55 -0500133 ret = of_property_read_u32(of_node, "ti,rx-internal-delay",
Dan Murphy2a101542015-06-02 09:34:37 -0500134 &dp83867->rx_id_delay);
135 if (ret)
136 return ret;
137
Dan Murphyac7ba512015-06-08 14:30:55 -0500138 ret = of_property_read_u32(of_node, "ti,tx-internal-delay",
Dan Murphy2a101542015-06-02 09:34:37 -0500139 &dp83867->tx_id_delay);
140 if (ret)
141 return ret;
142
Wu Fengguang92671352015-07-24 14:16:10 +0800143 return of_property_read_u32(of_node, "ti,fifo-depth",
Dan Murphy2a101542015-06-02 09:34:37 -0500144 &dp83867->fifo_depth);
Dan Murphy2a101542015-06-02 09:34:37 -0500145}
146#else
147static int dp83867_of_init(struct phy_device *phydev)
148{
149 return 0;
150}
151#endif /* CONFIG_OF_MDIO */
152
153static int dp83867_config_init(struct phy_device *phydev)
154{
155 struct dp83867_private *dp83867;
Stefan Hauserb291c412016-07-01 22:35:03 +0200156 int ret, val;
157 u16 delay;
Dan Murphy2a101542015-06-02 09:34:37 -0500158
159 if (!phydev->priv) {
Andrew Lunne5a03bf2016-01-06 20:11:16 +0100160 dp83867 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83867),
Dan Murphy2a101542015-06-02 09:34:37 -0500161 GFP_KERNEL);
162 if (!dp83867)
163 return -ENOMEM;
164
165 phydev->priv = dp83867;
166 ret = dp83867_of_init(phydev);
167 if (ret)
168 return ret;
169 } else {
170 dp83867 = (struct dp83867_private *)phydev->priv;
171 }
172
173 if (phy_interface_is_rgmii(phydev)) {
Stefan Hauserb291c412016-07-01 22:35:03 +0200174 val = phy_read(phydev, MII_DP83867_PHYCTRL);
175 if (val < 0)
176 return val;
177 val &= ~DP83867_PHYCR_FIFO_DEPTH_MASK;
178 val |= (dp83867->fifo_depth << DP83867_PHYCR_FIFO_DEPTH_SHIFT);
179 ret = phy_write(phydev, MII_DP83867_PHYCTRL, val);
Dan Murphy2a101542015-06-02 09:34:37 -0500180 if (ret)
181 return ret;
182 }
183
Dan Murphya46fa262015-07-21 12:06:45 -0500184 if ((phydev->interface >= PHY_INTERFACE_MODE_RGMII_ID) &&
Dan Murphy2a101542015-06-02 09:34:37 -0500185 (phydev->interface <= PHY_INTERFACE_MODE_RGMII_RXID)) {
186 val = phy_read_mmd_indirect(phydev, DP83867_RGMIICTL,
Andrew Lunn053e7e12016-01-06 20:11:12 +0100187 DP83867_DEVADDR);
Dan Murphy2a101542015-06-02 09:34:37 -0500188
189 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
190 val |= (DP83867_RGMII_TX_CLK_DELAY_EN | DP83867_RGMII_RX_CLK_DELAY_EN);
191
192 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
193 val |= DP83867_RGMII_TX_CLK_DELAY_EN;
194
195 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
196 val |= DP83867_RGMII_RX_CLK_DELAY_EN;
197
198 phy_write_mmd_indirect(phydev, DP83867_RGMIICTL,
Andrew Lunn053e7e12016-01-06 20:11:12 +0100199 DP83867_DEVADDR, val);
Dan Murphy2a101542015-06-02 09:34:37 -0500200
201 delay = (dp83867->rx_id_delay |
202 (dp83867->tx_id_delay << DP83867_RGMII_TX_CLK_DELAY_SHIFT));
203
204 phy_write_mmd_indirect(phydev, DP83867_RGMIIDCTL,
Andrew Lunn053e7e12016-01-06 20:11:12 +0100205 DP83867_DEVADDR, delay);
Mugunthan V Ned838fe2016-10-18 16:50:18 +0530206
207 if (dp83867->io_impedance >= 0) {
208 val = phy_read_mmd_indirect(phydev, DP83867_IO_MUX_CFG,
209 DP83867_DEVADDR);
210
211 val &= ~DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
212 val |= dp83867->io_impedance &
213 DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
214
215 phy_write_mmd_indirect(phydev, DP83867_IO_MUX_CFG,
216 DP83867_DEVADDR, val);
217 }
Dan Murphy2a101542015-06-02 09:34:37 -0500218 }
219
Grygorii Strashko5ca7d1c2017-01-05 14:48:07 -0600220 /* Enable Interrupt output INT_OE in CFG3 register */
221 if (phy_interrupt_is_valid(phydev)) {
222 val = phy_read(phydev, DP83867_CFG3);
223 val |= BIT(7);
224 phy_write(phydev, DP83867_CFG3, val);
225 }
226
Dan Murphy2a101542015-06-02 09:34:37 -0500227 return 0;
228}
229
230static int dp83867_phy_reset(struct phy_device *phydev)
231{
232 int err;
233
234 err = phy_write(phydev, DP83867_CTRL, DP83867_SW_RESET);
235 if (err < 0)
236 return err;
237
238 return dp83867_config_init(phydev);
239}
240
241static struct phy_driver dp83867_driver[] = {
242 {
243 .phy_id = DP83867_PHY_ID,
244 .phy_id_mask = 0xfffffff0,
245 .name = "TI DP83867",
246 .features = PHY_GBIT_FEATURES,
247 .flags = PHY_HAS_INTERRUPT,
248
249 .config_init = dp83867_config_init,
250 .soft_reset = dp83867_phy_reset,
251
252 /* IRQ related */
253 .ack_interrupt = dp83867_ack_interrupt,
254 .config_intr = dp83867_config_intr,
255
256 .config_aneg = genphy_config_aneg,
257 .read_status = genphy_read_status,
258 .suspend = genphy_suspend,
259 .resume = genphy_resume,
Dan Murphy2a101542015-06-02 09:34:37 -0500260 },
261};
262module_phy_driver(dp83867_driver);
263
264static struct mdio_device_id __maybe_unused dp83867_tbl[] = {
265 { DP83867_PHY_ID, 0xfffffff0 },
266 { }
267};
268
269MODULE_DEVICE_TABLE(mdio, dp83867_tbl);
270
271MODULE_DESCRIPTION("Texas Instruments DP83867 PHY driver");
272MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
273MODULE_LICENSE("GPL");