blob: 08a706d0a737b5b0f1a1358887167c20131188cc [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
David Howells760285e2012-10-02 18:01:07 +010025#include <drm/drmP.h>
26#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010027#include "i915_drv.h"
28#include "i915_trace.h"
29#include "intel_drv.h"
30
Ben Widawsky6670a5a2013-06-27 16:30:04 -070031#define GEN6_PPGTT_PD_ENTRIES 512
32#define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
Ben Widawskyd31eb102013-11-02 21:07:17 -070033typedef uint64_t gen8_gtt_pte_t;
Ben Widawsky37aca442013-11-04 20:47:32 -080034typedef gen8_gtt_pte_t gen8_ppgtt_pde_t;
Ben Widawsky6670a5a2013-06-27 16:30:04 -070035
Ben Widawsky26b1ff32012-11-04 09:21:31 -080036/* PPGTT stuff */
37#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
Ben Widawsky0d8ff152013-07-04 11:02:03 -070038#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
Ben Widawsky26b1ff32012-11-04 09:21:31 -080039
40#define GEN6_PDE_VALID (1 << 0)
41/* gen6+ has bit 11-4 for physical addr bit 39-32 */
42#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
43
44#define GEN6_PTE_VALID (1 << 0)
45#define GEN6_PTE_UNCACHED (1 << 1)
46#define HSW_PTE_UNCACHED (0)
47#define GEN6_PTE_CACHE_LLC (2 << 1)
Chris Wilson350ec882013-08-06 13:17:02 +010048#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
Ben Widawsky26b1ff32012-11-04 09:21:31 -080049#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
Ben Widawsky0d8ff152013-07-04 11:02:03 -070050#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
51
52/* Cacheability Control is a 4-bit value. The low three bits are stored in *
53 * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
54 */
55#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
56 (((bits) & 0x8) << (11 - 3)))
Ben Widawsky87a6b682013-08-04 23:47:29 -070057#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
Ben Widawsky0d8ff152013-07-04 11:02:03 -070058#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
Ben Widawsky4d15c142013-07-04 11:02:06 -070059#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
Chris Wilson651d7942013-08-08 14:41:10 +010060#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
Ben Widawsky26b1ff32012-11-04 09:21:31 -080061
Ben Widawsky459108b2013-11-02 21:07:23 -070062#define GEN8_PTES_PER_PAGE (PAGE_SIZE / sizeof(gen8_gtt_pte_t))
Ben Widawsky37aca442013-11-04 20:47:32 -080063#define GEN8_PDES_PER_PAGE (PAGE_SIZE / sizeof(gen8_ppgtt_pde_t))
64#define GEN8_LEGACY_PDPS 4
65
Ben Widawskyfbe5d362013-11-04 19:56:49 -080066#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
67#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
68#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
69#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
70
Ben Widawsky6f65e292013-12-06 14:10:56 -080071static void ppgtt_bind_vma(struct i915_vma *vma,
72 enum i915_cache_level cache_level,
73 u32 flags);
74static void ppgtt_unbind_vma(struct i915_vma *vma);
Ben Widawskyeeb94882013-12-06 14:11:10 -080075static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt);
Ben Widawsky6f65e292013-12-06 14:10:56 -080076
Ben Widawsky94ec8f62013-11-02 21:07:18 -070077static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
78 enum i915_cache_level level,
79 bool valid)
80{
81 gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
82 pte |= addr;
Ben Widawskyfbe5d362013-11-04 19:56:49 -080083 if (level != I915_CACHE_NONE)
84 pte |= PPAT_CACHED_INDEX;
85 else
86 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky94ec8f62013-11-02 21:07:18 -070087 return pte;
88}
89
Ben Widawskyb1fe6672013-11-04 21:20:14 -080090static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
91 dma_addr_t addr,
92 enum i915_cache_level level)
93{
94 gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
95 pde |= addr;
96 if (level != I915_CACHE_NONE)
97 pde |= PPAT_CACHED_PDE_INDEX;
98 else
99 pde |= PPAT_UNCACHED_INDEX;
100 return pde;
101}
102
Chris Wilson350ec882013-08-06 13:17:02 +0100103static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700104 enum i915_cache_level level,
105 bool valid)
Ben Widawsky54d12522012-09-24 16:44:32 -0700106{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700107 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700108 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700109
110 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100111 case I915_CACHE_L3_LLC:
112 case I915_CACHE_LLC:
113 pte |= GEN6_PTE_CACHE_LLC;
114 break;
115 case I915_CACHE_NONE:
116 pte |= GEN6_PTE_UNCACHED;
117 break;
118 default:
119 WARN_ON(1);
120 }
121
122 return pte;
123}
124
125static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700126 enum i915_cache_level level,
127 bool valid)
Chris Wilson350ec882013-08-06 13:17:02 +0100128{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700129 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100130 pte |= GEN6_PTE_ADDR_ENCODE(addr);
131
132 switch (level) {
133 case I915_CACHE_L3_LLC:
134 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700135 break;
136 case I915_CACHE_LLC:
137 pte |= GEN6_PTE_CACHE_LLC;
138 break;
139 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700140 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700141 break;
142 default:
Chris Wilson350ec882013-08-06 13:17:02 +0100143 WARN_ON(1);
Ben Widawskye7210c32012-10-19 09:33:22 -0700144 }
145
Ben Widawsky54d12522012-09-24 16:44:32 -0700146 return pte;
147}
148
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700149#define BYT_PTE_WRITEABLE (1 << 1)
150#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
151
Ben Widawsky80a74f72013-06-27 16:30:19 -0700152static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700153 enum i915_cache_level level,
154 bool valid)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700155{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700156 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700157 pte |= GEN6_PTE_ADDR_ENCODE(addr);
158
159 /* Mark the page as writeable. Other platforms don't have a
160 * setting for read-only/writable, so this matches that behavior.
161 */
162 pte |= BYT_PTE_WRITEABLE;
163
164 if (level != I915_CACHE_NONE)
165 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
166
167 return pte;
168}
169
Ben Widawsky80a74f72013-06-27 16:30:19 -0700170static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700171 enum i915_cache_level level,
172 bool valid)
Kenneth Graunke91197082013-04-22 00:53:51 -0700173{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700174 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700175 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700176
177 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700178 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700179
180 return pte;
181}
182
Ben Widawsky4d15c142013-07-04 11:02:06 -0700183static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700184 enum i915_cache_level level,
185 bool valid)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700186{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700187 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700188 pte |= HSW_PTE_ADDR_ENCODE(addr);
189
Chris Wilson651d7942013-08-08 14:41:10 +0100190 switch (level) {
191 case I915_CACHE_NONE:
192 break;
193 case I915_CACHE_WT:
194 pte |= HSW_WT_ELLC_LLC_AGE0;
195 break;
196 default:
Ben Widawsky4d15c142013-07-04 11:02:06 -0700197 pte |= HSW_WB_ELLC_LLC_AGE0;
Chris Wilson651d7942013-08-08 14:41:10 +0100198 break;
199 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700200
201 return pte;
202}
203
Ben Widawsky94e409c2013-11-04 22:29:36 -0800204/* Broadwell Page Directory Pointer Descriptors */
205static int gen8_write_pdp(struct intel_ring_buffer *ring, unsigned entry,
Ben Widawskye178f702013-12-06 14:10:47 -0800206 uint64_t val, bool synchronous)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800207{
Ben Widawskye178f702013-12-06 14:10:47 -0800208 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800209 int ret;
210
211 BUG_ON(entry >= 4);
212
Ben Widawskye178f702013-12-06 14:10:47 -0800213 if (synchronous) {
214 I915_WRITE(GEN8_RING_PDP_UDW(ring, entry), val >> 32);
215 I915_WRITE(GEN8_RING_PDP_LDW(ring, entry), (u32)val);
216 return 0;
217 }
218
Ben Widawsky94e409c2013-11-04 22:29:36 -0800219 ret = intel_ring_begin(ring, 6);
220 if (ret)
221 return ret;
222
223 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
224 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
225 intel_ring_emit(ring, (u32)(val >> 32));
226 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
227 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
228 intel_ring_emit(ring, (u32)(val));
229 intel_ring_advance(ring);
230
231 return 0;
232}
233
Ben Widawskyeeb94882013-12-06 14:11:10 -0800234static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
235 struct intel_ring_buffer *ring,
236 bool synchronous)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800237{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800238 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800239
240 /* bit of a hack to find the actual last used pd */
241 int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
242
Ben Widawsky94e409c2013-11-04 22:29:36 -0800243 for (i = used_pd - 1; i >= 0; i--) {
244 dma_addr_t addr = ppgtt->pd_dma_addr[i];
Ben Widawskyeeb94882013-12-06 14:11:10 -0800245 ret = gen8_write_pdp(ring, i, addr, synchronous);
246 if (ret)
247 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800248 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800249
Ben Widawskyeeb94882013-12-06 14:11:10 -0800250 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800251}
252
Ben Widawsky459108b2013-11-02 21:07:23 -0700253static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
254 unsigned first_entry,
255 unsigned num_entries,
256 bool use_scratch)
257{
258 struct i915_hw_ppgtt *ppgtt =
259 container_of(vm, struct i915_hw_ppgtt, base);
260 gen8_gtt_pte_t *pt_vaddr, scratch_pte;
261 unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
262 unsigned first_pte = first_entry % GEN8_PTES_PER_PAGE;
263 unsigned last_pte, i;
264
265 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
266 I915_CACHE_LLC, use_scratch);
267
268 while (num_entries) {
269 struct page *page_table = &ppgtt->gen8_pt_pages[act_pt];
270
271 last_pte = first_pte + num_entries;
272 if (last_pte > GEN8_PTES_PER_PAGE)
273 last_pte = GEN8_PTES_PER_PAGE;
274
275 pt_vaddr = kmap_atomic(page_table);
276
277 for (i = first_pte; i < last_pte; i++)
278 pt_vaddr[i] = scratch_pte;
279
280 kunmap_atomic(pt_vaddr);
281
282 num_entries -= last_pte - first_pte;
283 first_pte = 0;
284 act_pt++;
285 }
286}
287
Ben Widawsky9df15b42013-11-02 21:07:24 -0700288static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
289 struct sg_table *pages,
290 unsigned first_entry,
291 enum i915_cache_level cache_level)
292{
293 struct i915_hw_ppgtt *ppgtt =
294 container_of(vm, struct i915_hw_ppgtt, base);
295 gen8_gtt_pte_t *pt_vaddr;
296 unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
297 unsigned act_pte = first_entry % GEN8_PTES_PER_PAGE;
298 struct sg_page_iter sg_iter;
299
300 pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]);
301 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
302 dma_addr_t page_addr;
303
304 page_addr = sg_dma_address(sg_iter.sg) +
305 (sg_iter.sg_pgoffset << PAGE_SHIFT);
306 pt_vaddr[act_pte] = gen8_pte_encode(page_addr, cache_level,
307 true);
308 if (++act_pte == GEN8_PTES_PER_PAGE) {
309 kunmap_atomic(pt_vaddr);
310 act_pt++;
311 pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]);
312 act_pte = 0;
313
314 }
315 }
316 kunmap_atomic(pt_vaddr);
317}
318
Ben Widawsky37aca442013-11-04 20:47:32 -0800319static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
320{
321 struct i915_hw_ppgtt *ppgtt =
322 container_of(vm, struct i915_hw_ppgtt, base);
323 int i, j;
324
Ben Widawsky686e1f6f2013-11-25 09:54:34 -0800325 drm_mm_takedown(&vm->mm);
326
Ben Widawsky37aca442013-11-04 20:47:32 -0800327 for (i = 0; i < ppgtt->num_pd_pages ; i++) {
328 if (ppgtt->pd_dma_addr[i]) {
329 pci_unmap_page(ppgtt->base.dev->pdev,
330 ppgtt->pd_dma_addr[i],
331 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
332
333 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
334 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
335 if (addr)
336 pci_unmap_page(ppgtt->base.dev->pdev,
337 addr,
338 PAGE_SIZE,
339 PCI_DMA_BIDIRECTIONAL);
340
341 }
342 }
343 kfree(ppgtt->gen8_pt_dma_addr[i]);
344 }
345
Ben Widawsky230f9552013-11-07 21:40:48 -0800346 __free_pages(ppgtt->gen8_pt_pages, get_order(ppgtt->num_pt_pages << PAGE_SHIFT));
347 __free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
Ben Widawsky37aca442013-11-04 20:47:32 -0800348}
349
350/**
351 * GEN8 legacy ppgtt programming is accomplished through 4 PDP registers with a
352 * net effect resembling a 2-level page table in normal x86 terms. Each PDP
353 * represents 1GB of memory
354 * 4 * 512 * 512 * 4096 = 4GB legacy 32b address space.
355 *
356 * TODO: Do something with the size parameter
357 **/
358static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
359{
360 struct page *pt_pages;
361 int i, j, ret = -ENOMEM;
362 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
363 const int num_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
364
365 if (size % (1<<30))
366 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
367
368 /* FIXME: split allocation into smaller pieces. For now we only ever do
369 * this once, but with full PPGTT, the multiple contiguous allocations
370 * will be bad.
371 */
372 ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
373 if (!ppgtt->pd_pages)
374 return -ENOMEM;
375
376 pt_pages = alloc_pages(GFP_KERNEL, get_order(num_pt_pages << PAGE_SHIFT));
377 if (!pt_pages) {
378 __free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
379 return -ENOMEM;
380 }
381
382 ppgtt->gen8_pt_pages = pt_pages;
383 ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
384 ppgtt->num_pt_pages = 1 << get_order(num_pt_pages << PAGE_SHIFT);
385 ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800386 ppgtt->enable = gen8_ppgtt_enable;
Ben Widawskyeeb94882013-12-06 14:11:10 -0800387 ppgtt->switch_mm = gen8_mm_switch;
Ben Widawsky459108b2013-11-02 21:07:23 -0700388 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700389 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Ben Widawsky37aca442013-11-04 20:47:32 -0800390 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -0800391 ppgtt->base.start = 0;
392 ppgtt->base.total = ppgtt->num_pt_pages * GEN8_PTES_PER_PAGE * PAGE_SIZE;
Ben Widawsky37aca442013-11-04 20:47:32 -0800393
394 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);
395
396 /*
397 * - Create a mapping for the page directories.
398 * - For each page directory:
399 * allocate space for page table mappings.
400 * map each page table
401 */
402 for (i = 0; i < max_pdp; i++) {
403 dma_addr_t temp;
404 temp = pci_map_page(ppgtt->base.dev->pdev,
405 &ppgtt->pd_pages[i], 0,
406 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
407 if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp))
408 goto err_out;
409
410 ppgtt->pd_dma_addr[i] = temp;
411
412 ppgtt->gen8_pt_dma_addr[i] = kmalloc(sizeof(dma_addr_t) * GEN8_PDES_PER_PAGE, GFP_KERNEL);
413 if (!ppgtt->gen8_pt_dma_addr[i])
414 goto err_out;
415
416 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
417 struct page *p = &pt_pages[i * GEN8_PDES_PER_PAGE + j];
418 temp = pci_map_page(ppgtt->base.dev->pdev,
419 p, 0, PAGE_SIZE,
420 PCI_DMA_BIDIRECTIONAL);
421
422 if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp))
423 goto err_out;
424
425 ppgtt->gen8_pt_dma_addr[i][j] = temp;
426 }
427 }
428
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800429 /* For now, the PPGTT helper functions all require that the PDEs are
430 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
431 * will never need to touch the PDEs again */
432 for (i = 0; i < max_pdp; i++) {
433 gen8_ppgtt_pde_t *pd_vaddr;
434 pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
435 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
436 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
437 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
438 I915_CACHE_LLC);
439 }
440 kunmap_atomic(pd_vaddr);
441 }
442
Ben Widawsky459108b2013-11-02 21:07:23 -0700443 ppgtt->base.clear_range(&ppgtt->base, 0,
444 ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE,
445 true);
446
Ben Widawsky37aca442013-11-04 20:47:32 -0800447 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
448 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
449 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
450 ppgtt->num_pt_pages,
451 (ppgtt->num_pt_pages - num_pt_pages) +
452 size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700453 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800454
455err_out:
456 ppgtt->base.cleanup(&ppgtt->base);
457 return ret;
458}
459
Ben Widawsky3e302542013-04-23 23:15:32 -0700460static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700461{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700462 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700463 gen6_gtt_pte_t __iomem *pd_addr;
464 uint32_t pd_entry;
465 int i;
466
Ben Widawsky0a732872013-04-23 23:15:30 -0700467 WARN_ON(ppgtt->pd_offset & 0x3f);
Ben Widawsky61973492013-04-08 18:43:54 -0700468 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
469 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
470 for (i = 0; i < ppgtt->num_pd_entries; i++) {
471 dma_addr_t pt_addr;
472
473 pt_addr = ppgtt->pt_dma_addr[i];
474 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
475 pd_entry |= GEN6_PDE_VALID;
476
477 writel(pd_entry, pd_addr + i);
478 }
479 readl(pd_addr);
Ben Widawsky3e302542013-04-23 23:15:32 -0700480}
481
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800482static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
483{
484 BUG_ON(ppgtt->pd_offset & 0x3f);
485
486 return (ppgtt->pd_offset / 64) << 16;
487}
488
Ben Widawsky48a10382013-12-06 14:11:11 -0800489static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
490 struct intel_ring_buffer *ring,
491 bool synchronous)
492{
493 struct drm_device *dev = ppgtt->base.dev;
494 struct drm_i915_private *dev_priv = dev->dev_private;
495 int ret;
496
497 /* If we're in reset, we can assume the GPU is sufficiently idle to
498 * manually frob these bits. Ideally we could use the ring functions,
499 * except our error handling makes it quite difficult (can't use
500 * intel_ring_begin, ring->flush, or intel_ring_advance)
501 *
502 * FIXME: We should try not to special case reset
503 */
504 if (synchronous ||
505 i915_reset_in_progress(&dev_priv->gpu_error)) {
506 WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
507 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
508 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
509 POSTING_READ(RING_PP_DIR_BASE(ring));
510 return 0;
511 }
512
513 /* NB: TLBs must be flushed and invalidated before a switch */
514 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
515 if (ret)
516 return ret;
517
518 ret = intel_ring_begin(ring, 6);
519 if (ret)
520 return ret;
521
522 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
523 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
524 intel_ring_emit(ring, PP_DIR_DCLV_2G);
525 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
526 intel_ring_emit(ring, get_pd_offset(ppgtt));
527 intel_ring_emit(ring, MI_NOOP);
528 intel_ring_advance(ring);
529
530 return 0;
531}
532
Ben Widawskyeeb94882013-12-06 14:11:10 -0800533static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
534 struct intel_ring_buffer *ring,
535 bool synchronous)
536{
537 struct drm_device *dev = ppgtt->base.dev;
538 struct drm_i915_private *dev_priv = dev->dev_private;
539
Ben Widawsky48a10382013-12-06 14:11:11 -0800540 if (!synchronous)
541 return 0;
542
Ben Widawskyeeb94882013-12-06 14:11:10 -0800543 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
544 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
545
546 POSTING_READ(RING_PP_DIR_DCLV(ring));
547
548 return 0;
549}
550
551static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
552{
553 struct drm_device *dev = ppgtt->base.dev;
554 struct drm_i915_private *dev_priv = dev->dev_private;
555 struct intel_ring_buffer *ring;
556 int j, ret;
557
558 for_each_ring(ring, dev_priv, j) {
559 I915_WRITE(RING_MODE_GEN7(ring),
560 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
561 ret = ppgtt->switch_mm(ppgtt, ring, true);
562 if (ret)
563 goto err_out;
564 }
565
566 return 0;
567
568err_out:
569 for_each_ring(ring, dev_priv, j)
570 I915_WRITE(RING_MODE_GEN7(ring),
571 _MASKED_BIT_DISABLE(GFX_PPGTT_ENABLE));
572 return ret;
573}
574
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800575static int gen7_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
576{
577 struct drm_device *dev = ppgtt->base.dev;
578 drm_i915_private_t *dev_priv = dev->dev_private;
579 struct intel_ring_buffer *ring;
580 uint32_t ecochk, ecobits;
581 int i;
582
583 gen6_write_pdes(ppgtt);
584
585 ecobits = I915_READ(GAC_ECO_BITS);
586 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
587
588 ecochk = I915_READ(GAM_ECOCHK);
589 if (IS_HASWELL(dev)) {
590 ecochk |= ECOCHK_PPGTT_WB_HSW;
591 } else {
592 ecochk |= ECOCHK_PPGTT_LLC_IVB;
593 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
594 }
595 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800596
597 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800598 int ret;
599 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800600 I915_WRITE(RING_MODE_GEN7(ring),
601 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -0800602 ret = ppgtt->switch_mm(ppgtt, ring, true);
603 if (ret)
604 return ret;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800605
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800606 }
607 return 0;
608}
609
Ben Widawskya3d67d22013-12-06 14:11:06 -0800610static int gen6_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700611{
Ben Widawskya3d67d22013-12-06 14:11:06 -0800612 struct drm_device *dev = ppgtt->base.dev;
Ben Widawsky3e302542013-04-23 23:15:32 -0700613 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky3e302542013-04-23 23:15:32 -0700614 struct intel_ring_buffer *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800615 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky3e302542013-04-23 23:15:32 -0700616 int i;
617
Ben Widawsky3e302542013-04-23 23:15:32 -0700618 gen6_write_pdes(ppgtt);
Ben Widawsky61973492013-04-08 18:43:54 -0700619
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800620 ecobits = I915_READ(GAC_ECO_BITS);
621 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
622 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700623
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800624 gab_ctl = I915_READ(GAB_CTL);
625 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -0700626
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800627 ecochk = I915_READ(GAM_ECOCHK);
628 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700629
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800630 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700631
632 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800633 int ret = ppgtt->switch_mm(ppgtt, ring, true);
634 if (ret)
635 return ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700636 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800637
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700638 return 0;
Ben Widawsky61973492013-04-08 18:43:54 -0700639}
640
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100641/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700642static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100643 unsigned first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -0700644 unsigned num_entries,
645 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100646{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700647 struct i915_hw_ppgtt *ppgtt =
648 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700649 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Daniel Vettera15326a2013-03-19 23:48:39 +0100650 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100651 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
652 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100653
Ben Widawskyb35b3802013-10-16 09:18:21 -0700654 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100655
Daniel Vetter7bddb012012-02-09 17:15:47 +0100656 while (num_entries) {
657 last_pte = first_pte + num_entries;
658 if (last_pte > I915_PPGTT_PT_ENTRIES)
659 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100660
Daniel Vettera15326a2013-03-19 23:48:39 +0100661 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100662
663 for (i = first_pte; i < last_pte; i++)
664 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100665
666 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100667
Daniel Vetter7bddb012012-02-09 17:15:47 +0100668 num_entries -= last_pte - first_pte;
669 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +0100670 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100671 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100672}
673
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700674static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -0800675 struct sg_table *pages,
676 unsigned first_entry,
677 enum i915_cache_level cache_level)
678{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700679 struct i915_hw_ppgtt *ppgtt =
680 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700681 gen6_gtt_pte_t *pt_vaddr;
Daniel Vettera15326a2013-03-19 23:48:39 +0100682 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +0200683 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
684 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800685
Daniel Vettera15326a2013-03-19 23:48:39 +0100686 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +0200687 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
688 dma_addr_t page_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800689
Imre Deak2db76d72013-03-26 15:14:18 +0200690 page_addr = sg_page_iter_dma_address(&sg_iter);
Ben Widawskyb35b3802013-10-16 09:18:21 -0700691 pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level, true);
Imre Deak6e995e22013-02-18 19:28:04 +0200692 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
693 kunmap_atomic(pt_vaddr);
Daniel Vettera15326a2013-03-19 23:48:39 +0100694 act_pt++;
695 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +0200696 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800697
Daniel Vetterdef886c2013-01-24 14:44:56 -0800698 }
Daniel Vetterdef886c2013-01-24 14:44:56 -0800699 }
Imre Deak6e995e22013-02-18 19:28:04 +0200700 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800701}
702
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700703static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100704{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700705 struct i915_hw_ppgtt *ppgtt =
706 container_of(vm, struct i915_hw_ppgtt, base);
Daniel Vetter3440d262013-01-24 13:49:56 -0800707 int i;
708
Ben Widawsky93bd8642013-07-16 16:50:06 -0700709 drm_mm_takedown(&ppgtt->base.mm);
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800710 drm_mm_remove_node(&ppgtt->node);
Ben Widawsky93bd8642013-07-16 16:50:06 -0700711
Daniel Vetter3440d262013-01-24 13:49:56 -0800712 if (ppgtt->pt_dma_addr) {
713 for (i = 0; i < ppgtt->num_pd_entries; i++)
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700714 pci_unmap_page(ppgtt->base.dev->pdev,
Daniel Vetter3440d262013-01-24 13:49:56 -0800715 ppgtt->pt_dma_addr[i],
716 4096, PCI_DMA_BIDIRECTIONAL);
717 }
718
719 kfree(ppgtt->pt_dma_addr);
720 for (i = 0; i < ppgtt->num_pd_entries; i++)
721 __free_page(ppgtt->pt_pages[i]);
722 kfree(ppgtt->pt_pages);
723 kfree(ppgtt);
724}
725
726static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
727{
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800728#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
729#define GEN6_PD_SIZE (GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE)
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700730 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100731 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -0800732 bool retried = false;
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800733 int i, ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100734
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800735 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
736 * allocator works in address space sizes, so it's multiplied by page
737 * size. We allocate at the top of the GTT to avoid fragmentation.
738 */
739 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Ben Widawskye3cc1992013-12-06 14:11:08 -0800740alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800741 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
742 &ppgtt->node, GEN6_PD_SIZE,
743 GEN6_PD_ALIGN, 0,
744 0, dev_priv->gtt.base.total,
745 DRM_MM_SEARCH_DEFAULT);
Ben Widawskye3cc1992013-12-06 14:11:08 -0800746 if (ret == -ENOSPC && !retried) {
747 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
748 GEN6_PD_SIZE, GEN6_PD_ALIGN,
749 I915_CACHE_NONE, false, true);
750 if (ret)
751 return ret;
752
753 retried = true;
754 goto alloc;
755 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800756
757 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
758 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100759
Chris Wilson08c45262013-07-30 19:04:37 +0100760 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky6670a5a2013-06-27 16:30:04 -0700761 ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
Ben Widawsky48a10382013-12-06 14:11:11 -0800762 if (IS_GEN6(dev)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800763 ppgtt->enable = gen6_ppgtt_enable;
Ben Widawsky48a10382013-12-06 14:11:11 -0800764 ppgtt->switch_mm = gen6_mm_switch;
765 } else if (IS_GEN7(dev)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800766 ppgtt->enable = gen7_ppgtt_enable;
Ben Widawsky48a10382013-12-06 14:11:11 -0800767 ppgtt->switch_mm = gen7_mm_switch;
768 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800769 BUG();
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700770 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
771 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
772 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
773 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Ben Widawsky686e1f6f2013-11-25 09:54:34 -0800774 ppgtt->base.start = 0;
775 ppgtt->base.total = GEN6_PPGTT_PD_ENTRIES * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
Daniel Vettera1e22652013-09-21 00:35:38 +0200776 ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100777 GFP_KERNEL);
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800778 if (!ppgtt->pt_pages) {
779 drm_mm_remove_node(&ppgtt->node);
Daniel Vetter3440d262013-01-24 13:49:56 -0800780 return -ENOMEM;
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800781 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100782
783 for (i = 0; i < ppgtt->num_pd_entries; i++) {
784 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
785 if (!ppgtt->pt_pages[i])
786 goto err_pt_alloc;
787 }
788
Daniel Vettera1e22652013-09-21 00:35:38 +0200789 ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800790 GFP_KERNEL);
791 if (!ppgtt->pt_dma_addr)
792 goto err_pt_alloc;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100793
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800794 for (i = 0; i < ppgtt->num_pd_entries; i++) {
795 dma_addr_t pt_addr;
Daniel Vetter211c5682012-04-10 17:29:17 +0200796
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800797 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
798 PCI_DMA_BIDIRECTIONAL);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100799
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800800 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
801 ret = -EIO;
802 goto err_pd_pin;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100803
Daniel Vetter211c5682012-04-10 17:29:17 +0200804 }
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800805 ppgtt->pt_dma_addr[i] = pt_addr;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100806 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100807
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700808 ppgtt->base.clear_range(&ppgtt->base, 0,
Ben Widawsky828c7902013-10-16 09:21:30 -0700809 ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100810
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800811 DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
812 ppgtt->node.size >> 20,
813 ppgtt->node.start / PAGE_SIZE);
814 ppgtt->pd_offset =
815 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100816
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100817 return 0;
818
819err_pd_pin:
820 if (ppgtt->pt_dma_addr) {
821 for (i--; i >= 0; i--)
822 pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
823 4096, PCI_DMA_BIDIRECTIONAL);
824 }
825err_pt_alloc:
826 kfree(ppgtt->pt_dma_addr);
827 for (i = 0; i < ppgtt->num_pd_entries; i++) {
828 if (ppgtt->pt_pages[i])
829 __free_page(ppgtt->pt_pages[i]);
830 }
831 kfree(ppgtt->pt_pages);
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800832 drm_mm_remove_node(&ppgtt->node);
Daniel Vetter3440d262013-01-24 13:49:56 -0800833
834 return ret;
835}
836
837static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
838{
839 struct drm_i915_private *dev_priv = dev->dev_private;
840 struct i915_hw_ppgtt *ppgtt;
841 int ret;
842
843 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
844 if (!ppgtt)
845 return -ENOMEM;
846
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700847 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -0800848
Ben Widawsky3ed124b2013-04-08 18:43:53 -0700849 if (INTEL_INFO(dev)->gen < 8)
850 ret = gen6_ppgtt_init(ppgtt);
Daniel Vetter8fe6bd22013-11-02 21:07:01 -0700851 else if (IS_GEN8(dev))
Ben Widawsky37aca442013-11-04 20:47:32 -0800852 ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Ben Widawsky3ed124b2013-04-08 18:43:53 -0700853 else
854 BUG();
855
Daniel Vetter3440d262013-01-24 13:49:56 -0800856 if (ret)
857 kfree(ppgtt);
Ben Widawsky93bd8642013-07-16 16:50:06 -0700858 else {
Daniel Vetter3440d262013-01-24 13:49:56 -0800859 dev_priv->mm.aliasing_ppgtt = ppgtt;
Ben Widawsky93bd8642013-07-16 16:50:06 -0700860 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
861 ppgtt->base.total);
862 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100863
864 return ret;
865}
866
867void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
868{
869 struct drm_i915_private *dev_priv = dev->dev_private;
870 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100871
872 if (!ppgtt)
873 return;
874
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700875 ppgtt->base.cleanup(&ppgtt->base);
Ben Widawsky5963cf02013-04-08 18:43:55 -0700876 dev_priv->mm.aliasing_ppgtt = NULL;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100877}
878
Ben Widawsky6f65e292013-12-06 14:10:56 -0800879static void __always_unused
880ppgtt_bind_vma(struct i915_vma *vma,
881 enum i915_cache_level cache_level,
882 u32 flags)
Daniel Vetter7bddb012012-02-09 17:15:47 +0100883{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800884 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
885
886 WARN_ON(flags);
887
888 vma->vm->insert_entries(vma->vm, vma->obj->pages, entry, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100889}
890
Ben Widawsky6f65e292013-12-06 14:10:56 -0800891static void __always_unused ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +0100892{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800893 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
894
895 vma->vm->clear_range(vma->vm,
896 entry,
897 vma->obj->base.size >> PAGE_SHIFT,
898 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100899}
900
Ben Widawskya81cc002013-01-18 12:30:31 -0800901extern int intel_iommu_gfx_mapped;
902/* Certain Gen5 chipsets require require idling the GPU before
903 * unmapping anything from the GTT when VT-d is enabled.
904 */
905static inline bool needs_idle_maps(struct drm_device *dev)
906{
907#ifdef CONFIG_INTEL_IOMMU
908 /* Query intel_iommu to see if we need the workaround. Presumably that
909 * was loaded first.
910 */
911 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
912 return true;
913#endif
914 return false;
915}
916
Ben Widawsky5c042282011-10-17 15:51:55 -0700917static bool do_idling(struct drm_i915_private *dev_priv)
918{
919 bool ret = dev_priv->mm.interruptible;
920
Ben Widawskya81cc002013-01-18 12:30:31 -0800921 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700922 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -0700923 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700924 DRM_ERROR("Couldn't idle GPU\n");
925 /* Wait a bit, in hopes it avoids the hang */
926 udelay(10);
927 }
928 }
929
930 return ret;
931}
932
933static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
934{
Ben Widawskya81cc002013-01-18 12:30:31 -0800935 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -0700936 dev_priv->mm.interruptible = interruptible;
937}
938
Ben Widawsky828c7902013-10-16 09:21:30 -0700939void i915_check_and_clear_faults(struct drm_device *dev)
940{
941 struct drm_i915_private *dev_priv = dev->dev_private;
942 struct intel_ring_buffer *ring;
943 int i;
944
945 if (INTEL_INFO(dev)->gen < 6)
946 return;
947
948 for_each_ring(ring, dev_priv, i) {
949 u32 fault_reg;
950 fault_reg = I915_READ(RING_FAULT_REG(ring));
951 if (fault_reg & RING_FAULT_VALID) {
952 DRM_DEBUG_DRIVER("Unexpected fault\n"
953 "\tAddr: 0x%08lx\\n"
954 "\tAddress space: %s\n"
955 "\tSource ID: %d\n"
956 "\tType: %d\n",
957 fault_reg & PAGE_MASK,
958 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
959 RING_FAULT_SRCID(fault_reg),
960 RING_FAULT_FAULT_TYPE(fault_reg));
961 I915_WRITE(RING_FAULT_REG(ring),
962 fault_reg & ~RING_FAULT_VALID);
963 }
964 }
965 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
966}
967
968void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
969{
970 struct drm_i915_private *dev_priv = dev->dev_private;
971
972 /* Don't bother messing with faults pre GEN6 as we have little
973 * documentation supporting that it's a good idea.
974 */
975 if (INTEL_INFO(dev)->gen < 6)
976 return;
977
978 i915_check_and_clear_faults(dev);
979
980 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
981 dev_priv->gtt.base.start / PAGE_SIZE,
982 dev_priv->gtt.base.total / PAGE_SIZE,
983 false);
984}
985
Daniel Vetter76aaf222010-11-05 22:23:30 +0100986void i915_gem_restore_gtt_mappings(struct drm_device *dev)
987{
988 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000989 struct drm_i915_gem_object *obj;
Daniel Vetter76aaf222010-11-05 22:23:30 +0100990
Ben Widawsky828c7902013-10-16 09:21:30 -0700991 i915_check_and_clear_faults(dev);
992
Chris Wilsonbee4a182011-01-21 10:54:32 +0000993 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700994 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
995 dev_priv->gtt.base.start / PAGE_SIZE,
Ben Widawsky828c7902013-10-16 09:21:30 -0700996 dev_priv->gtt.base.total / PAGE_SIZE,
997 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +0000998
Ben Widawsky35c20a62013-05-31 11:28:48 -0700999 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001000 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1001 &dev_priv->gtt.base);
1002 if (!vma)
1003 continue;
1004
Chris Wilson2c225692013-08-09 12:26:45 +01001005 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001006 /* The bind_vma code tries to be smart about tracking mappings.
1007 * Unfortunately above, we've just wiped out the mappings
1008 * without telling our object about it. So we need to fake it.
1009 */
1010 obj->has_global_gtt_mapping = 0;
1011 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001012 }
1013
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001014 i915_gem_chipset_flush(dev);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001015}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001016
Daniel Vetter74163902012-02-15 23:50:21 +01001017int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001018{
Chris Wilson9da3da62012-06-01 15:20:22 +01001019 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001020 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001021
1022 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1023 obj->pages->sgl, obj->pages->nents,
1024 PCI_DMA_BIDIRECTIONAL))
1025 return -ENOSPC;
1026
1027 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001028}
1029
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001030static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
1031{
1032#ifdef writeq
1033 writeq(pte, addr);
1034#else
1035 iowrite32((u32)pte, addr);
1036 iowrite32(pte >> 32, addr + 4);
1037#endif
1038}
1039
1040static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1041 struct sg_table *st,
1042 unsigned int first_entry,
1043 enum i915_cache_level level)
1044{
1045 struct drm_i915_private *dev_priv = vm->dev->dev_private;
1046 gen8_gtt_pte_t __iomem *gtt_entries =
1047 (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1048 int i = 0;
1049 struct sg_page_iter sg_iter;
1050 dma_addr_t addr;
1051
1052 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1053 addr = sg_dma_address(sg_iter.sg) +
1054 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1055 gen8_set_pte(&gtt_entries[i],
1056 gen8_pte_encode(addr, level, true));
1057 i++;
1058 }
1059
1060 /*
1061 * XXX: This serves as a posting read to make sure that the PTE has
1062 * actually been updated. There is some concern that even though
1063 * registers and PTEs are within the same BAR that they are potentially
1064 * of NUMA access patterns. Therefore, even with the way we assume
1065 * hardware should work, we must keep this posting read for paranoia.
1066 */
1067 if (i != 0)
1068 WARN_ON(readq(&gtt_entries[i-1])
1069 != gen8_pte_encode(addr, level, true));
1070
1071#if 0 /* TODO: Still needed on GEN8? */
1072 /* This next bit makes the above posting read even more important. We
1073 * want to flush the TLBs only after we're certain all the PTE updates
1074 * have finished.
1075 */
1076 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1077 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1078#endif
1079}
1080
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001081/*
1082 * Binds an object into the global gtt with the specified cache level. The object
1083 * will be accessible to the GPU via commands whose operands reference offsets
1084 * within the global GTT as well as accessible by the GPU through the GMADR
1085 * mapped BAR (dev_priv->mm.gtt->gtt).
1086 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001087static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001088 struct sg_table *st,
1089 unsigned int first_entry,
1090 enum i915_cache_level level)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001091{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001092 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001093 gen6_gtt_pte_t __iomem *gtt_entries =
1094 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001095 int i = 0;
1096 struct sg_page_iter sg_iter;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001097 dma_addr_t addr;
1098
Imre Deak6e995e22013-02-18 19:28:04 +02001099 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001100 addr = sg_page_iter_dma_address(&sg_iter);
Ben Widawskyb35b3802013-10-16 09:18:21 -07001101 iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001102 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001103 }
1104
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001105 /* XXX: This serves as a posting read to make sure that the PTE has
1106 * actually been updated. There is some concern that even though
1107 * registers and PTEs are within the same BAR that they are potentially
1108 * of NUMA access patterns. Therefore, even with the way we assume
1109 * hardware should work, we must keep this posting read for paranoia.
1110 */
1111 if (i != 0)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001112 WARN_ON(readl(&gtt_entries[i-1]) !=
Ben Widawskyb35b3802013-10-16 09:18:21 -07001113 vm->pte_encode(addr, level, true));
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001114
1115 /* This next bit makes the above posting read even more important. We
1116 * want to flush the TLBs only after we're certain all the PTE updates
1117 * have finished.
1118 */
1119 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1120 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001121}
1122
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001123static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1124 unsigned int first_entry,
1125 unsigned int num_entries,
1126 bool use_scratch)
1127{
1128 struct drm_i915_private *dev_priv = vm->dev->dev_private;
1129 gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
1130 (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1131 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1132 int i;
1133
1134 if (WARN(num_entries > max_entries,
1135 "First entry = %d; Num entries = %d (max=%d)\n",
1136 first_entry, num_entries, max_entries))
1137 num_entries = max_entries;
1138
1139 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1140 I915_CACHE_LLC,
1141 use_scratch);
1142 for (i = 0; i < num_entries; i++)
1143 gen8_set_pte(&gtt_base[i], scratch_pte);
1144 readl(gtt_base);
1145}
1146
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001147static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001148 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -07001149 unsigned int num_entries,
1150 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001151{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001152 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001153 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
1154 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001155 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001156 int i;
1157
1158 if (WARN(num_entries > max_entries,
1159 "First entry = %d; Num entries = %d (max=%d)\n",
1160 first_entry, num_entries, max_entries))
1161 num_entries = max_entries;
1162
Ben Widawsky828c7902013-10-16 09:21:30 -07001163 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);
1164
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001165 for (i = 0; i < num_entries; i++)
1166 iowrite32(scratch_pte, &gtt_base[i]);
1167 readl(gtt_base);
1168}
1169
Ben Widawsky6f65e292013-12-06 14:10:56 -08001170
1171static void i915_ggtt_bind_vma(struct i915_vma *vma,
1172 enum i915_cache_level cache_level,
1173 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001174{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001175 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001176 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1177 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1178
Ben Widawsky6f65e292013-12-06 14:10:56 -08001179 BUG_ON(!i915_is_ggtt(vma->vm));
1180 intel_gtt_insert_sg_entries(vma->obj->pages, entry, flags);
1181 vma->obj->has_global_gtt_mapping = 1;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001182}
1183
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001184static void i915_ggtt_clear_range(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001185 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -07001186 unsigned int num_entries,
1187 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001188{
1189 intel_gtt_clear_range(first_entry, num_entries);
1190}
1191
Ben Widawsky6f65e292013-12-06 14:10:56 -08001192static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001193{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001194 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1195 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001196
Ben Widawsky6f65e292013-12-06 14:10:56 -08001197 BUG_ON(!i915_is_ggtt(vma->vm));
1198 vma->obj->has_global_gtt_mapping = 0;
1199 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001200}
1201
Ben Widawsky6f65e292013-12-06 14:10:56 -08001202static void ggtt_bind_vma(struct i915_vma *vma,
1203 enum i915_cache_level cache_level,
1204 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001205{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001206 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001207 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001208 struct drm_i915_gem_object *obj = vma->obj;
1209 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001210
Ben Widawsky6f65e292013-12-06 14:10:56 -08001211 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1212 * or we have a global mapping already but the cacheability flags have
1213 * changed, set the global PTEs.
1214 *
1215 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1216 * instead if none of the above hold true.
1217 *
1218 * NB: A global mapping should only be needed for special regions like
1219 * "gtt mappable", SNB errata, or if specified via special execbuf
1220 * flags. At all other times, the GPU will use the aliasing PPGTT.
1221 */
1222 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1223 if (!obj->has_global_gtt_mapping ||
1224 (cache_level != obj->cache_level)) {
1225 vma->vm->insert_entries(vma->vm, obj->pages, entry,
1226 cache_level);
1227 obj->has_global_gtt_mapping = 1;
1228 }
1229 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001230
Ben Widawsky6f65e292013-12-06 14:10:56 -08001231 if (dev_priv->mm.aliasing_ppgtt &&
1232 (!obj->has_aliasing_ppgtt_mapping ||
1233 (cache_level != obj->cache_level))) {
1234 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1235 appgtt->base.insert_entries(&appgtt->base,
1236 vma->obj->pages, entry, cache_level);
1237 vma->obj->has_aliasing_ppgtt_mapping = 1;
1238 }
1239}
1240
1241static void ggtt_unbind_vma(struct i915_vma *vma)
1242{
1243 struct drm_device *dev = vma->vm->dev;
1244 struct drm_i915_private *dev_priv = dev->dev_private;
1245 struct drm_i915_gem_object *obj = vma->obj;
1246 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1247
1248 if (obj->has_global_gtt_mapping) {
1249 vma->vm->clear_range(vma->vm, entry,
1250 vma->obj->base.size >> PAGE_SHIFT,
1251 true);
1252 obj->has_global_gtt_mapping = 0;
1253 }
1254
1255 if (obj->has_aliasing_ppgtt_mapping) {
1256 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1257 appgtt->base.clear_range(&appgtt->base,
1258 entry,
1259 obj->base.size >> PAGE_SHIFT,
1260 true);
1261 obj->has_aliasing_ppgtt_mapping = 0;
1262 }
Daniel Vetter74163902012-02-15 23:50:21 +01001263}
1264
1265void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1266{
Ben Widawsky5c042282011-10-17 15:51:55 -07001267 struct drm_device *dev = obj->base.dev;
1268 struct drm_i915_private *dev_priv = dev->dev_private;
1269 bool interruptible;
1270
1271 interruptible = do_idling(dev_priv);
1272
Chris Wilson9da3da62012-06-01 15:20:22 +01001273 if (!obj->has_dma_mapping)
1274 dma_unmap_sg(&dev->pdev->dev,
1275 obj->pages->sgl, obj->pages->nents,
1276 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001277
1278 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001279}
Daniel Vetter644ec022012-03-26 09:45:40 +02001280
Chris Wilson42d6ab42012-07-26 11:49:32 +01001281static void i915_gtt_color_adjust(struct drm_mm_node *node,
1282 unsigned long color,
1283 unsigned long *start,
1284 unsigned long *end)
1285{
1286 if (node->color != color)
1287 *start += 4096;
1288
1289 if (!list_empty(&node->node_list)) {
1290 node = list_entry(node->node_list.next,
1291 struct drm_mm_node,
1292 node_list);
1293 if (node->allocated && node->color != color)
1294 *end -= 4096;
1295 }
1296}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001297
Ben Widawskyd7e50082012-12-18 10:31:25 -08001298void i915_gem_setup_global_gtt(struct drm_device *dev,
1299 unsigned long start,
1300 unsigned long mappable_end,
1301 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001302{
Ben Widawskye78891c2013-01-25 16:41:04 -08001303 /* Let GEM Manage all of the aperture.
1304 *
1305 * However, leave one page at the end still bound to the scratch page.
1306 * There are a number of places where the hardware apparently prefetches
1307 * past the end of the object, and we've seen multiple hangs with the
1308 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1309 * aperture. One page should be enough to keep any prefetching inside
1310 * of the aperture.
1311 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001312 struct drm_i915_private *dev_priv = dev->dev_private;
1313 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001314 struct drm_mm_node *entry;
1315 struct drm_i915_gem_object *obj;
1316 unsigned long hole_start, hole_end;
Daniel Vetter644ec022012-03-26 09:45:40 +02001317
Ben Widawsky35451cb2013-01-17 12:45:13 -08001318 BUG_ON(mappable_end > end);
1319
Chris Wilsoned2f3452012-11-15 11:32:19 +00001320 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07001321 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Chris Wilson42d6ab42012-07-26 11:49:32 +01001322 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07001323 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02001324
Chris Wilsoned2f3452012-11-15 11:32:19 +00001325 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001326 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07001327 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001328 int ret;
Ben Widawskyedd41a82013-07-05 14:41:05 -07001329 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001330 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001331
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001332 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07001333 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001334 if (ret)
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001335 DRM_DEBUG_KMS("Reservation failed\n");
Chris Wilsoned2f3452012-11-15 11:32:19 +00001336 obj->has_global_gtt_mapping = 1;
1337 }
1338
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001339 dev_priv->gtt.base.start = start;
1340 dev_priv->gtt.base.total = end - start;
Daniel Vetter644ec022012-03-26 09:45:40 +02001341
Chris Wilsoned2f3452012-11-15 11:32:19 +00001342 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07001343 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001344 const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001345 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1346 hole_start, hole_end);
Ben Widawsky828c7902013-10-16 09:21:30 -07001347 ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001348 }
1349
1350 /* And finally clear the reserved guard page */
Ben Widawsky828c7902013-10-16 09:21:30 -07001351 ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1, true);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001352}
1353
Ben Widawskyd7e50082012-12-18 10:31:25 -08001354static bool
1355intel_enable_ppgtt(struct drm_device *dev)
1356{
1357 if (i915_enable_ppgtt >= 0)
1358 return i915_enable_ppgtt;
1359
1360#ifdef CONFIG_INTEL_IOMMU
1361 /* Disable ppgtt on SNB if VT-d is on. */
1362 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
1363 return false;
1364#endif
1365
1366 return true;
1367}
1368
1369void i915_gem_init_global_gtt(struct drm_device *dev)
1370{
1371 struct drm_i915_private *dev_priv = dev->dev_private;
1372 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001373
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001374 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08001375 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001376
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001377 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001378 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
Ben Widawskye78891c2013-01-25 16:41:04 -08001379 int ret;
Ben Widawsky3eb1c002013-04-08 18:43:52 -07001380
Ben Widawskyd7e50082012-12-18 10:31:25 -08001381 ret = i915_gem_init_aliasing_ppgtt(dev);
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001382 if (ret)
1383 DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001384 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001385}
1386
1387static int setup_scratch_page(struct drm_device *dev)
1388{
1389 struct drm_i915_private *dev_priv = dev->dev_private;
1390 struct page *page;
1391 dma_addr_t dma_addr;
1392
1393 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
1394 if (page == NULL)
1395 return -ENOMEM;
1396 get_page(page);
1397 set_pages_uc(page, 1);
1398
1399#ifdef CONFIG_INTEL_IOMMU
1400 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
1401 PCI_DMA_BIDIRECTIONAL);
1402 if (pci_dma_mapping_error(dev->pdev, dma_addr))
1403 return -EINVAL;
1404#else
1405 dma_addr = page_to_phys(page);
1406#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001407 dev_priv->gtt.base.scratch.page = page;
1408 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001409
1410 return 0;
1411}
1412
1413static void teardown_scratch_page(struct drm_device *dev)
1414{
1415 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001416 struct page *page = dev_priv->gtt.base.scratch.page;
1417
1418 set_pages_wb(page, 1);
1419 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001420 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001421 put_page(page);
1422 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001423}
1424
1425static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
1426{
1427 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
1428 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
1429 return snb_gmch_ctl << 20;
1430}
1431
Ben Widawsky9459d252013-11-03 16:53:55 -08001432static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
1433{
1434 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
1435 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
1436 if (bdw_gmch_ctl)
1437 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky3a2ffb62013-11-07 21:40:51 -08001438 if (bdw_gmch_ctl > 4) {
1439 WARN_ON(!i915_preliminary_hw_support);
1440 return 4<<20;
1441 }
1442
Ben Widawsky9459d252013-11-03 16:53:55 -08001443 return bdw_gmch_ctl << 20;
1444}
1445
Ben Widawskybaa09f52013-01-24 13:49:57 -08001446static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001447{
1448 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
1449 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
1450 return snb_gmch_ctl << 25; /* 32 MB units */
1451}
1452
Ben Widawsky9459d252013-11-03 16:53:55 -08001453static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
1454{
1455 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1456 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
1457 return bdw_gmch_ctl << 25; /* 32 MB units */
1458}
1459
Ben Widawsky63340132013-11-04 19:32:22 -08001460static int ggtt_probe_common(struct drm_device *dev,
1461 size_t gtt_size)
1462{
1463 struct drm_i915_private *dev_priv = dev->dev_private;
1464 phys_addr_t gtt_bus_addr;
1465 int ret;
1466
1467 /* For Modern GENs the PTEs and register space are split in the BAR */
1468 gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
1469 (pci_resource_len(dev->pdev, 0) / 2);
1470
1471 dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
1472 if (!dev_priv->gtt.gsm) {
1473 DRM_ERROR("Failed to map the gtt page table\n");
1474 return -ENOMEM;
1475 }
1476
1477 ret = setup_scratch_page(dev);
1478 if (ret) {
1479 DRM_ERROR("Scratch setup failed\n");
1480 /* iounmap will also get called at remove, but meh */
1481 iounmap(dev_priv->gtt.gsm);
1482 }
1483
1484 return ret;
1485}
1486
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001487/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
1488 * bits. When using advanced contexts each context stores its own PAT, but
1489 * writing this data shouldn't be harmful even in those cases. */
1490static void gen8_setup_private_ppat(struct drm_i915_private *dev_priv)
1491{
1492#define GEN8_PPAT_UC (0<<0)
1493#define GEN8_PPAT_WC (1<<0)
1494#define GEN8_PPAT_WT (2<<0)
1495#define GEN8_PPAT_WB (3<<0)
1496#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
1497/* FIXME(BDW): Bspec is completely confused about cache control bits. */
1498#define GEN8_PPAT_LLC (1<<2)
1499#define GEN8_PPAT_LLCELLC (2<<2)
1500#define GEN8_PPAT_LLCeLLC (3<<2)
1501#define GEN8_PPAT_AGE(x) (x<<4)
1502#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
1503 uint64_t pat;
1504
1505 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
1506 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
1507 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
1508 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
1509 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
1510 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
1511 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
1512 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
1513
1514 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
1515 * write would work. */
1516 I915_WRITE(GEN8_PRIVATE_PAT, pat);
1517 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
1518}
1519
Ben Widawsky63340132013-11-04 19:32:22 -08001520static int gen8_gmch_probe(struct drm_device *dev,
1521 size_t *gtt_total,
1522 size_t *stolen,
1523 phys_addr_t *mappable_base,
1524 unsigned long *mappable_end)
1525{
1526 struct drm_i915_private *dev_priv = dev->dev_private;
1527 unsigned int gtt_size;
1528 u16 snb_gmch_ctl;
1529 int ret;
1530
1531 /* TODO: We're not aware of mappable constraints on gen8 yet */
1532 *mappable_base = pci_resource_start(dev->pdev, 2);
1533 *mappable_end = pci_resource_len(dev->pdev, 2);
1534
1535 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
1536 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
1537
1538 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
1539
1540 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
1541
1542 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskyd31eb102013-11-02 21:07:17 -07001543 *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08001544
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001545 gen8_setup_private_ppat(dev_priv);
1546
Ben Widawsky63340132013-11-04 19:32:22 -08001547 ret = ggtt_probe_common(dev, gtt_size);
1548
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001549 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
1550 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08001551
1552 return ret;
1553}
1554
Ben Widawskybaa09f52013-01-24 13:49:57 -08001555static int gen6_gmch_probe(struct drm_device *dev,
1556 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08001557 size_t *stolen,
1558 phys_addr_t *mappable_base,
1559 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001560{
1561 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001562 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001563 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001564 int ret;
1565
Ben Widawsky41907dd2013-02-08 11:32:47 -08001566 *mappable_base = pci_resource_start(dev->pdev, 2);
1567 *mappable_end = pci_resource_len(dev->pdev, 2);
1568
Ben Widawskybaa09f52013-01-24 13:49:57 -08001569 /* 64/512MB is the current min/max we actually know of, but this is just
1570 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001571 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08001572 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08001573 DRM_ERROR("Unknown GMADR size (%lx)\n",
1574 dev_priv->gtt.mappable_end);
1575 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001576 }
1577
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001578 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
1579 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08001580 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001581
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07001582 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001583
Ben Widawsky63340132013-11-04 19:32:22 -08001584 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001585 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
1586
Ben Widawsky63340132013-11-04 19:32:22 -08001587 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001588
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001589 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
1590 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001591
1592 return ret;
1593}
1594
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001595static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001596{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001597
1598 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08001599
1600 drm_mm_takedown(&vm->mm);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001601 iounmap(gtt->gsm);
1602 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001603}
1604
1605static int i915_gmch_probe(struct drm_device *dev,
1606 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08001607 size_t *stolen,
1608 phys_addr_t *mappable_base,
1609 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001610{
1611 struct drm_i915_private *dev_priv = dev->dev_private;
1612 int ret;
1613
Ben Widawskybaa09f52013-01-24 13:49:57 -08001614 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
1615 if (!ret) {
1616 DRM_ERROR("failed to set up gmch\n");
1617 return -EIO;
1618 }
1619
Ben Widawsky41907dd2013-02-08 11:32:47 -08001620 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001621
1622 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001623 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001624
1625 return 0;
1626}
1627
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001628static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001629{
1630 intel_gmch_remove();
1631}
1632
1633int i915_gem_gtt_init(struct drm_device *dev)
1634{
1635 struct drm_i915_private *dev_priv = dev->dev_private;
1636 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001637 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001638
Ben Widawskybaa09f52013-01-24 13:49:57 -08001639 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001640 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001641 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08001642 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001643 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001644 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07001645 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001646 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07001647 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001648 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001649 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001650 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01001651 else if (INTEL_INFO(dev)->gen >= 7)
1652 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001653 else
Chris Wilson350ec882013-08-06 13:17:02 +01001654 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08001655 } else {
1656 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
1657 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001658 }
1659
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001660 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001661 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08001662 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001663 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001664
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001665 gtt->base.dev = dev;
1666
Ben Widawskybaa09f52013-01-24 13:49:57 -08001667 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001668 DRM_INFO("Memory usable by graphics device = %zdM\n",
1669 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001670 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
1671 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001672
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001673 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02001674}
Ben Widawsky6f65e292013-12-06 14:10:56 -08001675
1676static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
1677 struct i915_address_space *vm)
1678{
1679 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
1680 if (vma == NULL)
1681 return ERR_PTR(-ENOMEM);
1682
1683 INIT_LIST_HEAD(&vma->vma_link);
1684 INIT_LIST_HEAD(&vma->mm_list);
1685 INIT_LIST_HEAD(&vma->exec_list);
1686 vma->vm = vm;
1687 vma->obj = obj;
1688
1689 switch (INTEL_INFO(vm->dev)->gen) {
1690 case 8:
1691 case 7:
1692 case 6:
1693 vma->unbind_vma = ggtt_unbind_vma;
1694 vma->bind_vma = ggtt_bind_vma;
1695 break;
1696 case 5:
1697 case 4:
1698 case 3:
1699 case 2:
1700 BUG_ON(!i915_is_ggtt(vm));
1701 vma->unbind_vma = i915_ggtt_unbind_vma;
1702 vma->bind_vma = i915_ggtt_bind_vma;
1703 break;
1704 default:
1705 BUG();
1706 }
1707
1708 /* Keep GGTT vmas first to make debug easier */
1709 if (i915_is_ggtt(vm))
1710 list_add(&vma->vma_link, &obj->vma_list);
1711 else
1712 list_add_tail(&vma->vma_link, &obj->vma_list);
1713
1714 return vma;
1715}
1716
1717struct i915_vma *
1718i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
1719 struct i915_address_space *vm)
1720{
1721 struct i915_vma *vma;
1722
1723 vma = i915_gem_obj_to_vma(obj, vm);
1724 if (!vma)
1725 vma = __i915_gem_vma_create(obj, vm);
1726
1727 return vma;
1728}