Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | comment "Processor Type" |
| 2 | |
| 3 | config CPU_32 |
| 4 | bool |
| 5 | default y |
| 6 | |
| 7 | # Select CPU types depending on the architecture selected. This selects |
| 8 | # which CPUs we support in the kernel image, and the compiler instruction |
| 9 | # optimiser behaviour. |
| 10 | |
| 11 | # ARM610 |
| 12 | config CPU_ARM610 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 13 | bool "Support ARM610 processor" if ARCH_RPC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | select CPU_32v3 |
| 15 | select CPU_CACHE_V3 |
| 16 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 17 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 18 | select CPU_COPY_V3 if MMU |
| 19 | select CPU_TLB_V3 if MMU |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 20 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | help |
| 22 | The ARM610 is the successor to the ARM3 processor |
| 23 | and was produced by VLSI Technology Inc. |
| 24 | |
| 25 | Say Y if you want support for the ARM610 processor. |
| 26 | Otherwise, say N. |
| 27 | |
Hyok S. Choi | 07e0da7 | 2006-09-26 17:37:36 +0900 | [diff] [blame] | 28 | # ARM7TDMI |
| 29 | config CPU_ARM7TDMI |
| 30 | bool "Support ARM7TDMI processor" |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 31 | depends on !MMU |
Hyok S. Choi | 07e0da7 | 2006-09-26 17:37:36 +0900 | [diff] [blame] | 32 | select CPU_32v4T |
| 33 | select CPU_ABRT_LV4T |
Catalin Marinas | 4a1fd55 | 2008-04-21 18:42:04 +0100 | [diff] [blame] | 34 | select CPU_PABRT_NOIFAR |
Hyok S. Choi | 07e0da7 | 2006-09-26 17:37:36 +0900 | [diff] [blame] | 35 | select CPU_CACHE_V4 |
| 36 | help |
| 37 | A 32-bit RISC microprocessor based on the ARM7 processor core |
| 38 | which has no memory control unit and cache. |
| 39 | |
| 40 | Say Y if you want support for the ARM7TDMI processor. |
| 41 | Otherwise, say N. |
| 42 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | # ARM710 |
| 44 | config CPU_ARM710 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 45 | bool "Support ARM710 processor" if ARCH_RPC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | select CPU_32v3 |
| 47 | select CPU_CACHE_V3 |
| 48 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 49 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 50 | select CPU_COPY_V3 if MMU |
| 51 | select CPU_TLB_V3 if MMU |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 52 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | help |
| 54 | A 32-bit RISC microprocessor based on the ARM7 processor core |
| 55 | designed by Advanced RISC Machines Ltd. The ARM710 is the |
| 56 | successor to the ARM610 processor. It was released in |
| 57 | July 1994 by VLSI Technology Inc. |
| 58 | |
| 59 | Say Y if you want support for the ARM710 processor. |
| 60 | Otherwise, say N. |
| 61 | |
| 62 | # ARM720T |
| 63 | config CPU_ARM720T |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 64 | bool "Support ARM720T processor" if ARCH_INTEGRATOR |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 65 | select CPU_32v4T |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | select CPU_ABRT_LV4T |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 67 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | select CPU_CACHE_V4 |
| 69 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 70 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 71 | select CPU_COPY_V4WT if MMU |
| 72 | select CPU_TLB_V4WT if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | help |
| 74 | A 32-bit RISC processor with 8kByte Cache, Write Buffer and |
| 75 | MMU built around an ARM7TDMI core. |
| 76 | |
| 77 | Say Y if you want support for the ARM720T processor. |
| 78 | Otherwise, say N. |
| 79 | |
Hyok S. Choi | b731c31 | 2006-09-26 17:37:50 +0900 | [diff] [blame] | 80 | # ARM740T |
| 81 | config CPU_ARM740T |
| 82 | bool "Support ARM740T processor" if ARCH_INTEGRATOR |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 83 | depends on !MMU |
Hyok S. Choi | b731c31 | 2006-09-26 17:37:50 +0900 | [diff] [blame] | 84 | select CPU_32v4T |
| 85 | select CPU_ABRT_LV4T |
Catalin Marinas | 4a1fd55 | 2008-04-21 18:42:04 +0100 | [diff] [blame] | 86 | select CPU_PABRT_NOIFAR |
Hyok S. Choi | b731c31 | 2006-09-26 17:37:50 +0900 | [diff] [blame] | 87 | select CPU_CACHE_V3 # although the core is v4t |
| 88 | select CPU_CP15_MPU |
| 89 | help |
| 90 | A 32-bit RISC processor with 8KB cache or 4KB variants, |
| 91 | write buffer and MPU(Protection Unit) built around |
| 92 | an ARM7TDMI core. |
| 93 | |
| 94 | Say Y if you want support for the ARM740T processor. |
| 95 | Otherwise, say N. |
| 96 | |
Hyok S. Choi | 43f5f01 | 2006-09-26 17:38:05 +0900 | [diff] [blame] | 97 | # ARM9TDMI |
| 98 | config CPU_ARM9TDMI |
| 99 | bool "Support ARM9TDMI processor" |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 100 | depends on !MMU |
Hyok S. Choi | 43f5f01 | 2006-09-26 17:38:05 +0900 | [diff] [blame] | 101 | select CPU_32v4T |
Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 102 | select CPU_ABRT_NOMMU |
Catalin Marinas | 4a1fd55 | 2008-04-21 18:42:04 +0100 | [diff] [blame] | 103 | select CPU_PABRT_NOIFAR |
Hyok S. Choi | 43f5f01 | 2006-09-26 17:38:05 +0900 | [diff] [blame] | 104 | select CPU_CACHE_V4 |
| 105 | help |
| 106 | A 32-bit RISC microprocessor based on the ARM9 processor core |
| 107 | which has no memory control unit and cache. |
| 108 | |
| 109 | Say Y if you want support for the ARM9TDMI processor. |
| 110 | Otherwise, say N. |
| 111 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | # ARM920T |
| 113 | config CPU_ARM920T |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 114 | bool "Support ARM920T processor" if ARCH_INTEGRATOR |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 115 | select CPU_32v4T |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | select CPU_ABRT_EV4T |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 117 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | select CPU_CACHE_V4WT |
| 119 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 120 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 121 | select CPU_COPY_V4WB if MMU |
| 122 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 123 | help |
| 124 | The ARM920T is licensed to be produced by numerous vendors, |
| 125 | and is used in the Maverick EP9312 and the Samsung S3C2410. |
| 126 | |
| 127 | More information on the Maverick EP9312 at |
| 128 | <http://linuxdevices.com/products/PD2382866068.html>. |
| 129 | |
| 130 | Say Y if you want support for the ARM920T processor. |
| 131 | Otherwise, say N. |
| 132 | |
| 133 | # ARM922T |
| 134 | config CPU_ARM922T |
| 135 | bool "Support ARM922T processor" if ARCH_INTEGRATOR |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 136 | select CPU_32v4T |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 | select CPU_ABRT_EV4T |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 138 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | select CPU_CACHE_V4WT |
| 140 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 141 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 142 | select CPU_COPY_V4WB if MMU |
| 143 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 144 | help |
| 145 | The ARM922T is a version of the ARM920T, but with smaller |
| 146 | instruction and data caches. It is used in Altera's |
Andrew Victor | c53c9cf | 2007-05-11 21:01:28 +0100 | [diff] [blame] | 147 | Excalibur XA device family and Micrel's KS8695 Centaur. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 | |
| 149 | Say Y if you want support for the ARM922T processor. |
| 150 | Otherwise, say N. |
| 151 | |
| 152 | # ARM925T |
| 153 | config CPU_ARM925T |
Tony Lindgren | b288f75 | 2005-07-10 19:58:08 +0100 | [diff] [blame] | 154 | bool "Support ARM925T processor" if ARCH_OMAP1 |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 155 | select CPU_32v4T |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | select CPU_ABRT_EV4T |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 157 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | select CPU_CACHE_V4WT |
| 159 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 160 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 161 | select CPU_COPY_V4WB if MMU |
| 162 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 163 | help |
| 164 | The ARM925T is a mix between the ARM920T and ARM926T, but with |
| 165 | different instruction and data caches. It is used in TI's OMAP |
| 166 | device family. |
| 167 | |
| 168 | Say Y if you want support for the ARM925T processor. |
| 169 | Otherwise, say N. |
| 170 | |
| 171 | # ARM926T |
| 172 | config CPU_ARM926T |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 173 | bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | select CPU_32v5 |
| 175 | select CPU_ABRT_EV5TJ |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 176 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 178 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 179 | select CPU_COPY_V4WB if MMU |
| 180 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | help |
| 182 | This is a variant of the ARM920. It has slightly different |
| 183 | instruction sequences for cache and TLB operations. Curiously, |
| 184 | there is no documentation on it at the ARM corporate website. |
| 185 | |
| 186 | Say Y if you want support for the ARM926T processor. |
| 187 | Otherwise, say N. |
| 188 | |
Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 189 | # ARM940T |
| 190 | config CPU_ARM940T |
| 191 | bool "Support ARM940T processor" if ARCH_INTEGRATOR |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 192 | depends on !MMU |
Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 193 | select CPU_32v4T |
Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 194 | select CPU_ABRT_NOMMU |
Catalin Marinas | 4a1fd55 | 2008-04-21 18:42:04 +0100 | [diff] [blame] | 195 | select CPU_PABRT_NOIFAR |
Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 196 | select CPU_CACHE_VIVT |
| 197 | select CPU_CP15_MPU |
| 198 | help |
| 199 | ARM940T is a member of the ARM9TDMI family of general- |
Matt LaPlante | 3cb2fcc | 2006-11-30 05:22:59 +0100 | [diff] [blame] | 200 | purpose microprocessors with MPU and separate 4KB |
Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 201 | instruction and 4KB data cases, each with a 4-word line |
| 202 | length. |
| 203 | |
| 204 | Say Y if you want support for the ARM940T processor. |
| 205 | Otherwise, say N. |
| 206 | |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 207 | # ARM946E-S |
| 208 | config CPU_ARM946E |
| 209 | bool "Support ARM946E-S processor" if ARCH_INTEGRATOR |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 210 | depends on !MMU |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 211 | select CPU_32v5 |
Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 212 | select CPU_ABRT_NOMMU |
Catalin Marinas | 4a1fd55 | 2008-04-21 18:42:04 +0100 | [diff] [blame] | 213 | select CPU_PABRT_NOIFAR |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 214 | select CPU_CACHE_VIVT |
| 215 | select CPU_CP15_MPU |
| 216 | help |
| 217 | ARM946E-S is a member of the ARM9E-S family of high- |
| 218 | performance, 32-bit system-on-chip processor solutions. |
| 219 | The TCM and ARMv5TE 32-bit instruction set is supported. |
| 220 | |
| 221 | Say Y if you want support for the ARM946E-S processor. |
| 222 | Otherwise, say N. |
| 223 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 224 | # ARM1020 - needs validating |
| 225 | config CPU_ARM1020 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 226 | bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | select CPU_32v5 |
| 228 | select CPU_ABRT_EV4T |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 229 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | select CPU_CACHE_V4WT |
| 231 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 232 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 233 | select CPU_COPY_V4WB if MMU |
| 234 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | help |
| 236 | The ARM1020 is the 32K cached version of the ARM10 processor, |
| 237 | with an addition of a floating-point unit. |
| 238 | |
| 239 | Say Y if you want support for the ARM1020 processor. |
| 240 | Otherwise, say N. |
| 241 | |
| 242 | # ARM1020E - needs validating |
| 243 | config CPU_ARM1020E |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 244 | bool "Support ARM1020E processor" if ARCH_INTEGRATOR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 245 | select CPU_32v5 |
| 246 | select CPU_ABRT_EV4T |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 247 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | select CPU_CACHE_V4WT |
| 249 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 250 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 251 | select CPU_COPY_V4WB if MMU |
| 252 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 253 | depends on n |
| 254 | |
| 255 | # ARM1022E |
| 256 | config CPU_ARM1022 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 257 | bool "Support ARM1022E processor" if ARCH_INTEGRATOR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 258 | select CPU_32v5 |
| 259 | select CPU_ABRT_EV4T |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 260 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 261 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 262 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 263 | select CPU_COPY_V4WB if MMU # can probably do better |
| 264 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 265 | help |
| 266 | The ARM1022E is an implementation of the ARMv5TE architecture |
| 267 | based upon the ARM10 integer core with a 16KiB L1 Harvard cache, |
| 268 | embedded trace macrocell, and a floating-point unit. |
| 269 | |
| 270 | Say Y if you want support for the ARM1022E processor. |
| 271 | Otherwise, say N. |
| 272 | |
| 273 | # ARM1026EJ-S |
| 274 | config CPU_ARM1026 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 275 | bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 276 | select CPU_32v5 |
| 277 | select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10 |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 278 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 279 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 280 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 281 | select CPU_COPY_V4WB if MMU # can probably do better |
| 282 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 283 | help |
| 284 | The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture |
| 285 | based upon the ARM10 integer core. |
| 286 | |
| 287 | Say Y if you want support for the ARM1026EJ-S processor. |
| 288 | Otherwise, say N. |
| 289 | |
| 290 | # SA110 |
| 291 | config CPU_SA110 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 292 | bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 293 | select CPU_32v3 if ARCH_RPC |
| 294 | select CPU_32v4 if !ARCH_RPC |
| 295 | select CPU_ABRT_EV4 |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 296 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | select CPU_CACHE_V4WB |
| 298 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 299 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 300 | select CPU_COPY_V4WB if MMU |
| 301 | select CPU_TLB_V4WB if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 302 | help |
| 303 | The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and |
| 304 | is available at five speeds ranging from 100 MHz to 233 MHz. |
| 305 | More information is available at |
| 306 | <http://developer.intel.com/design/strong/sa110.htm>. |
| 307 | |
| 308 | Say Y if you want support for the SA-110 processor. |
| 309 | Otherwise, say N. |
| 310 | |
| 311 | # SA1100 |
| 312 | config CPU_SA1100 |
| 313 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 | select CPU_32v4 |
| 315 | select CPU_ABRT_EV4 |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 316 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | select CPU_CACHE_V4WB |
| 318 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 319 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 320 | select CPU_TLB_V4WB if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 321 | |
| 322 | # XScale |
| 323 | config CPU_XSCALE |
| 324 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 325 | select CPU_32v5 |
| 326 | select CPU_ABRT_EV5T |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 327 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 328 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 329 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 330 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 | |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 332 | # XScale Core Version 3 |
| 333 | config CPU_XSC3 |
| 334 | bool |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 335 | select CPU_32v5 |
| 336 | select CPU_ABRT_EV5T |
Catalin Marinas | 4a1fd55 | 2008-04-21 18:42:04 +0100 | [diff] [blame] | 337 | select CPU_PABRT_NOIFAR |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 338 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 339 | select CPU_CP15_MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 340 | select CPU_TLB_V4WBI if MMU |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 341 | select IO_36 |
| 342 | |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame^] | 343 | # Marvell PJ1 (Mohawk) |
| 344 | config CPU_MOHAWK |
| 345 | bool |
| 346 | select CPU_32v5 |
| 347 | select CPU_ABRT_EV5T |
| 348 | select CPU_PABRT_NOIFAR |
| 349 | select CPU_CACHE_VIVT |
| 350 | select CPU_CP15_MMU |
| 351 | select CPU_TLB_V4WBI if MMU |
| 352 | select CPU_COPY_V4WB if MMU |
| 353 | |
Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 354 | # Feroceon |
| 355 | config CPU_FEROCEON |
| 356 | bool |
Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 357 | select CPU_32v5 |
| 358 | select CPU_ABRT_EV5T |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 359 | select CPU_PABRT_NOIFAR |
Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 360 | select CPU_CACHE_VIVT |
| 361 | select CPU_CP15_MMU |
Lennert Buytenhek | 0ed1507 | 2008-04-24 01:31:45 -0400 | [diff] [blame] | 362 | select CPU_COPY_FEROCEON if MMU |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 363 | select CPU_TLB_FEROCEON if MMU |
Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 364 | |
Tzachi Perelstein | d910a0a | 2007-11-06 10:35:40 +0200 | [diff] [blame] | 365 | config CPU_FEROCEON_OLD_ID |
| 366 | bool "Accept early Feroceon cores with an ARM926 ID" |
| 367 | depends on CPU_FEROCEON && !CPU_ARM926T |
| 368 | default y |
| 369 | help |
| 370 | This enables the usage of some old Feroceon cores |
| 371 | for which the CPU ID is equal to the ARM926 ID. |
| 372 | Relevant for Feroceon-1850 and early Feroceon-2850. |
| 373 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 374 | # ARMv6 |
| 375 | config CPU_V6 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 376 | bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 377 | select CPU_32v6 |
| 378 | select CPU_ABRT_EV6 |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 379 | select CPU_PABRT_NOIFAR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 380 | select CPU_CACHE_V6 |
| 381 | select CPU_CACHE_VIPT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 382 | select CPU_CP15_MMU |
Catalin Marinas | 7b4c965 | 2007-07-20 11:42:57 +0100 | [diff] [blame] | 383 | select CPU_HAS_ASID if MMU |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 384 | select CPU_COPY_V6 if MMU |
| 385 | select CPU_TLB_V6 if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 386 | |
Russell King | 4a5f79e | 2005-11-03 15:48:21 +0000 | [diff] [blame] | 387 | # ARMv6k |
| 388 | config CPU_32v6K |
| 389 | bool "Support ARM V6K processor extensions" if !SMP |
| 390 | depends on CPU_V6 |
Quinn Jensen | 52c543f | 2007-07-09 22:06:53 +0100 | [diff] [blame] | 391 | default y if SMP && !ARCH_MX3 |
Russell King | 4a5f79e | 2005-11-03 15:48:21 +0000 | [diff] [blame] | 392 | help |
| 393 | Say Y here if your ARMv6 processor supports the 'K' extension. |
| 394 | This enables the kernel to use some instructions not present |
| 395 | on previous processors, and as such a kernel build with this |
| 396 | enabled will not boot on processors with do not support these |
| 397 | instructions. |
| 398 | |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 399 | # ARMv7 |
| 400 | config CPU_V7 |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 401 | bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 402 | select CPU_32v6K |
| 403 | select CPU_32v7 |
| 404 | select CPU_ABRT_EV7 |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 405 | select CPU_PABRT_IFAR |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 406 | select CPU_CACHE_V7 |
| 407 | select CPU_CACHE_VIPT |
| 408 | select CPU_CP15_MMU |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 409 | select CPU_HAS_ASID if MMU |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 410 | select CPU_COPY_V6 if MMU |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 411 | select CPU_TLB_V7 if MMU |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 412 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 | # Figure out what processor architecture version we should be using. |
| 414 | # This defines the compiler instruction set which depends on the machine type. |
| 415 | config CPU_32v3 |
| 416 | bool |
Russell King | 60b6cf6 | 2006-06-19 17:36:43 +0100 | [diff] [blame] | 417 | select TLS_REG_EMUL if SMP || !MMU |
Russell King | 48fa14f | 2006-03-16 14:52:33 +0000 | [diff] [blame] | 418 | select NEEDS_SYSCALL_FOR_CMPXCHG if SMP |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 419 | |
| 420 | config CPU_32v4 |
| 421 | bool |
Russell King | 60b6cf6 | 2006-06-19 17:36:43 +0100 | [diff] [blame] | 422 | select TLS_REG_EMUL if SMP || !MMU |
Russell King | 48fa14f | 2006-03-16 14:52:33 +0000 | [diff] [blame] | 423 | select NEEDS_SYSCALL_FOR_CMPXCHG if SMP |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 424 | |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 425 | config CPU_32v4T |
| 426 | bool |
| 427 | select TLS_REG_EMUL if SMP || !MMU |
| 428 | select NEEDS_SYSCALL_FOR_CMPXCHG if SMP |
| 429 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 430 | config CPU_32v5 |
| 431 | bool |
Russell King | 60b6cf6 | 2006-06-19 17:36:43 +0100 | [diff] [blame] | 432 | select TLS_REG_EMUL if SMP || !MMU |
Russell King | 48fa14f | 2006-03-16 14:52:33 +0000 | [diff] [blame] | 433 | select NEEDS_SYSCALL_FOR_CMPXCHG if SMP |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 434 | |
| 435 | config CPU_32v6 |
| 436 | bool |
Catalin Marinas | 367afaf | 2007-07-20 11:42:51 +0100 | [diff] [blame] | 437 | select TLS_REG_EMUL if !CPU_32v6K && !MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 439 | config CPU_32v7 |
| 440 | bool |
| 441 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 442 | # The abort model |
Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 443 | config CPU_ABRT_NOMMU |
| 444 | bool |
| 445 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 446 | config CPU_ABRT_EV4 |
| 447 | bool |
| 448 | |
| 449 | config CPU_ABRT_EV4T |
| 450 | bool |
| 451 | |
| 452 | config CPU_ABRT_LV4T |
| 453 | bool |
| 454 | |
| 455 | config CPU_ABRT_EV5T |
| 456 | bool |
| 457 | |
| 458 | config CPU_ABRT_EV5TJ |
| 459 | bool |
| 460 | |
| 461 | config CPU_ABRT_EV6 |
| 462 | bool |
| 463 | |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 464 | config CPU_ABRT_EV7 |
| 465 | bool |
| 466 | |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 467 | config CPU_PABRT_IFAR |
| 468 | bool |
| 469 | |
| 470 | config CPU_PABRT_NOIFAR |
| 471 | bool |
| 472 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 473 | # The cache model |
| 474 | config CPU_CACHE_V3 |
| 475 | bool |
| 476 | |
| 477 | config CPU_CACHE_V4 |
| 478 | bool |
| 479 | |
| 480 | config CPU_CACHE_V4WT |
| 481 | bool |
| 482 | |
| 483 | config CPU_CACHE_V4WB |
| 484 | bool |
| 485 | |
| 486 | config CPU_CACHE_V6 |
| 487 | bool |
| 488 | |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 489 | config CPU_CACHE_V7 |
| 490 | bool |
| 491 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 492 | config CPU_CACHE_VIVT |
| 493 | bool |
| 494 | |
| 495 | config CPU_CACHE_VIPT |
| 496 | bool |
| 497 | |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 498 | if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 499 | # The copy-page model |
| 500 | config CPU_COPY_V3 |
| 501 | bool |
| 502 | |
| 503 | config CPU_COPY_V4WT |
| 504 | bool |
| 505 | |
| 506 | config CPU_COPY_V4WB |
| 507 | bool |
| 508 | |
Lennert Buytenhek | 0ed1507 | 2008-04-24 01:31:45 -0400 | [diff] [blame] | 509 | config CPU_COPY_FEROCEON |
| 510 | bool |
| 511 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 512 | config CPU_COPY_V6 |
| 513 | bool |
| 514 | |
| 515 | # This selects the TLB model |
| 516 | config CPU_TLB_V3 |
| 517 | bool |
| 518 | help |
| 519 | ARM Architecture Version 3 TLB. |
| 520 | |
| 521 | config CPU_TLB_V4WT |
| 522 | bool |
| 523 | help |
| 524 | ARM Architecture Version 4 TLB with writethrough cache. |
| 525 | |
| 526 | config CPU_TLB_V4WB |
| 527 | bool |
| 528 | help |
| 529 | ARM Architecture Version 4 TLB with writeback cache. |
| 530 | |
| 531 | config CPU_TLB_V4WBI |
| 532 | bool |
| 533 | help |
| 534 | ARM Architecture Version 4 TLB with writeback cache and invalidate |
| 535 | instruction cache entry. |
| 536 | |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 537 | config CPU_TLB_FEROCEON |
| 538 | bool |
| 539 | help |
| 540 | Feroceon TLB (v4wbi with non-outer-cachable page table walks). |
| 541 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 542 | config CPU_TLB_V6 |
| 543 | bool |
| 544 | |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 545 | config CPU_TLB_V7 |
| 546 | bool |
| 547 | |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 548 | endif |
| 549 | |
Russell King | 516793c | 2007-05-17 10:19:23 +0100 | [diff] [blame] | 550 | config CPU_HAS_ASID |
| 551 | bool |
| 552 | help |
| 553 | This indicates whether the CPU has the ASID register; used to |
| 554 | tag TLB and possibly cache entries. |
| 555 | |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 556 | config CPU_CP15 |
| 557 | bool |
| 558 | help |
| 559 | Processor has the CP15 register. |
| 560 | |
| 561 | config CPU_CP15_MMU |
| 562 | bool |
| 563 | select CPU_CP15 |
| 564 | help |
| 565 | Processor has the CP15 register, which has MMU related registers. |
| 566 | |
| 567 | config CPU_CP15_MPU |
| 568 | bool |
| 569 | select CPU_CP15 |
| 570 | help |
| 571 | Processor has the CP15 register, which has MPU related registers. |
| 572 | |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 573 | # |
| 574 | # CPU supports 36-bit I/O |
| 575 | # |
| 576 | config IO_36 |
| 577 | bool |
| 578 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 579 | comment "Processor Features" |
| 580 | |
| 581 | config ARM_THUMB |
| 582 | bool "Support Thumb user binaries" |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame^] | 583 | depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V7 || CPU_FEROCEON |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 584 | default y |
| 585 | help |
| 586 | Say Y if you want to include kernel support for running user space |
| 587 | Thumb binaries. |
| 588 | |
| 589 | The Thumb instruction set is a compressed form of the standard ARM |
| 590 | instruction set resulting in smaller binaries at the expense of |
| 591 | slightly less efficient code. |
| 592 | |
| 593 | If you don't know what this all is, saying Y is a safe choice. |
| 594 | |
Catalin Marinas | d7f864b | 2008-04-18 22:43:06 +0100 | [diff] [blame] | 595 | config ARM_THUMBEE |
| 596 | bool "Enable ThumbEE CPU extension" |
| 597 | depends on CPU_V7 |
| 598 | help |
| 599 | Say Y here if you have a CPU with the ThumbEE extension and code to |
| 600 | make use of it. Say N for code that can run on CPUs without ThumbEE. |
| 601 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 602 | config CPU_BIG_ENDIAN |
| 603 | bool "Build big-endian kernel" |
| 604 | depends on ARCH_SUPPORTS_BIG_ENDIAN |
| 605 | help |
| 606 | Say Y if you plan on running a kernel in big-endian mode. |
| 607 | Note that your board must be properly built and your board |
| 608 | port must properly enable any big-endian related features |
| 609 | of your chipset/board/processor. |
| 610 | |
Hyok S. Choi | 6afd6fa | 2006-09-28 21:46:34 +0900 | [diff] [blame] | 611 | config CPU_HIGH_VECTOR |
Robert P. J. Day | 6340aa6 | 2007-02-17 19:05:24 +0100 | [diff] [blame] | 612 | depends on !MMU && CPU_CP15 && !CPU_ARM740T |
Hyok S. Choi | 6afd6fa | 2006-09-28 21:46:34 +0900 | [diff] [blame] | 613 | bool "Select the High exception vector" |
| 614 | default n |
| 615 | help |
| 616 | Say Y here to select high exception vector(0xFFFF0000~). |
| 617 | The exception vector can be vary depending on the platform |
| 618 | design in nommu mode. If your platform needs to select |
| 619 | high exception vector, say Y. |
| 620 | Otherwise or if you are unsure, say N, and the low exception |
| 621 | vector (0x00000000~) will be used. |
| 622 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 623 | config CPU_ICACHE_DISABLE |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 624 | bool "Disable I-Cache (I-bit)" |
| 625 | depends on CPU_CP15 && !(CPU_ARM610 || CPU_ARM710 || CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 626 | help |
| 627 | Say Y here to disable the processor instruction cache. Unless |
| 628 | you have a reason not to or are unsure, say N. |
| 629 | |
| 630 | config CPU_DCACHE_DISABLE |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 631 | bool "Disable D-Cache (C-bit)" |
| 632 | depends on CPU_CP15 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 633 | help |
| 634 | Say Y here to disable the processor data cache. Unless |
| 635 | you have a reason not to or are unsure, say N. |
| 636 | |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 637 | config CPU_DCACHE_SIZE |
| 638 | hex |
| 639 | depends on CPU_ARM740T || CPU_ARM946E |
| 640 | default 0x00001000 if CPU_ARM740T |
| 641 | default 0x00002000 # default size for ARM946E-S |
| 642 | help |
| 643 | Some cores are synthesizable to have various sized cache. For |
| 644 | ARM946E-S case, it can vary from 0KB to 1MB. |
| 645 | To support such cache operations, it is efficient to know the size |
| 646 | before compile time. |
| 647 | If your SoC is configured to have a different size, define the value |
| 648 | here with proper conditions. |
| 649 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 650 | config CPU_DCACHE_WRITETHROUGH |
| 651 | bool "Force write through D-cache" |
Lennert Buytenhek | a7039bd | 2008-04-24 01:31:46 -0400 | [diff] [blame] | 652 | depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020) && !CPU_DCACHE_DISABLE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 653 | default y if CPU_ARM925T |
| 654 | help |
| 655 | Say Y here to use the data cache in writethrough mode. Unless you |
| 656 | specifically require this or are unsure, say N. |
| 657 | |
| 658 | config CPU_CACHE_ROUND_ROBIN |
| 659 | bool "Round robin I and D cache replacement algorithm" |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 660 | depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 661 | help |
| 662 | Say Y here to use the predictable round-robin cache replacement |
| 663 | policy. Unless you specifically require this or are unsure, say N. |
| 664 | |
| 665 | config CPU_BPREDICT_DISABLE |
| 666 | bool "Disable branch prediction" |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame^] | 667 | depends on CPU_ARM1020 || CPU_V6 || CPU_MOHAWK || CPU_XSC3 || CPU_V7 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 668 | help |
| 669 | Say Y here to disable branch prediction. If unsure, say N. |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 670 | |
Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 671 | config TLS_REG_EMUL |
| 672 | bool |
Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 673 | help |
Nicolas Pitre | 70489c8 | 2005-05-12 19:27:12 +0100 | [diff] [blame] | 674 | An SMP system using a pre-ARMv6 processor (there are apparently |
| 675 | a few prototypes like that in existence) and therefore access to |
| 676 | that required register must be emulated. |
Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 677 | |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 678 | config HAS_TLS_REG |
| 679 | bool |
Nicolas Pitre | 70489c8 | 2005-05-12 19:27:12 +0100 | [diff] [blame] | 680 | depends on !TLS_REG_EMUL |
| 681 | default y if SMP || CPU_32v7 |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 682 | help |
| 683 | This selects support for the CP15 thread register. |
Nicolas Pitre | 70489c8 | 2005-05-12 19:27:12 +0100 | [diff] [blame] | 684 | It is defined to be available on some ARMv6 processors (including |
| 685 | all SMP capable ARMv6's) or later processors. User space may |
| 686 | assume directly accessing that register and always obtain the |
| 687 | expected value only on ARMv7 and above. |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 688 | |
Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 689 | config NEEDS_SYSCALL_FOR_CMPXCHG |
| 690 | bool |
Nicolas Pitre | dcef1f6 | 2005-06-08 19:00:47 +0100 | [diff] [blame] | 691 | help |
| 692 | SMP on a pre-ARMv6 processor? Well OK then. |
| 693 | Forget about fast user space cmpxchg support. |
| 694 | It is just not possible. |
| 695 | |
Catalin Marinas | 953233d | 2007-02-05 14:48:08 +0100 | [diff] [blame] | 696 | config OUTER_CACHE |
| 697 | bool |
| 698 | default n |
Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 699 | |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 700 | config CACHE_FEROCEON_L2 |
| 701 | bool "Enable the Feroceon L2 cache controller" |
Stanislav Samsonov | 794d15b | 2008-06-22 22:45:10 +0200 | [diff] [blame] | 702 | depends on ARCH_KIRKWOOD || ARCH_MV78XX0 |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 703 | default y |
Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 704 | select OUTER_CACHE |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 705 | help |
| 706 | This option enables the Feroceon L2 cache controller. |
| 707 | |
Ronen Shitrit | 4360bb4 | 2008-09-23 15:28:10 +0300 | [diff] [blame] | 708 | config CACHE_FEROCEON_L2_WRITETHROUGH |
| 709 | bool "Force Feroceon L2 cache write through" |
| 710 | depends on CACHE_FEROCEON_L2 |
| 711 | default n |
| 712 | help |
| 713 | Say Y here to use the Feroceon L2 cache in writethrough mode. |
| 714 | Unless you specifically require this, say N for writeback mode. |
| 715 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 716 | config CACHE_L2X0 |
Catalin Marinas | ba92795 | 2008-04-18 22:43:17 +0100 | [diff] [blame] | 717 | bool "Enable the L2x0 outer cache controller" |
Jon Callan | 4c3ea37 | 2008-12-01 14:54:56 +0000 | [diff] [blame] | 718 | depends on REALVIEW_EB_ARM11MP || MACH_REALVIEW_PB11MP || MACH_REALVIEW_PB1176 || REALVIEW_EB_A9MP |
Catalin Marinas | ba92795 | 2008-04-18 22:43:17 +0100 | [diff] [blame] | 719 | default y |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 720 | select OUTER_CACHE |
Catalin Marinas | ba92795 | 2008-04-18 22:43:17 +0100 | [diff] [blame] | 721 | help |
| 722 | This option enables the L2x0 PrimeCell. |
Eric Miao | 905a09d | 2008-06-06 16:34:03 +0800 | [diff] [blame] | 723 | |
| 724 | config CACHE_XSC3L2 |
| 725 | bool "Enable the L2 cache on XScale3" |
| 726 | depends on CPU_XSC3 |
| 727 | default y |
| 728 | select OUTER_CACHE |
| 729 | help |
| 730 | This option enables the L2 cache on XScale3. |