blob: 3facdd41709c9b2be0b3342905aef3aae33fda7a [file] [log] [blame]
Gerald Schaefer6d779072008-04-28 02:13:27 -07001#ifndef _ASM_POWERPC_HUGETLB_H
2#define _ASM_POWERPC_HUGETLB_H
3
Becky Bruce41151e72011-06-28 09:54:48 +00004#ifdef CONFIG_HUGETLB_PAGE
Gerald Schaefer6d779072008-04-28 02:13:27 -07005#include <asm/page.h>
Gerald Schaefer106c9922013-04-29 15:07:23 -07006#include <asm-generic/hugetlb.h>
Gerald Schaefer6d779072008-04-28 02:13:27 -07007
Becky Bruce41151e72011-06-28 09:54:48 +00008extern struct kmem_cache *hugepte_cache;
Becky Bruce41151e72011-06-28 09:54:48 +00009
Aneesh Kumar K.Vcf9427b2013-04-28 09:37:29 +000010#ifdef CONFIG_PPC_BOOK3S_64
Aneesh Kumar K.V48483762016-04-29 23:26:25 +100011
12#include <asm/book3s/64/hugetlb-radix.h>
Aneesh Kumar K.Vcf9427b2013-04-28 09:37:29 +000013/*
14 * This should work for other subarchs too. But right now we use the
15 * new format only for 64bit book3s
16 */
17static inline pte_t *hugepd_page(hugepd_t hpd)
18{
19 BUG_ON(!hugepd_ok(hpd));
20 /*
21 * We have only four bits to encode, MMU page size
22 */
23 BUILD_BUG_ON((MMU_PAGE_COUNT - 1) > 0xf);
Paul Mackerrasc61a8842016-02-23 13:36:17 +110024 return __va(hpd.pd & HUGEPD_ADDR_MASK);
Aneesh Kumar K.Vcf9427b2013-04-28 09:37:29 +000025}
26
27static inline unsigned int hugepd_mmu_psize(hugepd_t hpd)
28{
29 return (hpd.pd & HUGEPD_SHIFT_MASK) >> 2;
30}
31
32static inline unsigned int hugepd_shift(hugepd_t hpd)
33{
34 return mmu_psize_to_shift(hugepd_mmu_psize(hpd));
35}
Aneesh Kumar K.V48483762016-04-29 23:26:25 +100036static inline void flush_hugetlb_page(struct vm_area_struct *vma,
37 unsigned long vmaddr)
38{
39 if (radix_enabled())
40 return radix__flush_hugetlb_page(vma, vmaddr);
41}
Aneesh Kumar K.Vcf9427b2013-04-28 09:37:29 +000042
Aneesh Kumar K.V48483762016-04-29 23:26:25 +100043static inline void __local_flush_hugetlb_page(struct vm_area_struct *vma,
44 unsigned long vmaddr)
45{
46 if (radix_enabled())
47 return radix__local_flush_hugetlb_page(vma, vmaddr);
48}
Aneesh Kumar K.Vcf9427b2013-04-28 09:37:29 +000049#else
50
Becky Bruce41151e72011-06-28 09:54:48 +000051static inline pte_t *hugepd_page(hugepd_t hpd)
52{
53 BUG_ON(!hugepd_ok(hpd));
Christophe Leroy4b9142862016-12-07 08:47:28 +010054#ifdef CONFIG_PPC_8xx
55 return (pte_t *)__va(hpd.pd & ~(_PMD_PAGE_MASK | _PMD_PRESENT_MASK));
56#else
Becky Bruce41151e72011-06-28 09:54:48 +000057 return (pte_t *)((hpd.pd & ~HUGEPD_SHIFT_MASK) | PD_HUGE);
Christophe Leroy4b9142862016-12-07 08:47:28 +010058#endif
Becky Bruce41151e72011-06-28 09:54:48 +000059}
60
61static inline unsigned int hugepd_shift(hugepd_t hpd)
62{
Christophe Leroy4b9142862016-12-07 08:47:28 +010063#ifdef CONFIG_PPC_8xx
64 return ((hpd.pd & _PMD_PAGE_MASK) >> 1) + 17;
65#else
Becky Bruce41151e72011-06-28 09:54:48 +000066 return hpd.pd & HUGEPD_SHIFT_MASK;
Christophe Leroy4b9142862016-12-07 08:47:28 +010067#endif
Becky Bruce41151e72011-06-28 09:54:48 +000068}
69
Aneesh Kumar K.Vcf9427b2013-04-28 09:37:29 +000070#endif /* CONFIG_PPC_BOOK3S_64 */
71
72
Aneesh Kumar K.Vb30e7592014-11-05 21:57:41 +053073static inline pte_t *hugepte_offset(hugepd_t hpd, unsigned long addr,
Becky Bruce41151e72011-06-28 09:54:48 +000074 unsigned pdshift)
75{
76 /*
Becky Bruce881fde12011-10-10 10:50:40 +000077 * On FSL BookE, we have multiple higher-level table entries that
78 * point to the same hugepte. Just use the first one since they're all
Becky Bruce41151e72011-06-28 09:54:48 +000079 * identical. So for that case, idx=0.
80 */
81 unsigned long idx = 0;
82
Aneesh Kumar K.Vb30e7592014-11-05 21:57:41 +053083 pte_t *dir = hugepd_page(hpd);
Becky Bruce881fde12011-10-10 10:50:40 +000084#ifndef CONFIG_PPC_FSL_BOOK3E
Aneesh Kumar K.Vb30e7592014-11-05 21:57:41 +053085 idx = (addr & ((1UL << pdshift) - 1)) >> hugepd_shift(hpd);
Becky Bruce41151e72011-06-28 09:54:48 +000086#endif
87
88 return dir + idx;
89}
90
David Gibson883a3e52009-10-26 19:24:31 +000091pte_t *huge_pte_offset_and_shift(struct mm_struct *mm,
92 unsigned long addr, unsigned *shift);
93
David Gibson0895ecd2009-10-26 19:24:31 +000094void flush_dcache_icache_hugepage(struct page *page);
95
Aneesh Kumar K.Vca5f1d12014-10-21 14:25:59 +110096#if defined(CONFIG_PPC_MM_SLICES)
Gerald Schaefer6d779072008-04-28 02:13:27 -070097int is_hugepage_only_range(struct mm_struct *mm, unsigned long addr,
98 unsigned long len);
Becky Bruce41151e72011-06-28 09:54:48 +000099#else
100static inline int is_hugepage_only_range(struct mm_struct *mm,
101 unsigned long addr,
102 unsigned long len)
103{
104 return 0;
105}
106#endif
107
Becky Bruced93e4d72011-11-28 14:43:33 +0000108void book3e_hugetlb_preload(struct vm_area_struct *vma, unsigned long ea,
109 pte_t pte);
Christophe Leroy4b9142862016-12-07 08:47:28 +0100110#ifdef CONFIG_PPC_8xx
111static inline void flush_hugetlb_page(struct vm_area_struct *vma,
112 unsigned long vmaddr)
113{
114 flush_tlb_page(vma, vmaddr);
115}
116#else
Becky Bruce41151e72011-06-28 09:54:48 +0000117void flush_hugetlb_page(struct vm_area_struct *vma, unsigned long vmaddr);
Christophe Leroy4b9142862016-12-07 08:47:28 +0100118#endif
Gerald Schaefer6d779072008-04-28 02:13:27 -0700119
Jan Beulich42b77722008-07-23 21:27:10 -0700120void hugetlb_free_pgd_range(struct mmu_gather *tlb, unsigned long addr,
Gerald Schaefer6d779072008-04-28 02:13:27 -0700121 unsigned long end, unsigned long floor,
122 unsigned long ceiling);
123
Gerald Schaefer6d779072008-04-28 02:13:27 -0700124/*
Mel Gorman33402892009-01-06 14:38:54 -0800125 * The version of vma_mmu_pagesize() in arch/powerpc/mm/hugetlbpage.c needs
126 * to override the version in mm/hugetlb.c
127 */
128#define vma_mmu_pagesize vma_mmu_pagesize
129
130/*
Gerald Schaefer6d779072008-04-28 02:13:27 -0700131 * If the arch doesn't supply something else, assume that hugepage
132 * size aligned regions are ok without further preparation.
133 */
Andi Kleena5516432008-07-23 21:27:41 -0700134static inline int prepare_hugepage_range(struct file *file,
135 unsigned long addr, unsigned long len)
Gerald Schaefer6d779072008-04-28 02:13:27 -0700136{
Jon Tollefson0d9ea752008-07-23 21:27:56 -0700137 struct hstate *h = hstate_file(file);
138 if (len & ~huge_page_mask(h))
Gerald Schaefer6d779072008-04-28 02:13:27 -0700139 return -EINVAL;
Jon Tollefson0d9ea752008-07-23 21:27:56 -0700140 if (addr & ~huge_page_mask(h))
Gerald Schaefer6d779072008-04-28 02:13:27 -0700141 return -EINVAL;
142 return 0;
143}
144
David Gibson0895ecd2009-10-26 19:24:31 +0000145static inline void set_huge_pte_at(struct mm_struct *mm, unsigned long addr,
146 pte_t *ptep, pte_t pte)
147{
148 set_pte_at(mm, addr, ptep, pte);
149}
150
151static inline pte_t huge_ptep_get_and_clear(struct mm_struct *mm,
152 unsigned long addr, pte_t *ptep)
153{
Becky Bruce41151e72011-06-28 09:54:48 +0000154#ifdef CONFIG_PPC64
Aneesh Kumar K.V88247e82014-02-12 09:13:36 +0530155 return __pte(pte_update(mm, addr, ptep, ~0UL, 0, 1));
Becky Bruce41151e72011-06-28 09:54:48 +0000156#else
157 return __pte(pte_update(ptep, ~0UL, 0));
158#endif
David Gibson0895ecd2009-10-26 19:24:31 +0000159}
160
Gerald Schaefer8fe627e2008-04-28 02:13:28 -0700161static inline void huge_ptep_clear_flush(struct vm_area_struct *vma,
162 unsigned long addr, pte_t *ptep)
163{
David Gibson0895ecd2009-10-26 19:24:31 +0000164 pte_t pte;
165 pte = huge_ptep_get_and_clear(vma->vm_mm, addr, ptep);
Aneesh Kumar K.V13dce032016-07-13 15:06:38 +0530166 flush_hugetlb_page(vma, addr);
Gerald Schaefer8fe627e2008-04-28 02:13:28 -0700167}
168
Gerald Schaefer7f2e9522008-04-28 02:13:29 -0700169static inline int huge_pte_none(pte_t pte)
170{
171 return pte_none(pte);
172}
173
174static inline pte_t huge_pte_wrprotect(pte_t pte)
175{
176 return pte_wrprotect(pte);
177}
178
Gerald Schaefer7f2e9522008-04-28 02:13:29 -0700179static inline int huge_ptep_set_access_flags(struct vm_area_struct *vma,
180 unsigned long addr, pte_t *ptep,
181 pte_t pte, int dirty)
182{
Becky Bruce1f6820b2011-11-29 15:10:39 +0000183#ifdef HUGETLB_NEED_PRELOAD
Becky Bruce97632e62011-10-10 10:50:37 +0000184 /*
185 * The "return 1" forces a call of update_mmu_cache, which will write a
186 * TLB entry. Without this, platforms that don't do a write of the TLB
187 * entry in the TLB miss handler asm will fault ad infinitum.
188 */
189 ptep_set_access_flags(vma, addr, ptep, pte, dirty);
190 return 1;
191#else
Gerald Schaefer7f2e9522008-04-28 02:13:29 -0700192 return ptep_set_access_flags(vma, addr, ptep, pte, dirty);
Becky Bruce97632e62011-10-10 10:50:37 +0000193#endif
Gerald Schaefer7f2e9522008-04-28 02:13:29 -0700194}
195
196static inline pte_t huge_ptep_get(pte_t *ptep)
197{
198 return *ptep;
199}
200
Will Deacon5d3a5512012-10-08 16:29:32 -0700201static inline void arch_clear_hugepage_flags(struct page *page)
202{
203}
204
Becky Bruce41151e72011-06-28 09:54:48 +0000205#else /* ! CONFIG_HUGETLB_PAGE */
Becky Bruce41151e72011-06-28 09:54:48 +0000206static inline void flush_hugetlb_page(struct vm_area_struct *vma,
207 unsigned long vmaddr)
208{
209}
Becky Brucea6146882011-10-10 10:50:43 +0000210
Aneesh Kumar K.V29409992013-06-20 14:30:16 +0530211#define hugepd_shift(x) 0
Aneesh Kumar K.Vb30e7592014-11-05 21:57:41 +0530212static inline pte_t *hugepte_offset(hugepd_t hpd, unsigned long addr,
Aneesh Kumar K.V29409992013-06-20 14:30:16 +0530213 unsigned pdshift)
214{
215 return 0;
216}
217#endif /* CONFIG_HUGETLB_PAGE */
Becky Brucea6146882011-10-10 10:50:43 +0000218
219/*
220 * FSL Book3E platforms require special gpage handling - the gpages
221 * are reserved early in the boot process by memblock instead of via
222 * the .dts as on IBM platforms.
223 */
Christophe Leroy4b9142862016-12-07 08:47:28 +0100224#if defined(CONFIG_HUGETLB_PAGE) && (defined(CONFIG_PPC_FSL_BOOK3E) || \
225 defined(CONFIG_PPC_8xx))
Becky Brucea6146882011-10-10 10:50:43 +0000226extern void __init reserve_hugetlb_gpages(void);
227#else
228static inline void reserve_hugetlb_gpages(void)
229{
230}
Becky Bruce41151e72011-06-28 09:54:48 +0000231#endif
232
Gerald Schaefer6d779072008-04-28 02:13:27 -0700233#endif /* _ASM_POWERPC_HUGETLB_H */