blob: 7e5ec34894e2b66096fcbd7f18d9f211c2614a47 [file] [log] [blame]
Shawn Guo13eed982011-09-06 15:05:25 +08001/*
Anson Huange95dddb2013-03-20 19:39:42 -04002 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Shawn Guo13eed982011-09-06 15:05:25 +08003 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Richard Zhaoa2585612012-04-24 14:19:13 +080013#include <linux/clk.h>
14#include <linux/clkdev.h>
Shawn Guo96574a62013-01-08 14:25:14 +080015#include <linux/cpu.h>
Tim Harvey4bb1d092013-10-22 21:51:28 -070016#include <linux/delay.h>
Robert Leeb9d18dc2012-05-21 17:50:30 -050017#include <linux/export.h>
Shawn Guo13eed982011-09-06 15:05:25 +080018#include <linux/init.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010019#include <linux/io.h>
Shawn Guo13eed982011-09-06 15:05:25 +080020#include <linux/irq.h>
Rob Herring0529e3152012-11-05 16:18:28 -060021#include <linux/irqchip.h>
Shawn Guo13eed982011-09-06 15:05:25 +080022#include <linux/of.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010023#include <linux/of_address.h>
Shawn Guo13eed982011-09-06 15:05:25 +080024#include <linux/of_irq.h>
25#include <linux/of_platform.h>
Nishanth Menone4db1c72013-09-19 16:03:52 -050026#include <linux/pm_opp.h>
Tim Harvey4bb1d092013-10-22 21:51:28 -070027#include <linux/pci.h>
Richard Zhao477fce42011-12-14 09:26:47 +080028#include <linux/phy.h>
Robin Holt7b6d8642013-07-08 16:01:40 -070029#include <linux/reboot.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080030#include <linux/regmap.h>
Richard Zhao477fce42011-12-14 09:26:47 +080031#include <linux/micrel_phy.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080032#include <linux/mfd/syscon.h>
Philipp Zabel6d6fc502013-06-26 15:08:49 +020033#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Shawn Guo13eed982011-09-06 15:05:25 +080034#include <asm/mach/arch.h>
Shawn Guo3e549a62013-01-17 16:37:42 +080035#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010036#include <asm/system_misc.h>
Shawn Guo13eed982011-09-06 15:05:25 +080037
Shawn Guoe3372472012-09-13 21:01:00 +080038#include "common.h"
Shawn Guoe29248c2012-09-13 21:12:50 +080039#include "cpuidle.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080040#include "hardware.h"
Robert Leeb9d18dc2012-05-21 17:50:30 -050041
Richard Zhao477fce42011-12-14 09:26:47 +080042/* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
43static int ksz9021rn_phy_fixup(struct phy_device *phydev)
44{
Arnd Bergmann9f9ba0f2012-08-16 07:42:50 +000045 if (IS_BUILTIN(CONFIG_PHYLIB)) {
Shawn Guoef441802012-05-08 21:39:33 +080046 /* min rx data delay */
Dinh Nguyendc76a1a2013-08-13 09:59:00 -050047 phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL,
48 0x8000 | MICREL_KSZ9021_RGMII_RX_DATA_PAD_SCEW);
49 phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0x0000);
Richard Zhao477fce42011-12-14 09:26:47 +080050
Shawn Guoef441802012-05-08 21:39:33 +080051 /* max rx/tx clock delay, min rx/tx control delay */
Dinh Nguyendc76a1a2013-08-13 09:59:00 -050052 phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL,
53 0x8000 | MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW);
54 phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0xf0f0);
55 phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL,
56 MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW);
Shawn Guoef441802012-05-08 21:39:33 +080057 }
Richard Zhao477fce42011-12-14 09:26:47 +080058
59 return 0;
60}
61
Sascha Hauerdbf67192013-06-20 17:34:33 +020062static void mmd_write_reg(struct phy_device *dev, int device, int reg, int val)
Richard Zhaoa2585612012-04-24 14:19:13 +080063{
Sascha Hauerdbf67192013-06-20 17:34:33 +020064 phy_write(dev, 0x0d, device);
65 phy_write(dev, 0x0e, reg);
66 phy_write(dev, 0x0d, (1 << 14) | device);
67 phy_write(dev, 0x0e, val);
Richard Zhaoa2585612012-04-24 14:19:13 +080068}
69
Sascha Hauerdbf67192013-06-20 17:34:33 +020070static int ksz9031rn_phy_fixup(struct phy_device *dev)
Richard Zhao071dea52012-04-27 15:02:59 +080071{
Sascha Hauerdbf67192013-06-20 17:34:33 +020072 /*
73 * min rx data delay, max rx/tx clock delay,
74 * min rx/tx control delay
75 */
76 mmd_write_reg(dev, 2, 4, 0);
77 mmd_write_reg(dev, 2, 5, 0);
78 mmd_write_reg(dev, 2, 8, 0x003ff);
79
80 return 0;
81}
82
Tim Harvey4bb1d092013-10-22 21:51:28 -070083/*
84 * fixup for PLX PEX8909 bridge to configure GPIO1-7 as output High
85 * as they are used for slots1-7 PERST#
86 */
87static void ventana_pciesw_early_fixup(struct pci_dev *dev)
88{
89 u32 dw;
90
91 if (!of_machine_is_compatible("gw,ventana"))
92 return;
93
94 if (dev->devfn != 0)
95 return;
96
97 pci_read_config_dword(dev, 0x62c, &dw);
98 dw |= 0xaaa8; // GPIO1-7 outputs
99 pci_write_config_dword(dev, 0x62c, dw);
100
101 pci_read_config_dword(dev, 0x644, &dw);
102 dw |= 0xfe; // GPIO1-7 output high
103 pci_write_config_dword(dev, 0x644, dw);
104
105 msleep(100);
106}
107DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8609, ventana_pciesw_early_fixup);
108DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8606, ventana_pciesw_early_fixup);
109DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8604, ventana_pciesw_early_fixup);
110
Sascha Hauer12da4842013-06-20 17:34:32 +0200111static int ar8031_phy_fixup(struct phy_device *dev)
112{
113 u16 val;
114
115 /* To enable AR8031 output a 125MHz clk from CLK_25M */
116 phy_write(dev, 0xd, 0x7);
117 phy_write(dev, 0xe, 0x8016);
118 phy_write(dev, 0xd, 0x4007);
119
120 val = phy_read(dev, 0xe);
121 val &= 0xffe3;
122 val |= 0x18;
123 phy_write(dev, 0xe, val);
124
125 /* introduce tx clock delay */
126 phy_write(dev, 0x1d, 0x5);
127 val = phy_read(dev, 0x1e);
128 val |= 0x0100;
129 phy_write(dev, 0x1e, val);
130
131 return 0;
132}
133
Sascha Hauer12da4842013-06-20 17:34:32 +0200134#define PHY_ID_AR8031 0x004dd074
135
Sascha Hauer14078292013-06-20 17:34:31 +0200136static void __init imx6q_enet_phy_init(void)
Richard Zhao071dea52012-04-27 15:02:59 +0800137{
Sascha Hauer14078292013-06-20 17:34:31 +0200138 if (IS_BUILTIN(CONFIG_PHYLIB)) {
Shawn Guoef441802012-05-08 21:39:33 +0800139 phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
Richard Zhao071dea52012-04-27 15:02:59 +0800140 ksz9021rn_phy_fixup);
Sascha Hauerdbf67192013-06-20 17:34:33 +0200141 phy_register_fixup_for_uid(PHY_ID_KSZ9031, MICREL_PHY_ID_MASK,
142 ksz9031rn_phy_fixup);
Sascha Hauer12da4842013-06-20 17:34:32 +0200143 phy_register_fixup_for_uid(PHY_ID_AR8031, 0xffffffff,
144 ar8031_phy_fixup);
Nicolin Chene7eccc72013-06-13 19:50:56 +0800145 }
Nicolin Chene7eccc72013-06-13 19:50:56 +0800146}
147
Frank Lid6e0d9f2012-10-30 18:25:22 +0000148static void __init imx6q_1588_init(void)
149{
150 struct regmap *gpr;
151
152 gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
153 if (!IS_ERR(gpr))
Philipp Zabel6d6fc502013-06-26 15:08:49 +0200154 regmap_update_bits(gpr, IOMUXC_GPR1,
155 IMX6Q_GPR1_ENET_CLK_SEL_MASK,
156 IMX6Q_GPR1_ENET_CLK_SEL_ANATOP);
Frank Lid6e0d9f2012-10-30 18:25:22 +0000157 else
158 pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");
159
160}
Richard Zhao396bf1c2012-07-12 10:25:24 +0800161
Shawn Guo13eed982011-09-06 15:05:25 +0800162static void __init imx6q_init_machine(void)
163{
Shawn Guoa2887542013-08-13 16:59:28 +0800164 struct device *parent;
165
Sebastian Hesselbarth4d9d18a2013-08-27 14:50:00 +0200166 imx_print_silicon_rev(cpu_is_imx6dl() ? "i.MX6DL" : "i.MX6Q",
Shawn Guo3f759782013-08-13 14:10:29 +0800167 imx_get_soc_revision());
Sebastian Hesselbarth4d9d18a2013-08-27 14:50:00 +0200168
Shawn Guo87a84b692013-10-06 16:47:46 +0800169 mxc_arch_reset_init_dt();
170
Shawn Guoa2887542013-08-13 16:59:28 +0800171 parent = imx_soc_device_init();
172 if (parent == NULL)
173 pr_warn("failed to initialize soc device\n");
174
Sascha Hauer14078292013-06-20 17:34:31 +0200175 imx6q_enet_phy_init();
Richard Zhao477fce42011-12-14 09:26:47 +0800176
Shawn Guoa2887542013-08-13 16:59:28 +0800177 of_platform_populate(NULL, of_default_bus_match_table, NULL, parent);
Shawn Guo13eed982011-09-06 15:05:25 +0800178
Anson Huange95dddb2013-03-20 19:39:42 -0400179 imx_anatop_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800180 imx6q_pm_init();
Frank Lid6e0d9f2012-10-30 18:25:22 +0000181 imx6q_1588_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800182}
183
Shawn Guo96574a62013-01-08 14:25:14 +0800184#define OCOTP_CFG3 0x440
185#define OCOTP_CFG3_SPEED_SHIFT 16
186#define OCOTP_CFG3_SPEED_1P2GHZ 0x3
187
188static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev)
189{
190 struct device_node *np;
191 void __iomem *base;
192 u32 val;
193
194 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
195 if (!np) {
196 pr_warn("failed to find ocotp node\n");
197 return;
198 }
199
200 base = of_iomap(np, 0);
201 if (!base) {
202 pr_warn("failed to map ocotp\n");
203 goto put_node;
204 }
205
206 val = readl_relaxed(base + OCOTP_CFG3);
207 val >>= OCOTP_CFG3_SPEED_SHIFT;
208 if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ)
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500209 if (dev_pm_opp_disable(cpu_dev, 1200000000))
Shawn Guo96574a62013-01-08 14:25:14 +0800210 pr_warn("failed to disable 1.2 GHz OPP\n");
211
212put_node:
213 of_node_put(np);
214}
215
Sudeep KarkadaNageshab494b482013-09-10 18:59:47 +0100216static void __init imx6q_opp_init(void)
Shawn Guo96574a62013-01-08 14:25:14 +0800217{
218 struct device_node *np;
Sudeep KarkadaNageshab494b482013-09-10 18:59:47 +0100219 struct device *cpu_dev = get_cpu_device(0);
Shawn Guo96574a62013-01-08 14:25:14 +0800220
Sudeep KarkadaNageshab494b482013-09-10 18:59:47 +0100221 if (!cpu_dev) {
222 pr_warn("failed to get cpu0 device\n");
223 return;
224 }
Sudeep KarkadaNageshacdc58d62013-06-17 14:58:48 +0100225 np = of_node_get(cpu_dev->of_node);
Shawn Guo96574a62013-01-08 14:25:14 +0800226 if (!np) {
227 pr_warn("failed to find cpu0 node\n");
228 return;
229 }
230
Shawn Guo96574a62013-01-08 14:25:14 +0800231 if (of_init_opp_table(cpu_dev)) {
232 pr_warn("failed to init OPP table\n");
233 goto put_node;
234 }
235
236 imx6q_opp_check_1p2ghz(cpu_dev);
237
238put_node:
239 of_node_put(np);
240}
241
Fabio Estevamf8c11b22013-03-25 09:20:44 -0300242static struct platform_device imx6q_cpufreq_pdev = {
Shawn Guo96574a62013-01-08 14:25:14 +0800243 .name = "imx6q-cpufreq",
244};
245
Robert Leeb9d18dc2012-05-21 17:50:30 -0500246static void __init imx6q_init_late(void)
247{
Shawn Guoe5f9dec2012-12-04 22:55:15 +0800248 /*
249 * WAIT mode is broken on TO 1.0 and 1.1, so there is no point
250 * to run cpuidle on them.
251 */
Shawn Guo3f759782013-08-13 14:10:29 +0800252 if (imx_get_soc_revision() > IMX_CHIP_REVISION_1_1)
Shawn Guoe5f9dec2012-12-04 22:55:15 +0800253 imx6q_cpuidle_init();
Shawn Guo96574a62013-01-08 14:25:14 +0800254
255 if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) {
Sudeep KarkadaNageshab494b482013-09-10 18:59:47 +0100256 imx6q_opp_init();
Shawn Guo96574a62013-01-08 14:25:14 +0800257 platform_device_register(&imx6q_cpufreq_pdev);
258 }
Robert Leeb9d18dc2012-05-21 17:50:30 -0500259}
260
Shawn Guo13eed982011-09-06 15:05:25 +0800261static void __init imx6q_map_io(void)
262{
Shawn Guo3e549a62013-01-17 16:37:42 +0800263 debug_ll_io_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800264 imx_scu_map_io();
Shawn Guo13eed982011-09-06 15:05:25 +0800265}
266
Shawn Guo13eed982011-09-06 15:05:25 +0800267static void __init imx6q_init_irq(void)
268{
Shawn Guof1c6f312013-08-13 14:59:43 +0800269 imx_init_revision_from_anatop();
Shawn Guoe6a07562013-07-08 21:45:20 +0800270 imx_init_l2cache();
Shawn Guo13eed982011-09-06 15:05:25 +0800271 imx_src_init();
272 imx_gpc_init();
Rob Herring0529e3152012-11-05 16:18:28 -0600273 irqchip_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800274}
275
Shawn Guo13eed982011-09-06 15:05:25 +0800276static const char *imx6q_dt_compat[] __initdata = {
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800277 "fsl,imx6dl",
Sascha Hauer3f8976d2012-02-17 12:07:00 +0100278 "fsl,imx6q",
Shawn Guo13eed982011-09-06 15:05:25 +0800279 NULL,
280};
281
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800282DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad/DualLite (Device Tree)")
Marc Zyngiere4f2d972011-09-08 13:15:22 +0100283 .smp = smp_ops(imx_smp_ops),
Shawn Guo13eed982011-09-06 15:05:25 +0800284 .map_io = imx6q_map_io,
285 .init_irq = imx6q_init_irq,
Shawn Guo13eed982011-09-06 15:05:25 +0800286 .init_machine = imx6q_init_machine,
Robert Leeb9d18dc2012-05-21 17:50:30 -0500287 .init_late = imx6q_init_late,
Shawn Guo13eed982011-09-06 15:05:25 +0800288 .dt_compat = imx6q_dt_compat,
Shawn Guo87a84b692013-10-06 16:47:46 +0800289 .restart = mxc_restart,
Shawn Guo13eed982011-09-06 15:05:25 +0800290MACHINE_END