blob: 195449db1b180d786a6211156420c3d07dbd8a3d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2001-2002 by David Brownell
David Brownell53bd6a62006-08-30 14:50:06 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
Stefan Roese6dbd6822007-05-01 09:29:37 -070024/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
Anand Gadiyar411c9402009-07-07 15:24:23 +053040/* statistics can be kept for tuning/monitoring */
Linus Torvalds1da177e2005-04-16 15:20:36 -070041struct ehci_stats {
42 /* irq usage */
43 unsigned long normal;
44 unsigned long error;
45 unsigned long reclaim;
46 unsigned long lost_iaa;
47
48 /* termination of urbs from core */
49 unsigned long complete;
50 unsigned long unlink;
51};
52
53/* ehci_hcd->lock guards shared data against other CPUs:
54 * ehci_hcd: async, reclaim, periodic (and shadow), ...
55 * usb_host_endpoint: hcpriv
56 * ehci_qh: qh_next, qtd_list
57 * ehci_qtd: qtd_list
58 *
59 * Also, hold this lock when talking to HC registers or
60 * when updating hw_* fields in shared qh/qtd/... structures.
61 */
62
63#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
64
Alan Sterne8799902011-08-18 16:31:30 -040065enum ehci_rh_state {
66 EHCI_RH_HALTED,
67 EHCI_RH_SUSPENDED,
68 EHCI_RH_RUNNING
69};
70
Linus Torvalds1da177e2005-04-16 15:20:36 -070071struct ehci_hcd { /* one per controller */
David Brownell56c1e262005-04-09 09:00:29 -070072 /* glue to PCI and HCD framework */
73 struct ehci_caps __iomem *caps;
74 struct ehci_regs __iomem *regs;
75 struct ehci_dbg_port __iomem *debug;
76
77 __u32 hcs_params; /* cached register copy */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 spinlock_t lock;
Alan Sterne8799902011-08-18 16:31:30 -040079 enum ehci_rh_state rh_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81 /* async schedule support */
82 struct ehci_qh *async;
Andiry Xu3d091a62010-11-08 17:58:35 +080083 struct ehci_qh *dummy; /* For AMD quirk use */
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 struct ehci_qh *reclaim;
Alan Stern004c1962011-07-05 12:34:05 -040085 struct ehci_qh *qh_scan_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 unsigned scanning : 1;
87
88 /* periodic schedule support */
89#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
90 unsigned periodic_size;
Stefan Roese6dbd6822007-05-01 09:29:37 -070091 __hc32 *periodic; /* hw periodic table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 dma_addr_t periodic_dma;
93 unsigned i_thresh; /* uframes HC might cache */
94
95 union ehci_shadow *pshadow; /* mirror hw periodic table */
96 int next_uframe; /* scan periodic, start here */
97 unsigned periodic_sched; /* periodic activity count */
Kirill Smelkovcc62a7e2011-07-03 20:36:57 +040098 unsigned uframe_periodic_max; /* max periodic time per uframe */
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Alan Stern0e5f2312010-04-08 16:56:37 -0400101 /* list of itds & sitds completed while clock_frame was still active */
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800102 struct list_head cached_itd_list;
Alan Stern0e5f2312010-04-08 16:56:37 -0400103 struct list_head cached_sitd_list;
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800104 unsigned clock_frame;
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 /* per root hub port */
107 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
Alan Stern383975d2007-05-04 11:52:40 -0400108
Alan Stern57e06c12007-01-16 11:59:45 -0500109 /* bit vectors (one bit per port) */
110 unsigned long bus_suspended; /* which ports were
111 already suspended at the start of a bus suspend */
112 unsigned long companion_ports; /* which ports are
113 dedicated to the companion controller */
Alan Stern383975d2007-05-04 11:52:40 -0400114 unsigned long owned_ports; /* which ports are
115 owned by the companion during a bus suspend */
Alan Sternd1f114d2008-05-20 16:58:58 -0400116 unsigned long port_c_suspend; /* which ports have
117 the change-suspend feature turned on */
Alan Sterneafe5b92008-10-06 11:25:53 -0400118 unsigned long suspended_ports; /* which ports are
119 suspended */
Alan Sterna448e4d2012-04-03 15:24:30 -0400120 unsigned long resuming_ports; /* which ports have
121 started to resume */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123 /* per-HC memory pools (could be per-bus, but ...) */
124 struct dma_pool *qh_pool; /* qh per active urb */
125 struct dma_pool *qtd_pool; /* one or more per qh */
126 struct dma_pool *itd_pool; /* itd per iso urb */
127 struct dma_pool *sitd_pool; /* sitd per split iso urb */
128
Alan Stern07d29b62007-12-11 16:05:30 -0500129 struct timer_list iaa_watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 struct timer_list watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 unsigned long actions;
Alan Stern1e12c912011-05-17 10:40:51 -0400132 unsigned periodic_stamp;
Alan Stern68335e82009-05-22 17:02:33 -0400133 unsigned random_frame;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 unsigned long next_statechange;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100135 ktime_t last_periodic_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 u32 command;
137
Kumar Gala8cd42e92006-01-20 13:57:52 -0800138 /* SILICON QUIRKS */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800139 unsigned no_selective_suspend:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -0800140 unsigned has_fsl_port_bug:1; /* FreeScale */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100141 unsigned big_endian_mmio:1;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700142 unsigned big_endian_desc:1;
Jan Anderssonc4301312011-05-03 20:11:57 +0200143 unsigned big_endian_capbase:1;
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100144 unsigned has_amcc_usb23:1;
Alek Du403dbd32009-07-13 17:30:41 +0800145 unsigned need_io_watchdog:1;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100146 unsigned broken_periodic:1;
Andiry Xuad935622011-03-01 14:57:05 +0800147 unsigned amd_pll_fix:1;
Alan Sternae68a832010-07-14 11:03:23 -0400148 unsigned fs_i_thresh:1; /* Intel iso scheduling */
Andiry Xu3d091a62010-11-08 17:58:35 +0800149 unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
Gabor Juhos2f7ac6c2011-04-13 10:54:23 +0200150 unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
Alan Stern68aa95d2011-10-12 10:39:14 -0400151 unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100152
153 /* required for usb32 quirk */
154 #define OHCI_CTRL_HCFS (3 << 6)
155 #define OHCI_USB_OPER (2 << 6)
156 #define OHCI_USB_SUSPEND (3 << 6)
157
158 #define OHCI_HCCTRL_OFFSET 0x4
159 #define OHCI_HCCTRL_LEN 0x4
160 __hc32 *ohci_hcctrl_reg;
Alek Du331ac6b2009-07-13 12:41:20 +0800161 unsigned has_hostpc:1;
Alek Du48f24972010-06-04 15:47:55 +0800162 unsigned has_lpm:1; /* support link power management */
Alek Du5a9cdf32010-06-04 15:47:56 +0800163 unsigned has_ppcd:1; /* support per-port change bits */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800164 u8 sbrn; /* packed release number */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 /* irq statistics */
167#ifdef EHCI_STATS
168 struct ehci_stats stats;
169# define COUNT(x) do { (x)++; } while (0)
170#else
171# define COUNT(x) do {} while (0)
172#endif
Tony Jones694cc202007-09-11 14:07:31 -0700173
174 /* debug files */
175#ifdef DEBUG
176 struct dentry *debug_dir;
Tony Jones694cc202007-09-11 14:07:31 -0700177#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178};
179
David Brownell53bd6a62006-08-30 14:50:06 -0700180/* convert between an HCD pointer and the corresponding EHCI_HCD */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
182{
183 return (struct ehci_hcd *) (hcd->hcd_priv);
184}
185static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
186{
187 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
188}
189
190
Alan Stern07d29b62007-12-11 16:05:30 -0500191static inline void
192iaa_watchdog_start(struct ehci_hcd *ehci)
193{
194 WARN_ON(timer_pending(&ehci->iaa_watchdog));
195 mod_timer(&ehci->iaa_watchdog,
196 jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
197}
198
199static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
200{
201 del_timer(&ehci->iaa_watchdog);
202}
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204enum ehci_timer_action {
205 TIMER_IO_WATCHDOG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 TIMER_ASYNC_SHRINK,
207 TIMER_ASYNC_OFF,
208};
209
210static inline void
211timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
212{
213 clear_bit (action, &ehci->actions);
214}
215
Alan Stern0e5f2312010-04-08 16:56:37 -0400216static void free_cached_lists(struct ehci_hcd *ehci);
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800217
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218/*-------------------------------------------------------------------------*/
219
Yinghai Lu0af36732008-07-24 17:27:57 -0700220#include <linux/usb/ehci_def.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221
222/*-------------------------------------------------------------------------*/
223
Stefan Roese6dbd6822007-05-01 09:29:37 -0700224#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226/*
227 * EHCI Specification 0.95 Section 3.5
David Brownell53bd6a62006-08-30 14:50:06 -0700228 * QTD: describe data transfer components (buffer, direction, ...)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
230 *
231 * These are associated only with "QH" (Queue Head) structures,
232 * used with control, bulk, and interrupt transfers.
233 */
234struct ehci_qtd {
235 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700236 __hc32 hw_next; /* see EHCI 3.5.1 */
237 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
238 __hc32 hw_token; /* see EHCI 3.5.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define QTD_TOGGLE (1 << 31) /* data toggle */
240#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
241#define QTD_IOC (1 << 15) /* interrupt on complete */
242#define QTD_CERR(tok) (((tok)>>10) & 0x3)
243#define QTD_PID(tok) (((tok)>>8) & 0x3)
244#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
245#define QTD_STS_HALT (1 << 6) /* halted on error */
246#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
247#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
248#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
249#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
250#define QTD_STS_STS (1 << 1) /* split transaction state */
251#define QTD_STS_PING (1 << 0) /* issue PING? */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700252
253#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
254#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
255#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
256
257 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
258 __hc32 hw_buf_hi [5]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
260 /* the rest is HCD-private */
261 dma_addr_t qtd_dma; /* qtd address */
262 struct list_head qtd_list; /* sw qtd list */
263 struct urb *urb; /* qtd's urb */
264 size_t length; /* length of buffer */
265} __attribute__ ((aligned (32)));
266
267/* mask NakCnt+T in qh->hw_alt_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700268#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
271
272/*-------------------------------------------------------------------------*/
273
274/* type tag from {qh,itd,sitd,fstn}->hw_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700275#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
Stefan Roese6dbd6822007-05-01 09:29:37 -0700277/*
278 * Now the following defines are not converted using the
Harvey Harrison551509d2009-02-11 14:11:36 -0800279 * cpu_to_le32() macro anymore, since we have to support
Stefan Roese6dbd6822007-05-01 09:29:37 -0700280 * "dynamic" switching between be and le support, so that the driver
281 * can be used on one system with SoC EHCI controller using big-endian
282 * descriptors as well as a normal little-endian PCI EHCI controller.
283 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284/* values for that type tag */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700285#define Q_TYPE_ITD (0 << 1)
286#define Q_TYPE_QH (1 << 1)
287#define Q_TYPE_SITD (2 << 1)
288#define Q_TYPE_FSTN (3 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290/* next async queue entry, or pointer to interrupt/periodic QH */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700291#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
293/* for periodic/async schedules and qtd lists, mark end of list */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700294#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
296/*
297 * Entries in periodic shadow table are pointers to one of four kinds
298 * of data structure. That's dictated by the hardware; a type tag is
299 * encoded in the low bits of the hardware's periodic schedule. Use
300 * Q_NEXT_TYPE to get the tag.
301 *
302 * For entries in the async schedule, the type tag always says "qh".
303 */
304union ehci_shadow {
David Brownell53bd6a62006-08-30 14:50:06 -0700305 struct ehci_qh *qh; /* Q_TYPE_QH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 struct ehci_itd *itd; /* Q_TYPE_ITD */
307 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
308 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700309 __hc32 *hw_next; /* (all types) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 void *ptr;
311};
312
313/*-------------------------------------------------------------------------*/
314
315/*
316 * EHCI Specification 0.95 Section 3.6
317 * QH: describes control/bulk/interrupt endpoints
318 * See Fig 3-7 "Queue Head Structure Layout".
319 *
320 * These appear in both the async and (for interrupt) periodic schedules.
321 */
322
Alek Du3807e262009-07-14 07:23:29 +0800323/* first part defined by EHCI spec */
324struct ehci_qh_hw {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700325 __hc32 hw_next; /* see EHCI 3.6.1 */
326 __hc32 hw_info1; /* see EHCI 3.6.2 */
Alan Stern4c53de72012-07-11 11:21:32 -0400327#define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
328#define QH_HEAD (1 << 15) /* Head of async reclamation list */
329#define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
330#define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
331#define QH_LOW_SPEED (1 << 12)
332#define QH_FULL_SPEED (0 << 12)
333#define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700334 __hc32 hw_info2; /* see EHCI 3.6.2 */
David Brownell7dedacf2005-08-04 18:06:41 -0700335#define QH_SMASK 0x000000ff
336#define QH_CMASK 0x0000ff00
337#define QH_HUBADDR 0x007f0000
338#define QH_HUBPORT 0x3f800000
339#define QH_MULT 0xc0000000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700340 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
David Brownell53bd6a62006-08-30 14:50:06 -0700341
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 /* qtd overlay (hardware parts of a struct ehci_qtd) */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700343 __hc32 hw_qtd_next;
344 __hc32 hw_alt_next;
345 __hc32 hw_token;
346 __hc32 hw_buf [5];
347 __hc32 hw_buf_hi [5];
Alek Du3807e262009-07-14 07:23:29 +0800348} __attribute__ ((aligned(32)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Alek Du3807e262009-07-14 07:23:29 +0800350struct ehci_qh {
351 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 /* the rest is HCD-private */
353 dma_addr_t qh_dma; /* address of qh */
354 union ehci_shadow qh_next; /* ptr to qh; or periodic */
355 struct list_head qtd_list; /* sw qtd list */
356 struct ehci_qtd *dummy;
357 struct ehci_qh *reclaim; /* next to reclaim */
358
Alan Stern004c1962011-07-05 12:34:05 -0400359 unsigned long unlink_time;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 unsigned stamp;
361
Alan Stern3a444942009-08-19 12:22:06 -0400362 u8 needs_rescan; /* Dequeue during giveback */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 u8 qh_state;
364#define QH_STATE_LINKED 1 /* HC sees this */
365#define QH_STATE_UNLINK 2 /* HC may still see this */
366#define QH_STATE_IDLE 3 /* HC doesn't see this */
367#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
368#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
369
Alan Sterna2c27062009-02-10 10:16:58 -0500370 u8 xacterrs; /* XactErr retry counter */
371#define QH_XACTERR_MAX 32 /* XactErr retry limit */
372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 /* periodic schedule info */
374 u8 usecs; /* intr bandwidth */
375 u8 gap_uf; /* uframes split/csplit gap */
376 u8 c_usecs; /* ... split completion bw */
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700377 u16 tt_usecs; /* tt downstream bandwidth */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 unsigned short period; /* polling interval */
379 unsigned short start; /* where polling starts */
380#define NO_FRAME ((unsigned short)~0) /* pick new start */
Alan Stern914b7012009-06-29 10:47:30 -0400381
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 struct usb_device *dev; /* access to TT */
Alan Sterne04f5f72011-07-19 14:01:23 -0400383 unsigned is_out:1; /* bulk or intr OUT */
Alan Stern914b7012009-06-29 10:47:30 -0400384 unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
Alek Du3807e262009-07-14 07:23:29 +0800385};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
387/*-------------------------------------------------------------------------*/
388
389/* description of one iso transaction (up to 3 KB data if highspeed) */
390struct ehci_iso_packet {
391 /* These will be copied to iTD when scheduling */
392 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700393 __hc32 transaction; /* itd->hw_transaction[i] |= */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 u8 cross; /* buf crosses pages */
395 /* for full speed OUT splits */
396 u32 buf1;
397};
398
399/* temporary schedule data for packets from iso urbs (both speeds)
400 * each packet is one logical usb transaction to the device (not TT),
401 * beginning at stream->next_uframe
402 */
403struct ehci_iso_sched {
404 struct list_head td_list;
405 unsigned span;
406 struct ehci_iso_packet packet [0];
407};
408
409/*
410 * ehci_iso_stream - groups all (s)itds for this endpoint.
411 * acts like a qh would, if EHCI had them for ISO.
412 */
413struct ehci_iso_stream {
Clemens Ladisch1082f572010-03-01 17:18:56 +0100414 /* first field matches ehci_hq, but is NULL */
415 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
417 u32 refcount;
418 u8 bEndpointAddress;
419 u8 highspeed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 struct list_head td_list; /* queued itds/sitds */
421 struct list_head free_list; /* list of unused itds/sitds */
422 struct usb_device *udev;
David Brownell53bd6a62006-08-30 14:50:06 -0700423 struct usb_host_endpoint *ep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
425 /* output of (re)scheduling */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 int next_uframe;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700427 __hc32 splits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429 /* the rest is derived from the endpoint descriptor,
430 * trusting urb->interval == f(epdesc->bInterval) and
431 * including the extra info for hw_bufp[0..2]
432 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 u8 usecs, c_usecs;
David Brownellc06d4dc2008-01-24 12:30:34 -0800434 u16 interval;
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700435 u16 tt_usecs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 u16 maxp;
437 u16 raw_mask;
438 unsigned bandwidth;
439
440 /* This is used to initialize iTD's hw_bufp fields */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700441 __hc32 buf0;
442 __hc32 buf1;
443 __hc32 buf2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
445 /* this is used to initialize sITD's tt info */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700446 __hc32 address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447};
448
449/*-------------------------------------------------------------------------*/
450
451/*
452 * EHCI Specification 0.95 Section 3.3
453 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
454 *
455 * Schedule records for high speed iso xfers
456 */
457struct ehci_itd {
458 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700459 __hc32 hw_next; /* see EHCI 3.3.1 */
460 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
462#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
463#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
464#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
465#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
466#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
467
Stefan Roese6dbd6822007-05-01 09:29:37 -0700468#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Stefan Roese6dbd6822007-05-01 09:29:37 -0700470 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
471 __hc32 hw_bufp_hi [7]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
473 /* the rest is HCD-private */
474 dma_addr_t itd_dma; /* for this itd */
475 union ehci_shadow itd_next; /* ptr to periodic q entry */
476
477 struct urb *urb;
478 struct ehci_iso_stream *stream; /* endpoint's queue */
479 struct list_head itd_list; /* list of stream's itds */
480
481 /* any/all hw_transactions here may be used by that urb */
482 unsigned frame; /* where scheduled */
483 unsigned pg;
484 unsigned index[8]; /* in urb->iso_frame_desc */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485} __attribute__ ((aligned (32)));
486
487/*-------------------------------------------------------------------------*/
488
489/*
David Brownell53bd6a62006-08-30 14:50:06 -0700490 * EHCI Specification 0.95 Section 3.4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 * siTD, aka split-transaction isochronous Transfer Descriptor
492 * ... describe full speed iso xfers through TT in hubs
493 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
494 */
495struct ehci_sitd {
496 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700497 __hc32 hw_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700499 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
500 __hc32 hw_uframe; /* EHCI table 3-10 */
501 __hc32 hw_results; /* EHCI table 3-11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502#define SITD_IOC (1 << 31) /* interrupt on completion */
503#define SITD_PAGE (1 << 30) /* buffer 0/1 */
504#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
505#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
506#define SITD_STS_ERR (1 << 6) /* error from TT */
507#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
508#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
509#define SITD_STS_XACT (1 << 3) /* illegal IN response */
510#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
511#define SITD_STS_STS (1 << 1) /* split transaction state */
512
Stefan Roese6dbd6822007-05-01 09:29:37 -0700513#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
Stefan Roese6dbd6822007-05-01 09:29:37 -0700515 __hc32 hw_buf [2]; /* EHCI table 3-12 */
516 __hc32 hw_backpointer; /* EHCI table 3-13 */
517 __hc32 hw_buf_hi [2]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
519 /* the rest is HCD-private */
520 dma_addr_t sitd_dma;
521 union ehci_shadow sitd_next; /* ptr to periodic q entry */
522
523 struct urb *urb;
524 struct ehci_iso_stream *stream; /* endpoint's queue */
525 struct list_head sitd_list; /* list of stream's sitds */
526 unsigned frame;
527 unsigned index;
528} __attribute__ ((aligned (32)));
529
530/*-------------------------------------------------------------------------*/
531
532/*
533 * EHCI Specification 0.96 Section 3.7
534 * Periodic Frame Span Traversal Node (FSTN)
535 *
536 * Manages split interrupt transactions (using TT) that span frame boundaries
537 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
538 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
539 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
540 */
541struct ehci_fstn {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700542 __hc32 hw_next; /* any periodic q entry */
543 __hc32 hw_prev; /* qh or EHCI_LIST_END */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
545 /* the rest is HCD-private */
546 dma_addr_t fstn_dma;
547 union ehci_shadow fstn_next; /* ptr to periodic q entry */
548} __attribute__ ((aligned (32)));
549
550/*-------------------------------------------------------------------------*/
551
Alan Stern16032c42010-05-12 18:21:35 -0400552/* Prepare the PORTSC wakeup flags during controller suspend/resume */
553
Alan Stern41472002010-06-25 14:02:14 -0400554#define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
555 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
Alan Stern16032c42010-05-12 18:21:35 -0400556
Alan Stern41472002010-06-25 14:02:14 -0400557#define ehci_prepare_ports_for_controller_resume(ehci) \
558 ehci_adjust_port_wakeup_flags(ehci, false, false);
Alan Stern16032c42010-05-12 18:21:35 -0400559
560/*-------------------------------------------------------------------------*/
561
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
563
564/*
565 * Some EHCI controllers have a Transaction Translator built into the
566 * root hub. This is a non-standard feature. Each controller will need
567 * to add code to the following inline functions, and call them as
568 * needed (mostly in root hub code).
569 */
570
Alan Sterna8e51772008-05-20 16:58:11 -0400571#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
573/* Returns the speed of a device attached to a port on the root hub. */
574static inline unsigned int
575ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
576{
577 if (ehci_is_TDI(ehci)) {
Alek Du331ac6b2009-07-13 12:41:20 +0800578 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 case 0:
580 return 0;
581 case 1:
Alan Stern288ead42010-03-04 11:32:30 -0500582 return USB_PORT_STAT_LOW_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 case 2:
584 default:
Alan Stern288ead42010-03-04 11:32:30 -0500585 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 }
587 }
Alan Stern288ead42010-03-04 11:32:30 -0500588 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589}
590
591#else
592
593#define ehci_is_TDI(e) (0)
594
Alan Stern288ead42010-03-04 11:32:30 -0500595#define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596#endif
597
598/*-------------------------------------------------------------------------*/
599
Kumar Gala8cd42e92006-01-20 13:57:52 -0800600#ifdef CONFIG_PPC_83xx
601/* Some Freescale processors have an erratum in which the TT
602 * port number in the queue head was 0..N-1 instead of 1..N.
603 */
604#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
605#else
606#define ehci_has_fsl_portno_bug(e) (0)
607#endif
608
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100609/*
610 * While most USB host controllers implement their registers in
611 * little-endian format, a minority (celleb companion chip) implement
612 * them in big endian format.
613 *
614 * This attempts to support either format at compile time without a
615 * runtime penalty, or both formats with the additional overhead
616 * of checking a flag bit.
Jan Anderssonc4301312011-05-03 20:11:57 +0200617 *
618 * ehci_big_endian_capbase is a special quirk for controllers that
619 * implement the HC capability registers as separate registers and not
620 * as fields of a 32-bit register.
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100621 */
622
623#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
624#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
Jan Anderssonc4301312011-05-03 20:11:57 +0200625#define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100626#else
627#define ehci_big_endian_mmio(e) 0
Jan Anderssonc4301312011-05-03 20:11:57 +0200628#define ehci_big_endian_capbase(e) 0
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100629#endif
630
Stefan Roese6dbd6822007-05-01 09:29:37 -0700631/*
632 * Big-endian read/write functions are arch-specific.
633 * Other arches can be added if/when they're needed.
Stefan Roese6dbd6822007-05-01 09:29:37 -0700634 */
Vladimir Barinov91bc4d32007-12-30 15:21:11 -0800635#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
636#define readl_be(addr) __raw_readl((__force unsigned *)addr)
637#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
638#endif
639
Stefan Roese6dbd6822007-05-01 09:29:37 -0700640static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
641 __u32 __iomem * regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100642{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100643#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100644 return ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000645 readl_be(regs) :
646 readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100647#else
Al Viro68f50e52007-02-09 16:40:00 +0000648 return readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100649#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100650}
651
Stefan Roese6dbd6822007-05-01 09:29:37 -0700652static inline void ehci_writel(const struct ehci_hcd *ehci,
653 const unsigned int val, __u32 __iomem *regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100654{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100655#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100656 ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000657 writel_be(val, regs) :
658 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100659#else
Al Viro68f50e52007-02-09 16:40:00 +0000660 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100661#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100662}
Kumar Gala8cd42e92006-01-20 13:57:52 -0800663
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100664/*
665 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
666 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300667 * Other common bits are dependent on has_amcc_usb23 quirk flag.
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100668 */
669#ifdef CONFIG_44x
670static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
671{
672 u32 hc_control;
673
674 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
675 if (operational)
676 hc_control |= OHCI_USB_OPER;
677 else
678 hc_control |= OHCI_USB_SUSPEND;
679
680 writel_be(hc_control, ehci->ohci_hcctrl_reg);
681 (void) readl_be(ehci->ohci_hcctrl_reg);
682}
683#else
684static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
685{ }
686#endif
687
Kumar Gala8cd42e92006-01-20 13:57:52 -0800688/*-------------------------------------------------------------------------*/
689
Stefan Roese6dbd6822007-05-01 09:29:37 -0700690/*
691 * The AMCC 440EPx not only implements its EHCI registers in big-endian
692 * format, but also its DMA data structures (descriptors).
693 *
694 * EHCI controllers accessed through PCI work normally (little-endian
695 * everywhere), so we won't bother supporting a BE-only mode for now.
696 */
697#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
698#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
699
700/* cpu to ehci */
701static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
702{
703 return ehci_big_endian_desc(ehci)
704 ? (__force __hc32)cpu_to_be32(x)
705 : (__force __hc32)cpu_to_le32(x);
706}
707
708/* ehci to cpu */
709static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
710{
711 return ehci_big_endian_desc(ehci)
712 ? be32_to_cpu((__force __be32)x)
713 : le32_to_cpu((__force __le32)x);
714}
715
716static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
717{
718 return ehci_big_endian_desc(ehci)
719 ? be32_to_cpup((__force __be32 *)x)
720 : le32_to_cpup((__force __le32 *)x);
721}
722
723#else
724
725/* cpu to ehci */
726static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
727{
728 return cpu_to_le32(x);
729}
730
731/* ehci to cpu */
732static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
733{
734 return le32_to_cpu(x);
735}
736
737static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
738{
739 return le32_to_cpup(x);
740}
741
742#endif
743
744/*-------------------------------------------------------------------------*/
745
Alan Stern68aa95d2011-10-12 10:39:14 -0400746#ifdef CONFIG_PCI
747
748/* For working around the MosChip frame-index-register bug */
749static unsigned ehci_read_frame_index(struct ehci_hcd *ehci);
750
751#else
752
753static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
754{
755 return ehci_readl(ehci, &ehci->regs->frame_index);
756}
757
758#endif
759
760/*-------------------------------------------------------------------------*/
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762#ifndef DEBUG
763#define STUB_DEBUG_FILES
764#endif /* DEBUG */
765
766/*-------------------------------------------------------------------------*/
767
768#endif /* __LINUX_EHCI_HCD_H */