blob: 3c67e92f7d5921183e69d21e507d854aac8cde94 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010018
Russell King0ba8b9b2008-08-10 18:08:10 +010019#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000020#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050021#include <asm/cachetype.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010022#include <asm/setup.h>
23#include <asm/sizes.h>
Russell Kinge616c592009-09-27 20:55:43 +010024#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010025#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040026#include <asm/highmem.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010027#include <asm/traps.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010028
29#include <asm/mach/arch.h>
30#include <asm/mach/map.h>
31
32#include "mm.h"
33
34DEFINE_PER_CPU(struct mmu_gather, mmu_gathers);
35
Russell Kingd111e8f2006-09-27 15:27:33 +010036/*
37 * empty_zero_page is a special page that is used for
38 * zero-initialized data and COW.
39 */
40struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040041EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010042
43/*
44 * The pmd table for the upper-most set of pages.
45 */
46pmd_t *top_pmd;
47
Russell Kingae8f1542006-09-27 15:38:34 +010048#define CPOLICY_UNCACHED 0
49#define CPOLICY_BUFFERED 1
50#define CPOLICY_WRITETHROUGH 2
51#define CPOLICY_WRITEBACK 3
52#define CPOLICY_WRITEALLOC 4
53
54static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
55static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010056pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010057pgprot_t pgprot_kernel;
58
Imre_Deak44b18692007-02-11 13:45:13 +010059EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010060EXPORT_SYMBOL(pgprot_kernel);
61
62struct cachepolicy {
63 const char policy[16];
64 unsigned int cr_mask;
65 unsigned int pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000066 pteval_t pte;
Russell Kingae8f1542006-09-27 15:38:34 +010067};
68
69static struct cachepolicy cache_policies[] __initdata = {
70 {
71 .policy = "uncached",
72 .cr_mask = CR_W|CR_C,
73 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010074 .pte = L_PTE_MT_UNCACHED,
Russell Kingae8f1542006-09-27 15:38:34 +010075 }, {
76 .policy = "buffered",
77 .cr_mask = CR_C,
78 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010079 .pte = L_PTE_MT_BUFFERABLE,
Russell Kingae8f1542006-09-27 15:38:34 +010080 }, {
81 .policy = "writethrough",
82 .cr_mask = 0,
83 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +010084 .pte = L_PTE_MT_WRITETHROUGH,
Russell Kingae8f1542006-09-27 15:38:34 +010085 }, {
86 .policy = "writeback",
87 .cr_mask = 0,
88 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +010089 .pte = L_PTE_MT_WRITEBACK,
Russell Kingae8f1542006-09-27 15:38:34 +010090 }, {
91 .policy = "writealloc",
92 .cr_mask = 0,
93 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +010094 .pte = L_PTE_MT_WRITEALLOC,
Russell Kingae8f1542006-09-27 15:38:34 +010095 }
96};
97
98/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010099 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +0100100 * problems by allowing the cache or the cache and
101 * writebuffer to be turned off. (Note: the write
102 * buffer should not be on and the cache off).
103 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100104static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100105{
106 int i;
107
108 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
109 int len = strlen(cache_policies[i].policy);
110
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100111 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100112 cachepolicy = i;
113 cr_alignment &= ~cache_policies[i].cr_mask;
114 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100115 break;
116 }
117 }
118 if (i == ARRAY_SIZE(cache_policies))
119 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000120 /*
121 * This restriction is partly to do with the way we boot; it is
122 * unpredictable to have memory mapped using two different sets of
123 * memory attributes (shared, type, and cache attribs). We can not
124 * change these attributes once the initial assembly has setup the
125 * page tables.
126 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100127 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
128 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
129 cachepolicy = CPOLICY_WRITEBACK;
130 }
Russell Kingae8f1542006-09-27 15:38:34 +0100131 flush_cache_all();
132 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100133 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100134}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100135early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100136
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100137static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100138{
139 char *p = "buffered";
140 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100141 early_cachepolicy(p);
142 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100143}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100144early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100145
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100146static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100147{
148 char *p = "uncached";
149 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100150 early_cachepolicy(p);
151 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100152}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100153early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100154
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100155static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100156{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100157 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100158 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100159 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100160 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100161 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100162}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100163early_param("ecc", early_ecc);
Russell Kingae8f1542006-09-27 15:38:34 +0100164
165static int __init noalign_setup(char *__unused)
166{
167 cr_alignment &= ~CR_A;
168 cr_no_alignment &= ~CR_A;
169 set_cr(cr_alignment);
170 return 1;
171}
172__setup("noalign", noalign_setup);
173
Russell King255d1f82006-12-18 00:12:47 +0000174#ifndef CONFIG_SMP
175void adjust_cr(unsigned long mask, unsigned long set)
176{
177 unsigned long flags;
178
179 mask &= ~CR_A;
180
181 set &= mask;
182
183 local_irq_save(flags);
184
185 cr_no_alignment = (cr_no_alignment & ~mask) | set;
186 cr_alignment = (cr_alignment & ~mask) | set;
187
188 set_cr((get_cr() & ~mask) | set);
189
190 local_irq_restore(flags);
191}
192#endif
193
Russell King36bb94b2010-11-16 08:40:36 +0000194#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000195#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100196
Russell Kingb29e9f52007-04-21 10:47:29 +0100197static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100198 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100199 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
200 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100201 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000202 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100203 .domain = DOMAIN_IO,
204 },
205 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100206 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100207 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000208 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100209 .domain = DOMAIN_IO,
210 },
211 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100212 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100213 .prot_l1 = PMD_TYPE_TABLE,
214 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
215 .domain = DOMAIN_IO,
216 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100217 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100218 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100219 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000220 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100221 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100222 },
Russell Kingebb4c652008-11-09 11:18:36 +0000223 [MT_UNCACHED] = {
224 .prot_pte = PROT_PTE_DEVICE,
225 .prot_l1 = PMD_TYPE_TABLE,
226 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
227 .domain = DOMAIN_IO,
228 },
Russell Kingae8f1542006-09-27 15:38:34 +0100229 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100230 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100231 .domain = DOMAIN_KERNEL,
232 },
233 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100234 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100235 .domain = DOMAIN_KERNEL,
236 },
237 [MT_LOW_VECTORS] = {
238 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000239 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100240 .prot_l1 = PMD_TYPE_TABLE,
241 .domain = DOMAIN_USER,
242 },
243 [MT_HIGH_VECTORS] = {
244 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000245 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100246 .prot_l1 = PMD_TYPE_TABLE,
247 .domain = DOMAIN_USER,
248 },
249 [MT_MEMORY] = {
Russell King36bb94b2010-11-16 08:40:36 +0000250 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100251 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100252 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100253 .domain = DOMAIN_KERNEL,
254 },
255 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100256 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100257 .domain = DOMAIN_KERNEL,
258 },
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100259 [MT_MEMORY_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100260 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000261 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100262 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100263 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
264 .domain = DOMAIN_KERNEL,
265 },
Linus Walleijcb9d7702010-07-12 21:50:59 +0100266 [MT_MEMORY_DTCM] = {
Linus Walleijf444fce32010-10-18 09:03:03 +0100267 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000268 L_PTE_XN,
Linus Walleijf444fce32010-10-18 09:03:03 +0100269 .prot_l1 = PMD_TYPE_TABLE,
270 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
271 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100272 },
273 [MT_MEMORY_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000274 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100275 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce32010-10-18 09:03:03 +0100276 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100277 },
Russell Kingae8f1542006-09-27 15:38:34 +0100278};
279
Russell Kingb29e9f52007-04-21 10:47:29 +0100280const struct mem_type *get_mem_type(unsigned int type)
281{
282 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
283}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200284EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100285
Russell Kingae8f1542006-09-27 15:38:34 +0100286/*
287 * Adjust the PMD section entries according to the CPU in use.
288 */
289static void __init build_mem_type_table(void)
290{
291 struct cachepolicy *cp;
292 unsigned int cr = get_cr();
Russell Kingbb30f362008-09-06 20:04:59 +0100293 unsigned int user_pgprot, kern_pgprot, vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100294 int cpu_arch = cpu_architecture();
295 int i;
296
Catalin Marinas11179d82007-07-20 11:42:24 +0100297 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100298#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100299 if (cachepolicy > CPOLICY_BUFFERED)
300 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100301#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100302 if (cachepolicy > CPOLICY_WRITETHROUGH)
303 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100304#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100305 }
Russell Kingae8f1542006-09-27 15:38:34 +0100306 if (cpu_arch < CPU_ARCH_ARMv5) {
307 if (cachepolicy >= CPOLICY_WRITEALLOC)
308 cachepolicy = CPOLICY_WRITEBACK;
309 ecc_mask = 0;
310 }
Russell Kingf00ec482010-09-04 10:47:48 +0100311 if (is_smp())
312 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100313
314 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000315 * Strip out features not present on earlier architectures.
316 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
317 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100318 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000319 if (cpu_arch < CPU_ARCH_ARMv5)
320 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
321 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
322 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
323 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
324 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100325
326 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000327 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
328 * "update-able on write" bit on ARM610). However, Xscale and
329 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100330 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000331 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100332 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100333 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100334 mem_types[i].prot_l1 &= ~PMD_BIT4;
335 }
336 } else if (cpu_arch < CPU_ARCH_ARMv6) {
337 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100338 if (mem_types[i].prot_l1)
339 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100340 if (mem_types[i].prot_sect)
341 mem_types[i].prot_sect |= PMD_BIT4;
342 }
343 }
Russell Kingae8f1542006-09-27 15:38:34 +0100344
Russell Kingb1cce6b2008-11-04 10:52:28 +0000345 /*
346 * Mark the device areas according to the CPU/architecture.
347 */
348 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
349 if (!cpu_is_xsc3()) {
350 /*
351 * Mark device regions on ARMv6+ as execute-never
352 * to prevent speculative instruction fetches.
353 */
354 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
355 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
356 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
357 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
358 }
359 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
360 /*
361 * For ARMv7 with TEX remapping,
362 * - shared device is SXCB=1100
363 * - nonshared device is SXCB=0100
364 * - write combine device mem is SXCB=0001
365 * (Uncached Normal memory)
366 */
367 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
368 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
369 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
370 } else if (cpu_is_xsc3()) {
371 /*
372 * For Xscale3,
373 * - shared device is TEXCB=00101
374 * - nonshared device is TEXCB=01000
375 * - write combine device mem is TEXCB=00100
376 * (Inner/Outer Uncacheable in xsc3 parlance)
377 */
378 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
379 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
380 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
381 } else {
382 /*
383 * For ARMv6 and ARMv7 without TEX remapping,
384 * - shared device is TEXCB=00001
385 * - nonshared device is TEXCB=01000
386 * - write combine device mem is TEXCB=00100
387 * (Uncached Normal in ARMv6 parlance).
388 */
389 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
390 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
391 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
392 }
393 } else {
394 /*
395 * On others, write combining is "Uncached/Buffered"
396 */
397 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
398 }
399
400 /*
401 * Now deal with the memory-type mappings
402 */
Russell Kingae8f1542006-09-27 15:38:34 +0100403 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100404 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
405
Russell Kingbb30f362008-09-06 20:04:59 +0100406 /*
407 * Only use write-through for non-SMP systems
408 */
Russell Kingf00ec482010-09-04 10:47:48 +0100409 if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
Russell Kingbb30f362008-09-06 20:04:59 +0100410 vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
Russell Kingae8f1542006-09-27 15:38:34 +0100411
412 /*
413 * Enable CPU-specific coherency if supported.
414 * (Only available on XSC3 at the moment.)
415 */
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100416 if (arch_is_coherent() && cpu_is_xsc3()) {
Russell Kingb1cce6b2008-11-04 10:52:28 +0000417 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100418 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
419 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
420 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
421 }
Russell Kingae8f1542006-09-27 15:38:34 +0100422 /*
423 * ARMv6 and above have extended page tables.
424 */
425 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
426 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100427 * Mark cache clean areas and XIP ROM read only
428 * from SVC mode and no access from userspace.
429 */
430 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
431 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
432 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
433
Russell Kingf00ec482010-09-04 10:47:48 +0100434 if (is_smp()) {
435 /*
436 * Mark memory with the "shared" attribute
437 * for SMP systems
438 */
439 user_pgprot |= L_PTE_SHARED;
440 kern_pgprot |= L_PTE_SHARED;
441 vecs_pgprot |= L_PTE_SHARED;
442 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
443 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
444 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
445 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
446 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
447 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
448 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
449 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
450 }
Russell Kingae8f1542006-09-27 15:38:34 +0100451 }
452
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100453 /*
454 * Non-cacheable Normal - intended for memory areas that must
455 * not cause dirty cache line writebacks when used
456 */
457 if (cpu_arch >= CPU_ARCH_ARMv6) {
458 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
459 /* Non-cacheable Normal is XCB = 001 */
460 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
461 PMD_SECT_BUFFERED;
462 } else {
463 /* For both ARMv6 and non-TEX-remapping ARMv7 */
464 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
465 PMD_SECT_TEX(1);
466 }
467 } else {
468 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
469 }
470
Russell Kingae8f1542006-09-27 15:38:34 +0100471 for (i = 0; i < 16; i++) {
472 unsigned long v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100473 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100474 }
475
Russell Kingbb30f362008-09-06 20:04:59 +0100476 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
477 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100478
Imre_Deak44b18692007-02-11 13:45:13 +0100479 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100480 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000481 L_PTE_DIRTY | kern_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100482
483 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
484 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
485 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100486 mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
487 mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100488 mem_types[MT_ROM].prot_sect |= cp->pmd;
489
490 switch (cp->pmd) {
491 case PMD_SECT_WT:
492 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
493 break;
494 case PMD_SECT_WB:
495 case PMD_SECT_WBWA:
496 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
497 break;
498 }
499 printk("Memory policy: ECC %sabled, Data cache %s\n",
500 ecc_mask ? "en" : "dis", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100501
502 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
503 struct mem_type *t = &mem_types[i];
504 if (t->prot_l1)
505 t->prot_l1 |= PMD_DOMAIN(t->domain);
506 if (t->prot_sect)
507 t->prot_sect |= PMD_DOMAIN(t->domain);
508 }
Russell Kingae8f1542006-09-27 15:38:34 +0100509}
510
Catalin Marinasd9073872010-09-13 16:01:24 +0100511#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
512pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
513 unsigned long size, pgprot_t vma_prot)
514{
515 if (!pfn_valid(pfn))
516 return pgprot_noncached(vma_prot);
517 else if (file->f_flags & O_SYNC)
518 return pgprot_writecombine(vma_prot);
519 return vma_prot;
520}
521EXPORT_SYMBOL(phys_mem_access_prot);
522#endif
523
Russell Kingae8f1542006-09-27 15:38:34 +0100524#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
525
Russell King3abe9d32010-03-25 17:02:59 +0000526static void __init *early_alloc(unsigned long sz)
527{
Russell King2778f622010-07-09 16:27:52 +0100528 void *ptr = __va(memblock_alloc(sz, sz));
529 memset(ptr, 0, sz);
530 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000531}
532
Russell King4bb2e272010-07-01 18:33:29 +0100533static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
534{
535 if (pmd_none(*pmd)) {
536 pte_t *pte = early_alloc(2 * PTRS_PER_PTE * sizeof(pte_t));
Russell King97092e02010-11-16 00:16:01 +0000537 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100538 }
539 BUG_ON(pmd_bad(*pmd));
540 return pte_offset_kernel(pmd, addr);
541}
542
Russell King24e6c692007-04-21 10:21:28 +0100543static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
544 unsigned long end, unsigned long pfn,
545 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100546{
Russell King4bb2e272010-07-01 18:33:29 +0100547 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100548 do {
Russell King40d192b2008-09-06 21:15:56 +0100549 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100550 pfn++;
551 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100552}
553
Russell King24e6c692007-04-21 10:21:28 +0100554static void __init alloc_init_section(pgd_t *pgd, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000555 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100556 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100557{
Russell King24e6c692007-04-21 10:21:28 +0100558 pmd_t *pmd = pmd_offset(pgd, addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100559
Russell King24e6c692007-04-21 10:21:28 +0100560 /*
561 * Try a section mapping - end, addr and phys must all be aligned
562 * to a section boundary. Note that PMDs refer to the individual
563 * L1 entries, whereas PGDs refer to a group of L1 entries making
564 * up one logical pointer to an L2 table.
565 */
566 if (((addr | end | phys) & ~SECTION_MASK) == 0) {
567 pmd_t *p = pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100568
Russell King24e6c692007-04-21 10:21:28 +0100569 if (addr & SECTION_SIZE)
570 pmd++;
571
572 do {
573 *pmd = __pmd(phys | type->prot_sect);
574 phys += SECTION_SIZE;
575 } while (pmd++, addr += SECTION_SIZE, addr != end);
576
577 flush_pmd_entry(p);
578 } else {
579 /*
580 * No need to loop; pte's aren't interested in the
581 * individual L1 entries.
582 */
583 alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
Russell Kingae8f1542006-09-27 15:38:34 +0100584 }
Russell Kingae8f1542006-09-27 15:38:34 +0100585}
586
Russell King4a56c1e2007-04-21 10:16:48 +0100587static void __init create_36bit_mapping(struct map_desc *md,
588 const struct mem_type *type)
589{
Russell King97092e02010-11-16 00:16:01 +0000590 unsigned long addr, length, end;
591 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100592 pgd_t *pgd;
593
594 addr = md->virtual;
595 phys = (unsigned long)__pfn_to_phys(md->pfn);
596 length = PAGE_ALIGN(md->length);
597
598 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
599 printk(KERN_ERR "MM: CPU does not support supersection "
600 "mapping for 0x%08llx at 0x%08lx\n",
601 __pfn_to_phys((u64)md->pfn), addr);
602 return;
603 }
604
605 /* N.B. ARMv6 supersections are only defined to work with domain 0.
606 * Since domain assignments can in fact be arbitrary, the
607 * 'domain == 0' check below is required to insure that ARMv6
608 * supersections are only allocated for domain 0 regardless
609 * of the actual domain assignments in use.
610 */
611 if (type->domain) {
612 printk(KERN_ERR "MM: invalid domain in supersection "
613 "mapping for 0x%08llx at 0x%08lx\n",
614 __pfn_to_phys((u64)md->pfn), addr);
615 return;
616 }
617
618 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
619 printk(KERN_ERR "MM: cannot create mapping for "
620 "0x%08llx at 0x%08lx invalid alignment\n",
621 __pfn_to_phys((u64)md->pfn), addr);
622 return;
623 }
624
625 /*
626 * Shift bits [35:32] of address into bits [23:20] of PMD
627 * (See ARMv6 spec).
628 */
629 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
630
631 pgd = pgd_offset_k(addr);
632 end = addr + length;
633 do {
634 pmd_t *pmd = pmd_offset(pgd, addr);
635 int i;
636
637 for (i = 0; i < 16; i++)
638 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
639
640 addr += SUPERSECTION_SIZE;
641 phys += SUPERSECTION_SIZE;
642 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
643 } while (addr != end);
644}
645
Russell Kingae8f1542006-09-27 15:38:34 +0100646/*
647 * Create the page directory entries and any necessary
648 * page tables for the mapping specified by `md'. We
649 * are able to cope here with varying sizes and address
650 * offsets, and we take full advantage of sections and
651 * supersections.
652 */
Russell Kinga2227122010-03-25 18:56:05 +0000653static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100654{
Russell King24e6c692007-04-21 10:21:28 +0100655 unsigned long phys, addr, length, end;
Russell Kingd5c98172007-04-21 10:05:32 +0100656 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100657 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100658
659 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
660 printk(KERN_WARNING "BUG: not creating mapping for "
661 "0x%08llx at 0x%08lx in user region\n",
662 __pfn_to_phys((u64)md->pfn), md->virtual);
663 return;
664 }
665
666 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
667 md->virtual >= PAGE_OFFSET && md->virtual < VMALLOC_END) {
668 printk(KERN_WARNING "BUG: mapping for 0x%08llx at 0x%08lx "
669 "overlaps vmalloc space\n",
670 __pfn_to_phys((u64)md->pfn), md->virtual);
671 }
672
Russell Kingd5c98172007-04-21 10:05:32 +0100673 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100674
675 /*
676 * Catch 36-bit addresses
677 */
Russell King4a56c1e2007-04-21 10:16:48 +0100678 if (md->pfn >= 0x100000) {
679 create_36bit_mapping(md, type);
680 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100681 }
682
Russell King7b9c7b42007-07-04 21:16:33 +0100683 addr = md->virtual & PAGE_MASK;
Russell King24e6c692007-04-21 10:21:28 +0100684 phys = (unsigned long)__pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100685 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100686
Russell King24e6c692007-04-21 10:21:28 +0100687 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Russell Kingae8f1542006-09-27 15:38:34 +0100688 printk(KERN_WARNING "BUG: map for 0x%08lx at 0x%08lx can not "
689 "be mapped using pages, ignoring.\n",
Russell King24e6c692007-04-21 10:21:28 +0100690 __pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100691 return;
692 }
693
Russell King24e6c692007-04-21 10:21:28 +0100694 pgd = pgd_offset_k(addr);
695 end = addr + length;
696 do {
697 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100698
Russell King24e6c692007-04-21 10:21:28 +0100699 alloc_init_section(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100700
Russell King24e6c692007-04-21 10:21:28 +0100701 phys += next - addr;
702 addr = next;
703 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100704}
705
706/*
707 * Create the architecture specific mappings
708 */
709void __init iotable_init(struct map_desc *io_desc, int nr)
710{
711 int i;
712
713 for (i = 0; i < nr; i++)
714 create_mapping(io_desc + i);
715}
716
Russell King79612392010-05-22 16:20:14 +0100717static void * __initdata vmalloc_min = (void *)(VMALLOC_END - SZ_128M);
Russell King6c5da7a2008-09-30 19:31:44 +0100718
719/*
720 * vmalloc=size forces the vmalloc area to be exactly 'size'
721 * bytes. This can be used to increase (or decrease) the vmalloc
722 * area - the default is 128m.
723 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100724static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100725{
Russell King79612392010-05-22 16:20:14 +0100726 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100727
728 if (vmalloc_reserve < SZ_16M) {
729 vmalloc_reserve = SZ_16M;
730 printk(KERN_WARNING
731 "vmalloc area too small, limiting to %luMB\n",
732 vmalloc_reserve >> 20);
733 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400734
735 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
736 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
737 printk(KERN_WARNING
738 "vmalloc area is too big, limiting to %luMB\n",
739 vmalloc_reserve >> 20);
740 }
Russell King79612392010-05-22 16:20:14 +0100741
742 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100743 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +0100744}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100745early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +0100746
Russell King8df65162010-10-27 19:57:38 +0100747static phys_addr_t lowmem_limit __initdata = 0;
748
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400749static void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200750{
Russell Kingdde58282009-08-15 12:36:00 +0100751 int i, j, highmem = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200752
Russell King8df65162010-10-27 19:57:38 +0100753 lowmem_limit = __pa(vmalloc_min - 1) + 1;
754 memblock_set_current_limit(lowmem_limit);
Russell King2778f622010-07-09 16:27:52 +0100755
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400756 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400757 struct membank *bank = &meminfo.bank[j];
758 *bank = meminfo.bank[i];
759
760#ifdef CONFIG_HIGHMEM
Russell King79612392010-05-22 16:20:14 +0100761 if (__va(bank->start) > vmalloc_min ||
Russell Kingdde58282009-08-15 12:36:00 +0100762 __va(bank->start) < (void *)PAGE_OFFSET)
763 highmem = 1;
764
765 bank->highmem = highmem;
766
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400767 /*
768 * Split those memory banks which are partially overlapping
769 * the vmalloc area greatly simplifying things later.
770 */
Russell King79612392010-05-22 16:20:14 +0100771 if (__va(bank->start) < vmalloc_min &&
772 bank->size > vmalloc_min - __va(bank->start)) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400773 if (meminfo.nr_banks >= NR_BANKS) {
774 printk(KERN_CRIT "NR_BANKS too low, "
775 "ignoring high memory\n");
776 } else {
777 memmove(bank + 1, bank,
778 (meminfo.nr_banks - i) * sizeof(*bank));
779 meminfo.nr_banks++;
780 i++;
Russell King79612392010-05-22 16:20:14 +0100781 bank[1].size -= vmalloc_min - __va(bank->start);
782 bank[1].start = __pa(vmalloc_min - 1) + 1;
Russell Kingdde58282009-08-15 12:36:00 +0100783 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400784 j++;
785 }
Russell King79612392010-05-22 16:20:14 +0100786 bank->size = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400787 }
788#else
Russell King041d7852009-09-27 17:40:42 +0100789 bank->highmem = highmem;
790
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400791 /*
792 * Check whether this memory bank would entirely overlap
793 * the vmalloc area.
794 */
Russell King79612392010-05-22 16:20:14 +0100795 if (__va(bank->start) >= vmalloc_min ||
Mikael Petterssonf0bba9f92009-03-28 19:18:05 +0100796 __va(bank->start) < (void *)PAGE_OFFSET) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400797 printk(KERN_NOTICE "Ignoring RAM at %.8lx-%.8lx "
798 "(vmalloc region overlap).\n",
799 bank->start, bank->start + bank->size - 1);
800 continue;
801 }
802
803 /*
804 * Check whether this memory bank would partially overlap
805 * the vmalloc area.
806 */
Russell King79612392010-05-22 16:20:14 +0100807 if (__va(bank->start + bank->size) > vmalloc_min ||
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400808 __va(bank->start + bank->size) < __va(bank->start)) {
Russell King79612392010-05-22 16:20:14 +0100809 unsigned long newsize = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400810 printk(KERN_NOTICE "Truncating RAM at %.8lx-%.8lx "
811 "to -%.8lx (vmalloc region overlap).\n",
812 bank->start, bank->start + bank->size - 1,
813 bank->start + newsize - 1);
814 bank->size = newsize;
815 }
816#endif
817 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200818 }
Russell Kinge616c592009-09-27 20:55:43 +0100819#ifdef CONFIG_HIGHMEM
820 if (highmem) {
821 const char *reason = NULL;
822
823 if (cache_is_vipt_aliasing()) {
824 /*
825 * Interactions between kmap and other mappings
826 * make highmem support with aliasing VIPT caches
827 * rather difficult.
828 */
829 reason = "with VIPT aliasing cache";
Russell Kingf00ec482010-09-04 10:47:48 +0100830 } else if (is_smp() && tlb_ops_need_broadcast()) {
Russell Kinge616c592009-09-27 20:55:43 +0100831 /*
832 * kmap_high needs to occasionally flush TLB entries,
833 * however, if the TLB entries need to be broadcast
834 * we may deadlock:
835 * kmap_high(irqs off)->flush_all_zero_pkmaps->
836 * flush_tlb_kernel_range->smp_call_function_many
837 * (must not be called with irqs off)
838 */
839 reason = "without hardware TLB ops broadcasting";
Russell Kinge616c592009-09-27 20:55:43 +0100840 }
841 if (reason) {
842 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
843 reason);
844 while (j > 0 && meminfo.bank[j - 1].highmem)
845 j--;
846 }
847 }
848#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400849 meminfo.nr_banks = j;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200850}
851
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400852static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100853{
854 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +0100855 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +0100856
857 /*
858 * Clear out all the mappings below the kernel image.
859 */
Russell Kingab4f2ee2008-11-06 17:11:07 +0000860 for (addr = 0; addr < MODULES_VADDR; addr += PGDIR_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100861 pmd_clear(pmd_off_k(addr));
862
863#ifdef CONFIG_XIP_KERNEL
864 /* The XIP kernel is mapped in the module area -- skip over it */
Russell King37efe642008-12-01 11:53:07 +0000865 addr = ((unsigned long)_etext + PGDIR_SIZE - 1) & PGDIR_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100866#endif
867 for ( ; addr < PAGE_OFFSET; addr += PGDIR_SIZE)
868 pmd_clear(pmd_off_k(addr));
869
870 /*
Russell King8df65162010-10-27 19:57:38 +0100871 * Find the end of the first block of lowmem.
872 */
873 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
874 if (end >= lowmem_limit)
875 end = lowmem_limit;
876
877 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100878 * Clear out all the kernel space mappings, except for the first
879 * memory bank, up to the end of the vmalloc region.
880 */
Russell King8df65162010-10-27 19:57:38 +0100881 for (addr = __phys_to_virt(end);
Russell Kingd111e8f2006-09-27 15:27:33 +0100882 addr < VMALLOC_END; addr += PGDIR_SIZE)
883 pmd_clear(pmd_off_k(addr));
884}
885
886/*
Russell King2778f622010-07-09 16:27:52 +0100887 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +0100888 */
Russell King2778f622010-07-09 16:27:52 +0100889void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100890{
Russell Kingd111e8f2006-09-27 15:27:33 +0100891 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100892 * Reserve the page tables. These are already in use,
893 * and can only be in node 0.
894 */
Russell King2778f622010-07-09 16:27:52 +0100895 memblock_reserve(__pa(swapper_pg_dir), PTRS_PER_PGD * sizeof(pgd_t));
Russell Kingd111e8f2006-09-27 15:27:33 +0100896
Russell Kingd111e8f2006-09-27 15:27:33 +0100897#ifdef CONFIG_SA1111
898 /*
899 * Because of the SA1111 DMA bug, we want to preserve our
900 * precious DMA-able memory...
901 */
Russell King2778f622010-07-09 16:27:52 +0100902 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +0100903#endif
Russell Kingd111e8f2006-09-27 15:27:33 +0100904}
905
906/*
907 * Set up device the mappings. Since we clear out the page tables for all
908 * mappings above VMALLOC_END, we will remove any debug device mappings.
909 * This means you have to be careful how you debug this function, or any
910 * called function. This means you can't use any function or debugging
911 * method which may touch any device, otherwise the kernel _will_ crash.
912 */
913static void __init devicemaps_init(struct machine_desc *mdesc)
914{
915 struct map_desc map;
916 unsigned long addr;
Russell Kingd111e8f2006-09-27 15:27:33 +0100917
918 /*
919 * Allocate the vector page early.
920 */
Catalin Marinas247055a2010-09-13 16:03:21 +0100921 vectors_page = early_alloc(PAGE_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +0100922
923 for (addr = VMALLOC_END; addr; addr += PGDIR_SIZE)
924 pmd_clear(pmd_off_k(addr));
925
926 /*
927 * Map the kernel if it is XIP.
928 * It is always first in the modulearea.
929 */
930#ifdef CONFIG_XIP_KERNEL
931 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +0000932 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +0000933 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100934 map.type = MT_ROM;
935 create_mapping(&map);
936#endif
937
938 /*
939 * Map the cache flushing regions.
940 */
941#ifdef FLUSH_BASE
942 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
943 map.virtual = FLUSH_BASE;
944 map.length = SZ_1M;
945 map.type = MT_CACHECLEAN;
946 create_mapping(&map);
947#endif
948#ifdef FLUSH_BASE_MINICACHE
949 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
950 map.virtual = FLUSH_BASE_MINICACHE;
951 map.length = SZ_1M;
952 map.type = MT_MINICLEAN;
953 create_mapping(&map);
954#endif
955
956 /*
957 * Create a mapping for the machine vectors at the high-vectors
958 * location (0xffff0000). If we aren't using high-vectors, also
959 * create a mapping at the low-vectors virtual address.
960 */
Catalin Marinas247055a2010-09-13 16:03:21 +0100961 map.pfn = __phys_to_pfn(virt_to_phys(vectors_page));
Russell Kingd111e8f2006-09-27 15:27:33 +0100962 map.virtual = 0xffff0000;
963 map.length = PAGE_SIZE;
964 map.type = MT_HIGH_VECTORS;
965 create_mapping(&map);
966
967 if (!vectors_high()) {
968 map.virtual = 0;
969 map.type = MT_LOW_VECTORS;
970 create_mapping(&map);
971 }
972
973 /*
974 * Ask the machine support to map in the statically mapped devices.
975 */
976 if (mdesc->map_io)
977 mdesc->map_io();
978
979 /*
980 * Finally flush the caches and tlb to ensure that we're in a
981 * consistent state wrt the writebuffer. This also ensures that
982 * any write-allocated cache lines in the vector page are written
983 * back. After this point, we can start to touch devices again.
984 */
985 local_flush_tlb_all();
986 flush_cache_all();
987}
988
Nicolas Pitred73cd422008-09-15 16:44:55 -0400989static void __init kmap_init(void)
990{
991#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +0100992 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
993 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -0400994#endif
995}
996
Russell Kinga2227122010-03-25 18:56:05 +0000997static void __init map_lowmem(void)
998{
Russell King8df65162010-10-27 19:57:38 +0100999 struct memblock_region *reg;
Russell Kinga2227122010-03-25 18:56:05 +00001000
1001 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001002 for_each_memblock(memory, reg) {
1003 phys_addr_t start = reg->base;
1004 phys_addr_t end = start + reg->size;
1005 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001006
Russell King8df65162010-10-27 19:57:38 +01001007 if (end > lowmem_limit)
1008 end = lowmem_limit;
1009 if (start >= end)
1010 break;
1011
1012 map.pfn = __phys_to_pfn(start);
1013 map.virtual = __phys_to_virt(start);
1014 map.length = end - start;
1015 map.type = MT_MEMORY;
1016
1017 create_mapping(&map);
Russell Kinga2227122010-03-25 18:56:05 +00001018 }
1019}
1020
Russell Kingd111e8f2006-09-27 15:27:33 +01001021/*
1022 * paging_init() sets up the page tables, initialises the zone memory
1023 * maps, and sets up the zero page, bad page and bad page tables.
1024 */
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001025void __init paging_init(struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001026{
1027 void *zero_page;
1028
1029 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001030 sanity_check_meminfo();
1031 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001032 map_lowmem();
Russell Kingd111e8f2006-09-27 15:27:33 +01001033 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001034 kmap_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001035
1036 top_pmd = pmd_off_k(0xffff0000);
1037
Russell King3abe9d32010-03-25 17:02:59 +00001038 /* allocate the zero page. */
1039 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001040
Russell King8d717a52010-05-22 19:47:18 +01001041 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001042
Russell Kingd111e8f2006-09-27 15:27:33 +01001043 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001044 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001045}